blob: e3bc592b10556bf150049d6d6f1b702b3ef4b71f [file] [log] [blame]
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001/*
2 * linux/drivers/clocksource/arm_arch_timer.c
3 *
4 * Copyright (C) 2011 ARM Ltd.
5 * All Rights Reserved
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Marc Zyngierf005bd72016-08-01 10:54:15 +010011
12#define pr_fmt(fmt) "arm_arch_timer: " fmt
13
Mark Rutland8a4da6e2012-11-12 14:33:44 +000014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/device.h>
17#include <linux/smp.h>
18#include <linux/cpu.h>
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +010019#include <linux/cpu_pm.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000020#include <linux/clockchips.h>
Richard Cochran7c8f1e72015-01-06 14:26:13 +010021#include <linux/clocksource.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000022#include <linux/interrupt.h>
23#include <linux/of_irq.h>
Stephen Boyd22006992013-07-18 16:59:32 -070024#include <linux/of_address.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000025#include <linux/io.h>
Stephen Boyd22006992013-07-18 16:59:32 -070026#include <linux/slab.h>
Stephen Boyd65cd4f62013-07-18 16:21:18 -070027#include <linux/sched_clock.h>
Hanjun Guob09ca1e2015-03-24 14:02:50 +000028#include <linux/acpi.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000029
30#include <asm/arch_timer.h>
Marc Zyngier82668912013-01-10 11:13:07 +000031#include <asm/virt.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000032
33#include <clocksource/arm_arch_timer.h>
34
Stephen Boyd22006992013-07-18 16:59:32 -070035#define CNTTIDR 0x08
36#define CNTTIDR_VIRT(n) (BIT(1) << ((n) * 4))
37
Robin Murphye392d602016-02-01 12:00:48 +000038#define CNTACR(n) (0x40 + ((n) * 4))
39#define CNTACR_RPCT BIT(0)
40#define CNTACR_RVCT BIT(1)
41#define CNTACR_RFRQ BIT(2)
42#define CNTACR_RVOFF BIT(3)
43#define CNTACR_RWVT BIT(4)
44#define CNTACR_RWPT BIT(5)
45
Stephen Boyd22006992013-07-18 16:59:32 -070046#define CNTVCT_LO 0x08
47#define CNTVCT_HI 0x0c
48#define CNTFRQ 0x10
49#define CNTP_TVAL 0x28
50#define CNTP_CTL 0x2c
51#define CNTV_TVAL 0x38
52#define CNTV_CTL 0x3c
53
54#define ARCH_CP15_TIMER BIT(0)
55#define ARCH_MEM_TIMER BIT(1)
56static unsigned arch_timers_present __initdata;
57
58static void __iomem *arch_counter_base;
59
60struct arch_timer {
61 void __iomem *base;
62 struct clock_event_device evt;
63};
64
65#define to_arch_timer(e) container_of(e, struct arch_timer, evt)
66
Mark Rutland8a4da6e2012-11-12 14:33:44 +000067static u32 arch_timer_rate;
68
69enum ppi_nr {
70 PHYS_SECURE_PPI,
71 PHYS_NONSECURE_PPI,
72 VIRT_PPI,
73 HYP_PPI,
74 MAX_TIMER_PPI
75};
76
77static int arch_timer_ppi[MAX_TIMER_PPI];
78
79static struct clock_event_device __percpu *arch_timer_evt;
80
Marc Zyngierf81f03f2014-02-20 15:21:23 +000081static enum ppi_nr arch_timer_uses_ppi = VIRT_PPI;
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +010082static bool arch_timer_c3stop;
Stephen Boyd22006992013-07-18 16:59:32 -070083static bool arch_timer_mem_use_virtual;
Brian Norris26cbe162017-04-04 19:32:05 +000084static bool arch_counter_suspend_stop;
Mark Rutland8a4da6e2012-11-12 14:33:44 +000085
Will Deacon46fd5c62016-06-27 17:30:13 +010086static bool evtstrm_enable = IS_ENABLED(CONFIG_ARM_ARCH_TIMER_EVTSTREAM);
87
88static int __init early_evtstrm_cfg(char *buf)
89{
90 return strtobool(buf, &evtstrm_enable);
91}
92early_param("clocksource.arm_arch_timer.evtstrm", early_evtstrm_cfg);
93
Mark Rutland8a4da6e2012-11-12 14:33:44 +000094/*
95 * Architected system timer support.
96 */
97
Scott Woodf6dc1572016-09-22 03:35:17 -050098#ifdef CONFIG_FSL_ERRATUM_A008585
99DEFINE_STATIC_KEY_FALSE(arch_timer_read_ool_enabled);
100EXPORT_SYMBOL_GPL(arch_timer_read_ool_enabled);
101
102static int fsl_a008585_enable = -1;
103
104static int __init early_fsl_a008585_cfg(char *buf)
105{
106 int ret;
107 bool val;
108
109 ret = strtobool(buf, &val);
110 if (ret)
111 return ret;
112
113 fsl_a008585_enable = val;
114 return 0;
115}
116early_param("clocksource.arm_arch_timer.fsl-a008585", early_fsl_a008585_cfg);
117
118u32 __fsl_a008585_read_cntp_tval_el0(void)
119{
120 return __fsl_a008585_read_reg(cntp_tval_el0);
121}
122
123u32 __fsl_a008585_read_cntv_tval_el0(void)
124{
125 return __fsl_a008585_read_reg(cntv_tval_el0);
126}
127
128u64 __fsl_a008585_read_cntvct_el0(void)
129{
130 return __fsl_a008585_read_reg(cntvct_el0);
131}
132EXPORT_SYMBOL(__fsl_a008585_read_cntvct_el0);
133#endif /* CONFIG_FSL_ERRATUM_A008585 */
134
Stephen Boyd60faddf2013-07-18 16:59:31 -0700135static __always_inline
136void arch_timer_reg_write(int access, enum arch_timer_reg reg, u32 val,
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200137 struct clock_event_device *clk)
Stephen Boyd60faddf2013-07-18 16:59:31 -0700138{
Stephen Boyd22006992013-07-18 16:59:32 -0700139 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
140 struct arch_timer *timer = to_arch_timer(clk);
141 switch (reg) {
142 case ARCH_TIMER_REG_CTRL:
143 writel_relaxed(val, timer->base + CNTP_CTL);
144 break;
145 case ARCH_TIMER_REG_TVAL:
146 writel_relaxed(val, timer->base + CNTP_TVAL);
147 break;
148 }
149 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
150 struct arch_timer *timer = to_arch_timer(clk);
151 switch (reg) {
152 case ARCH_TIMER_REG_CTRL:
153 writel_relaxed(val, timer->base + CNTV_CTL);
154 break;
155 case ARCH_TIMER_REG_TVAL:
156 writel_relaxed(val, timer->base + CNTV_TVAL);
157 break;
158 }
159 } else {
160 arch_timer_reg_write_cp15(access, reg, val);
161 }
Stephen Boyd60faddf2013-07-18 16:59:31 -0700162}
163
164static __always_inline
165u32 arch_timer_reg_read(int access, enum arch_timer_reg reg,
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200166 struct clock_event_device *clk)
Stephen Boyd60faddf2013-07-18 16:59:31 -0700167{
Stephen Boyd22006992013-07-18 16:59:32 -0700168 u32 val;
169
170 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
171 struct arch_timer *timer = to_arch_timer(clk);
172 switch (reg) {
173 case ARCH_TIMER_REG_CTRL:
174 val = readl_relaxed(timer->base + CNTP_CTL);
175 break;
176 case ARCH_TIMER_REG_TVAL:
177 val = readl_relaxed(timer->base + CNTP_TVAL);
178 break;
179 }
180 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
181 struct arch_timer *timer = to_arch_timer(clk);
182 switch (reg) {
183 case ARCH_TIMER_REG_CTRL:
184 val = readl_relaxed(timer->base + CNTV_CTL);
185 break;
186 case ARCH_TIMER_REG_TVAL:
187 val = readl_relaxed(timer->base + CNTV_TVAL);
188 break;
189 }
190 } else {
191 val = arch_timer_reg_read_cp15(access, reg);
192 }
193
194 return val;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700195}
196
Stephen Boyde09f3cc2013-07-18 16:59:28 -0700197static __always_inline irqreturn_t timer_handler(const int access,
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000198 struct clock_event_device *evt)
199{
200 unsigned long ctrl;
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200201
Stephen Boyd60faddf2013-07-18 16:59:31 -0700202 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000203 if (ctrl & ARCH_TIMER_CTRL_IT_STAT) {
204 ctrl |= ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700205 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000206 evt->event_handler(evt);
207 return IRQ_HANDLED;
208 }
209
210 return IRQ_NONE;
211}
212
213static irqreturn_t arch_timer_handler_virt(int irq, void *dev_id)
214{
215 struct clock_event_device *evt = dev_id;
216
217 return timer_handler(ARCH_TIMER_VIRT_ACCESS, evt);
218}
219
220static irqreturn_t arch_timer_handler_phys(int irq, void *dev_id)
221{
222 struct clock_event_device *evt = dev_id;
223
224 return timer_handler(ARCH_TIMER_PHYS_ACCESS, evt);
225}
226
Stephen Boyd22006992013-07-18 16:59:32 -0700227static irqreturn_t arch_timer_handler_phys_mem(int irq, void *dev_id)
228{
229 struct clock_event_device *evt = dev_id;
230
231 return timer_handler(ARCH_TIMER_MEM_PHYS_ACCESS, evt);
232}
233
234static irqreturn_t arch_timer_handler_virt_mem(int irq, void *dev_id)
235{
236 struct clock_event_device *evt = dev_id;
237
238 return timer_handler(ARCH_TIMER_MEM_VIRT_ACCESS, evt);
239}
240
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530241static __always_inline int timer_shutdown(const int access,
242 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000243{
244 unsigned long ctrl;
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530245
246 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
247 ctrl &= ~ARCH_TIMER_CTRL_ENABLE;
248 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
249
250 return 0;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000251}
252
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530253static int arch_timer_shutdown_virt(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000254{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530255 return timer_shutdown(ARCH_TIMER_VIRT_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000256}
257
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530258static int arch_timer_shutdown_phys(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000259{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530260 return timer_shutdown(ARCH_TIMER_PHYS_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000261}
262
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530263static int arch_timer_shutdown_virt_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700264{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530265 return timer_shutdown(ARCH_TIMER_MEM_VIRT_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700266}
267
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530268static int arch_timer_shutdown_phys_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700269{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530270 return timer_shutdown(ARCH_TIMER_MEM_PHYS_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700271}
272
Stephen Boyd60faddf2013-07-18 16:59:31 -0700273static __always_inline void set_next_event(const int access, unsigned long evt,
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200274 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000275{
276 unsigned long ctrl;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700277 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000278 ctrl |= ARCH_TIMER_CTRL_ENABLE;
279 ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700280 arch_timer_reg_write(access, ARCH_TIMER_REG_TVAL, evt, clk);
281 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000282}
283
Scott Woodf6dc1572016-09-22 03:35:17 -0500284#ifdef CONFIG_FSL_ERRATUM_A008585
285static __always_inline void fsl_a008585_set_next_event(const int access,
286 unsigned long evt, struct clock_event_device *clk)
287{
288 unsigned long ctrl;
289 u64 cval = evt + arch_counter_get_cntvct();
290
291 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
292 ctrl |= ARCH_TIMER_CTRL_ENABLE;
293 ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
294
295 if (access == ARCH_TIMER_PHYS_ACCESS)
296 write_sysreg(cval, cntp_cval_el0);
297 else if (access == ARCH_TIMER_VIRT_ACCESS)
298 write_sysreg(cval, cntv_cval_el0);
299
300 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
301}
302
303static int fsl_a008585_set_next_event_virt(unsigned long evt,
304 struct clock_event_device *clk)
305{
306 fsl_a008585_set_next_event(ARCH_TIMER_VIRT_ACCESS, evt, clk);
307 return 0;
308}
309
310static int fsl_a008585_set_next_event_phys(unsigned long evt,
311 struct clock_event_device *clk)
312{
313 fsl_a008585_set_next_event(ARCH_TIMER_PHYS_ACCESS, evt, clk);
314 return 0;
315}
316#endif /* CONFIG_FSL_ERRATUM_A008585 */
317
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000318static int arch_timer_set_next_event_virt(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700319 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000320{
Stephen Boyd60faddf2013-07-18 16:59:31 -0700321 set_next_event(ARCH_TIMER_VIRT_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000322 return 0;
323}
324
325static int arch_timer_set_next_event_phys(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700326 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000327{
Stephen Boyd60faddf2013-07-18 16:59:31 -0700328 set_next_event(ARCH_TIMER_PHYS_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000329 return 0;
330}
331
Stephen Boyd22006992013-07-18 16:59:32 -0700332static int arch_timer_set_next_event_virt_mem(unsigned long evt,
333 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000334{
Stephen Boyd22006992013-07-18 16:59:32 -0700335 set_next_event(ARCH_TIMER_MEM_VIRT_ACCESS, evt, clk);
336 return 0;
337}
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000338
Stephen Boyd22006992013-07-18 16:59:32 -0700339static int arch_timer_set_next_event_phys_mem(unsigned long evt,
340 struct clock_event_device *clk)
341{
342 set_next_event(ARCH_TIMER_MEM_PHYS_ACCESS, evt, clk);
343 return 0;
344}
345
Scott Woodf6dc1572016-09-22 03:35:17 -0500346static void fsl_a008585_set_sne(struct clock_event_device *clk)
347{
348#ifdef CONFIG_FSL_ERRATUM_A008585
349 if (!static_branch_unlikely(&arch_timer_read_ool_enabled))
350 return;
351
352 if (arch_timer_uses_ppi == VIRT_PPI)
353 clk->set_next_event = fsl_a008585_set_next_event_virt;
354 else
355 clk->set_next_event = fsl_a008585_set_next_event_phys;
356#endif
357}
358
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200359static void __arch_timer_setup(unsigned type,
360 struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700361{
362 clk->features = CLOCK_EVT_FEAT_ONESHOT;
363
364 if (type == ARCH_CP15_TIMER) {
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +0100365 if (arch_timer_c3stop)
366 clk->features |= CLOCK_EVT_FEAT_C3STOP;
Stephen Boyd22006992013-07-18 16:59:32 -0700367 clk->name = "arch_sys_timer";
368 clk->rating = 450;
369 clk->cpumask = cpumask_of(smp_processor_id());
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000370 clk->irq = arch_timer_ppi[arch_timer_uses_ppi];
371 switch (arch_timer_uses_ppi) {
372 case VIRT_PPI:
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530373 clk->set_state_shutdown = arch_timer_shutdown_virt;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530374 clk->set_state_oneshot_stopped = arch_timer_shutdown_virt;
Stephen Boyd22006992013-07-18 16:59:32 -0700375 clk->set_next_event = arch_timer_set_next_event_virt;
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000376 break;
377 case PHYS_SECURE_PPI:
378 case PHYS_NONSECURE_PPI:
379 case HYP_PPI:
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530380 clk->set_state_shutdown = arch_timer_shutdown_phys;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530381 clk->set_state_oneshot_stopped = arch_timer_shutdown_phys;
Stephen Boyd22006992013-07-18 16:59:32 -0700382 clk->set_next_event = arch_timer_set_next_event_phys;
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000383 break;
384 default:
385 BUG();
Stephen Boyd22006992013-07-18 16:59:32 -0700386 }
Scott Woodf6dc1572016-09-22 03:35:17 -0500387
388 fsl_a008585_set_sne(clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700389 } else {
Stephen Boyd7b52ad22014-01-06 14:56:17 -0800390 clk->features |= CLOCK_EVT_FEAT_DYNIRQ;
Stephen Boyd22006992013-07-18 16:59:32 -0700391 clk->name = "arch_mem_timer";
392 clk->rating = 400;
393 clk->cpumask = cpu_all_mask;
394 if (arch_timer_mem_use_virtual) {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530395 clk->set_state_shutdown = arch_timer_shutdown_virt_mem;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530396 clk->set_state_oneshot_stopped = arch_timer_shutdown_virt_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700397 clk->set_next_event =
398 arch_timer_set_next_event_virt_mem;
399 } else {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530400 clk->set_state_shutdown = arch_timer_shutdown_phys_mem;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530401 clk->set_state_oneshot_stopped = arch_timer_shutdown_phys_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700402 clk->set_next_event =
403 arch_timer_set_next_event_phys_mem;
404 }
405 }
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000406
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530407 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000408
Stephen Boyd22006992013-07-18 16:59:32 -0700409 clockevents_config_and_register(clk, arch_timer_rate, 0xf, 0x7fffffff);
410}
411
Nathan Lynche1ce5c72014-09-29 01:50:06 +0200412static void arch_timer_evtstrm_enable(int divider)
413{
414 u32 cntkctl = arch_timer_get_cntkctl();
415
416 cntkctl &= ~ARCH_TIMER_EVT_TRIGGER_MASK;
417 /* Set the divider and enable virtual event stream */
418 cntkctl |= (divider << ARCH_TIMER_EVT_TRIGGER_SHIFT)
419 | ARCH_TIMER_VIRT_EVT_EN;
420 arch_timer_set_cntkctl(cntkctl);
421 elf_hwcap |= HWCAP_EVTSTRM;
422#ifdef CONFIG_COMPAT
423 compat_elf_hwcap |= COMPAT_HWCAP_EVTSTRM;
424#endif
425}
426
Will Deacon037f6372013-08-23 15:32:29 +0100427static void arch_timer_configure_evtstream(void)
428{
429 int evt_stream_div, pos;
430
431 /* Find the closest power of two to the divisor */
432 evt_stream_div = arch_timer_rate / ARCH_TIMER_EVT_STREAM_FREQ;
433 pos = fls(evt_stream_div);
434 if (pos > 1 && !(evt_stream_div & (1 << (pos - 2))))
435 pos--;
436 /* enable event stream */
437 arch_timer_evtstrm_enable(min(pos, 15));
438}
439
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200440static void arch_counter_set_user_access(void)
441{
442 u32 cntkctl = arch_timer_get_cntkctl();
443
444 /* Disable user access to the timers and the physical counter */
445 /* Also disable virtual event stream */
446 cntkctl &= ~(ARCH_TIMER_USR_PT_ACCESS_EN
447 | ARCH_TIMER_USR_VT_ACCESS_EN
448 | ARCH_TIMER_VIRT_EVT_EN
449 | ARCH_TIMER_USR_PCT_ACCESS_EN);
450
451 /* Enable user access to the virtual counter */
Greg Hackmann8910fa52017-09-19 10:55:17 -0700452 if (IS_ENABLED(CONFIG_ARM_ARCH_TIMER_VCT_ACCESS))
453 cntkctl |= ARCH_TIMER_USR_VCT_ACCESS_EN;
454 else
455 cntkctl &= ~ARCH_TIMER_USR_VCT_ACCESS_EN;
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200456
457 arch_timer_set_cntkctl(cntkctl);
458}
459
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000460static bool arch_timer_has_nonsecure_ppi(void)
461{
462 return (arch_timer_uses_ppi == PHYS_SECURE_PPI &&
463 arch_timer_ppi[PHYS_NONSECURE_PPI]);
464}
465
Marc Zyngierf005bd72016-08-01 10:54:15 +0100466static u32 check_ppi_trigger(int irq)
467{
468 u32 flags = irq_get_trigger_type(irq);
469
470 if (flags != IRQF_TRIGGER_HIGH && flags != IRQF_TRIGGER_LOW) {
471 pr_warn("WARNING: Invalid trigger for IRQ%d, assuming level low\n", irq);
472 pr_warn("WARNING: Please fix your firmware\n");
473 flags = IRQF_TRIGGER_LOW;
474 }
475
476 return flags;
477}
478
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000479static int arch_timer_starting_cpu(unsigned int cpu)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000480{
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000481 struct clock_event_device *clk = this_cpu_ptr(arch_timer_evt);
Marc Zyngierf005bd72016-08-01 10:54:15 +0100482 u32 flags;
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000483
Stephen Boyd22006992013-07-18 16:59:32 -0700484 __arch_timer_setup(ARCH_CP15_TIMER, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000485
Marc Zyngierf005bd72016-08-01 10:54:15 +0100486 flags = check_ppi_trigger(arch_timer_ppi[arch_timer_uses_ppi]);
487 enable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], flags);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000488
Marc Zyngierf005bd72016-08-01 10:54:15 +0100489 if (arch_timer_has_nonsecure_ppi()) {
490 flags = check_ppi_trigger(arch_timer_ppi[PHYS_NONSECURE_PPI]);
491 enable_percpu_irq(arch_timer_ppi[PHYS_NONSECURE_PPI], flags);
492 }
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000493
494 arch_counter_set_user_access();
Will Deacon46fd5c62016-06-27 17:30:13 +0100495 if (evtstrm_enable)
Will Deacon037f6372013-08-23 15:32:29 +0100496 arch_timer_configure_evtstream();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000497
498 return 0;
499}
500
Stephen Boyd22006992013-07-18 16:59:32 -0700501static void
502arch_timer_detect_rate(void __iomem *cntbase, struct device_node *np)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000503{
Stephen Boyd22006992013-07-18 16:59:32 -0700504 /* Who has more than one independent system counter? */
505 if (arch_timer_rate)
506 return;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000507
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000508 /*
509 * Try to determine the frequency from the device tree or CNTFRQ,
510 * if ACPI is enabled, get the frequency from CNTFRQ ONLY.
511 */
512 if (!acpi_disabled ||
513 of_property_read_u32(np, "clock-frequency", &arch_timer_rate)) {
Stephen Boyd22006992013-07-18 16:59:32 -0700514 if (cntbase)
515 arch_timer_rate = readl_relaxed(cntbase + CNTFRQ);
516 else
517 arch_timer_rate = arch_timer_get_cntfrq();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000518 }
519
Stephen Boyd22006992013-07-18 16:59:32 -0700520 /* Check the timer frequency. */
521 if (arch_timer_rate == 0)
522 pr_warn("Architected timer frequency not available\n");
523}
524
525static void arch_timer_banner(unsigned type)
526{
527 pr_info("Architected %s%s%s timer(s) running at %lu.%02luMHz (%s%s%s).\n",
528 type & ARCH_CP15_TIMER ? "cp15" : "",
529 type == (ARCH_CP15_TIMER | ARCH_MEM_TIMER) ? " and " : "",
530 type & ARCH_MEM_TIMER ? "mmio" : "",
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000531 (unsigned long)arch_timer_rate / 1000000,
532 (unsigned long)(arch_timer_rate / 10000) % 100,
Stephen Boyd22006992013-07-18 16:59:32 -0700533 type & ARCH_CP15_TIMER ?
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000534 (arch_timer_uses_ppi == VIRT_PPI) ? "virt" : "phys" :
Stephen Boyd22006992013-07-18 16:59:32 -0700535 "",
536 type == (ARCH_CP15_TIMER | ARCH_MEM_TIMER) ? "/" : "",
537 type & ARCH_MEM_TIMER ?
538 arch_timer_mem_use_virtual ? "virt" : "phys" :
539 "");
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000540}
541
542u32 arch_timer_get_rate(void)
543{
544 return arch_timer_rate;
545}
546
Stephen Boyd22006992013-07-18 16:59:32 -0700547static u64 arch_counter_get_cntvct_mem(void)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000548{
Stephen Boyd22006992013-07-18 16:59:32 -0700549 u32 vct_lo, vct_hi, tmp_hi;
550
551 do {
552 vct_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
553 vct_lo = readl_relaxed(arch_counter_base + CNTVCT_LO);
554 tmp_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
555 } while (vct_hi != tmp_hi);
556
557 return ((u64) vct_hi << 32) | vct_lo;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000558}
559
Stephen Boyd22006992013-07-18 16:59:32 -0700560/*
561 * Default to cp15 based access because arm64 uses this function for
562 * sched_clock() before DT is probed and the cp15 method is guaranteed
563 * to exist on arm64. arm doesn't use this before DT is probed so even
564 * if we don't have the cp15 accessors we won't have a problem.
565 */
566u64 (*arch_timer_read_counter)(void) = arch_counter_get_cntvct;
567
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000568static cycle_t arch_counter_read(struct clocksource *cs)
569{
Stephen Boyd22006992013-07-18 16:59:32 -0700570 return arch_timer_read_counter();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000571}
572
573static cycle_t arch_counter_read_cc(const struct cyclecounter *cc)
574{
Stephen Boyd22006992013-07-18 16:59:32 -0700575 return arch_timer_read_counter();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000576}
577
578static struct clocksource clocksource_counter = {
579 .name = "arch_sys_counter",
580 .rating = 400,
581 .read = arch_counter_read,
582 .mask = CLOCKSOURCE_MASK(56),
Brian Norris26cbe162017-04-04 19:32:05 +0000583 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000584};
585
586static struct cyclecounter cyclecounter = {
587 .read = arch_counter_read_cc,
588 .mask = CLOCKSOURCE_MASK(56),
589};
590
Julien Grallb4d6ce92016-04-11 16:32:51 +0100591static struct arch_timer_kvm_info arch_timer_kvm_info;
592
593struct arch_timer_kvm_info *arch_timer_get_kvm_info(void)
594{
595 return &arch_timer_kvm_info;
596}
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000597
Stephen Boyd22006992013-07-18 16:59:32 -0700598static void __init arch_counter_register(unsigned type)
599{
600 u64 start_count;
601
602 /* Register the CP15 based counter if we have one */
Nathan Lynch423bd692014-09-29 01:50:06 +0200603 if (type & ARCH_CP15_TIMER) {
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000604 if (IS_ENABLED(CONFIG_ARM64) || arch_timer_uses_ppi == VIRT_PPI)
Sonny Rao0b46b8a2014-11-23 23:02:44 -0800605 arch_timer_read_counter = arch_counter_get_cntvct;
606 else
607 arch_timer_read_counter = arch_counter_get_cntpct;
Scott Woodf6dc1572016-09-22 03:35:17 -0500608
Scott Wood1d8f51d2016-09-22 03:35:18 -0500609 clocksource_counter.archdata.vdso_direct = true;
610
Scott Woodf6dc1572016-09-22 03:35:17 -0500611#ifdef CONFIG_FSL_ERRATUM_A008585
612 /*
613 * Don't use the vdso fastpath if errata require using
614 * the out-of-line counter accessor.
615 */
616 if (static_branch_unlikely(&arch_timer_read_ool_enabled))
Scott Wood1d8f51d2016-09-22 03:35:18 -0500617 clocksource_counter.archdata.vdso_direct = false;
Scott Woodf6dc1572016-09-22 03:35:17 -0500618#endif
Nathan Lynch423bd692014-09-29 01:50:06 +0200619 } else {
Stephen Boyd22006992013-07-18 16:59:32 -0700620 arch_timer_read_counter = arch_counter_get_cntvct_mem;
Nathan Lynch423bd692014-09-29 01:50:06 +0200621 }
622
Brian Norris26cbe162017-04-04 19:32:05 +0000623 if (!arch_counter_suspend_stop)
624 clocksource_counter.flags |= CLOCK_SOURCE_SUSPEND_NONSTOP;
Stephen Boyd22006992013-07-18 16:59:32 -0700625 start_count = arch_timer_read_counter();
626 clocksource_register_hz(&clocksource_counter, arch_timer_rate);
627 cyclecounter.mult = clocksource_counter.mult;
628 cyclecounter.shift = clocksource_counter.shift;
Julien Grallb4d6ce92016-04-11 16:32:51 +0100629 timecounter_init(&arch_timer_kvm_info.timecounter,
630 &cyclecounter, start_count);
Thierry Reding4a7d3e82013-10-15 15:31:51 +0200631
632 /* 56 bits minimum, so we assume worst case rollover */
633 sched_clock_register(arch_timer_read_counter, 56, arch_timer_rate);
Stephen Boyd22006992013-07-18 16:59:32 -0700634}
635
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400636static void arch_timer_stop(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000637{
638 pr_debug("arch_timer_teardown disable IRQ%d cpu #%d\n",
639 clk->irq, smp_processor_id());
640
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000641 disable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi]);
642 if (arch_timer_has_nonsecure_ppi())
643 disable_percpu_irq(arch_timer_ppi[PHYS_NONSECURE_PPI]);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000644
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530645 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000646}
647
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000648static int arch_timer_dying_cpu(unsigned int cpu)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000649{
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000650 struct clock_event_device *clk = this_cpu_ptr(arch_timer_evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000651
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000652 arch_timer_stop(clk);
653 return 0;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000654}
655
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100656#ifdef CONFIG_CPU_PM
657static unsigned int saved_cntkctl;
658static int arch_timer_cpu_pm_notify(struct notifier_block *self,
659 unsigned long action, void *hcpu)
660{
661 if (action == CPU_PM_ENTER)
662 saved_cntkctl = arch_timer_get_cntkctl();
663 else if (action == CPU_PM_ENTER_FAILED || action == CPU_PM_EXIT)
664 arch_timer_set_cntkctl(saved_cntkctl);
665 return NOTIFY_OK;
666}
667
668static struct notifier_block arch_timer_cpu_pm_notifier = {
669 .notifier_call = arch_timer_cpu_pm_notify,
670};
671
672static int __init arch_timer_cpu_pm_init(void)
673{
674 return cpu_pm_register_notifier(&arch_timer_cpu_pm_notifier);
675}
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000676
677static void __init arch_timer_cpu_pm_deinit(void)
678{
679 WARN_ON(cpu_pm_unregister_notifier(&arch_timer_cpu_pm_notifier));
680}
681
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100682#else
683static int __init arch_timer_cpu_pm_init(void)
684{
685 return 0;
686}
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000687
688static void __init arch_timer_cpu_pm_deinit(void)
689{
690}
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100691#endif
692
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000693static int __init arch_timer_register(void)
694{
695 int err;
696 int ppi;
697
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000698 arch_timer_evt = alloc_percpu(struct clock_event_device);
699 if (!arch_timer_evt) {
700 err = -ENOMEM;
701 goto out;
702 }
703
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000704 ppi = arch_timer_ppi[arch_timer_uses_ppi];
705 switch (arch_timer_uses_ppi) {
706 case VIRT_PPI:
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000707 err = request_percpu_irq(ppi, arch_timer_handler_virt,
708 "arch_timer", arch_timer_evt);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000709 break;
710 case PHYS_SECURE_PPI:
711 case PHYS_NONSECURE_PPI:
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000712 err = request_percpu_irq(ppi, arch_timer_handler_phys,
713 "arch_timer", arch_timer_evt);
714 if (!err && arch_timer_ppi[PHYS_NONSECURE_PPI]) {
715 ppi = arch_timer_ppi[PHYS_NONSECURE_PPI];
716 err = request_percpu_irq(ppi, arch_timer_handler_phys,
717 "arch_timer", arch_timer_evt);
718 if (err)
719 free_percpu_irq(arch_timer_ppi[PHYS_SECURE_PPI],
720 arch_timer_evt);
721 }
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000722 break;
723 case HYP_PPI:
724 err = request_percpu_irq(ppi, arch_timer_handler_phys,
725 "arch_timer", arch_timer_evt);
726 break;
727 default:
728 BUG();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000729 }
730
731 if (err) {
732 pr_err("arch_timer: can't register interrupt %d (%d)\n",
733 ppi, err);
734 goto out_free;
735 }
736
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100737 err = arch_timer_cpu_pm_init();
738 if (err)
739 goto out_unreg_notify;
740
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000741
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000742 /* Register and immediately configure the timer on the boot CPU */
743 err = cpuhp_setup_state(CPUHP_AP_ARM_ARCH_TIMER_STARTING,
744 "AP_ARM_ARCH_TIMER_STARTING",
745 arch_timer_starting_cpu, arch_timer_dying_cpu);
746 if (err)
747 goto out_unreg_cpupm;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000748 return 0;
749
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000750out_unreg_cpupm:
751 arch_timer_cpu_pm_deinit();
752
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100753out_unreg_notify:
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000754 free_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], arch_timer_evt);
755 if (arch_timer_has_nonsecure_ppi())
756 free_percpu_irq(arch_timer_ppi[PHYS_NONSECURE_PPI],
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000757 arch_timer_evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000758
759out_free:
760 free_percpu(arch_timer_evt);
761out:
762 return err;
763}
764
Stephen Boyd22006992013-07-18 16:59:32 -0700765static int __init arch_timer_mem_register(void __iomem *base, unsigned int irq)
766{
767 int ret;
768 irq_handler_t func;
769 struct arch_timer *t;
770
771 t = kzalloc(sizeof(*t), GFP_KERNEL);
772 if (!t)
773 return -ENOMEM;
774
775 t->base = base;
776 t->evt.irq = irq;
777 __arch_timer_setup(ARCH_MEM_TIMER, &t->evt);
778
779 if (arch_timer_mem_use_virtual)
780 func = arch_timer_handler_virt_mem;
781 else
782 func = arch_timer_handler_phys_mem;
783
784 ret = request_irq(irq, func, IRQF_TIMER, "arch_mem_timer", &t->evt);
785 if (ret) {
786 pr_err("arch_timer: Failed to request mem timer irq\n");
787 kfree(t);
788 }
789
790 return ret;
791}
792
793static const struct of_device_id arch_timer_of_match[] __initconst = {
794 { .compatible = "arm,armv7-timer", },
795 { .compatible = "arm,armv8-timer", },
796 {},
797};
798
799static const struct of_device_id arch_timer_mem_of_match[] __initconst = {
800 { .compatible = "arm,armv7-timer-mem", },
801 {},
802};
803
Sudeep Hollac387f072014-09-29 01:50:05 +0200804static bool __init
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200805arch_timer_needs_probing(int type, const struct of_device_id *matches)
Sudeep Hollac387f072014-09-29 01:50:05 +0200806{
807 struct device_node *dn;
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200808 bool needs_probing = false;
Sudeep Hollac387f072014-09-29 01:50:05 +0200809
810 dn = of_find_matching_node(NULL, matches);
Marc Zyngier59aa8962014-10-15 16:06:20 +0100811 if (dn && of_device_is_available(dn) && !(arch_timers_present & type))
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200812 needs_probing = true;
Sudeep Hollac387f072014-09-29 01:50:05 +0200813 of_node_put(dn);
814
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200815 return needs_probing;
Sudeep Hollac387f072014-09-29 01:50:05 +0200816}
817
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200818static int __init arch_timer_common_init(void)
Stephen Boyd22006992013-07-18 16:59:32 -0700819{
820 unsigned mask = ARCH_CP15_TIMER | ARCH_MEM_TIMER;
821
822 /* Wait until both nodes are probed if we have two timers */
823 if ((arch_timers_present & mask) != mask) {
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200824 if (arch_timer_needs_probing(ARCH_MEM_TIMER, arch_timer_mem_of_match))
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200825 return 0;
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200826 if (arch_timer_needs_probing(ARCH_CP15_TIMER, arch_timer_of_match))
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200827 return 0;
Stephen Boyd22006992013-07-18 16:59:32 -0700828 }
829
830 arch_timer_banner(arch_timers_present);
831 arch_counter_register(arch_timers_present);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200832 return arch_timer_arch_init();
Stephen Boyd22006992013-07-18 16:59:32 -0700833}
834
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200835static int __init arch_timer_init(void)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000836{
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200837 int ret;
Doug Anderson65b57322014-10-08 00:33:47 -0700838 /*
Marc Zyngier82668912013-01-10 11:13:07 +0000839 * If HYP mode is available, we know that the physical timer
840 * has been configured to be accessible from PL1. Use it, so
841 * that a guest can use the virtual timer instead.
842 *
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000843 * If no interrupt provided for virtual timer, we'll have to
844 * stick to the physical timer. It'd better be accessible...
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000845 *
846 * On ARMv8.1 with VH extensions, the kernel runs in HYP. VHE
847 * accesses to CNTP_*_EL1 registers are silently redirected to
848 * their CNTHP_*_EL2 counterparts, and use a different PPI
849 * number.
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000850 */
Marc Zyngier82668912013-01-10 11:13:07 +0000851 if (is_hyp_mode_available() || !arch_timer_ppi[VIRT_PPI]) {
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000852 bool has_ppi;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000853
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000854 if (is_kernel_in_hyp_mode()) {
855 arch_timer_uses_ppi = HYP_PPI;
856 has_ppi = !!arch_timer_ppi[HYP_PPI];
857 } else {
858 arch_timer_uses_ppi = PHYS_SECURE_PPI;
859 has_ppi = (!!arch_timer_ppi[PHYS_SECURE_PPI] ||
860 !!arch_timer_ppi[PHYS_NONSECURE_PPI]);
861 }
862
863 if (!has_ppi) {
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000864 pr_warn("arch_timer: No interrupt available, giving up\n");
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200865 return -EINVAL;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000866 }
867 }
868
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200869 ret = arch_timer_register();
870 if (ret)
871 return ret;
872
873 ret = arch_timer_common_init();
874 if (ret)
875 return ret;
Julien Gralld9b5e412016-04-11 16:32:52 +0100876
877 arch_timer_kvm_info.virtual_irq = arch_timer_ppi[VIRT_PPI];
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200878
879 return 0;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000880}
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000881
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200882static int __init arch_timer_of_init(struct device_node *np)
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000883{
884 int i;
885
886 if (arch_timers_present & ARCH_CP15_TIMER) {
887 pr_warn("arch_timer: multiple nodes in dt, skipping\n");
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200888 return 0;
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000889 }
890
891 arch_timers_present |= ARCH_CP15_TIMER;
892 for (i = PHYS_SECURE_PPI; i < MAX_TIMER_PPI; i++)
893 arch_timer_ppi[i] = irq_of_parse_and_map(np, i);
894
895 arch_timer_detect_rate(NULL, np);
896
897 arch_timer_c3stop = !of_property_read_bool(np, "always-on");
898
Scott Woodf6dc1572016-09-22 03:35:17 -0500899#ifdef CONFIG_FSL_ERRATUM_A008585
900 if (fsl_a008585_enable < 0)
901 fsl_a008585_enable = of_property_read_bool(np, "fsl,erratum-a008585");
902 if (fsl_a008585_enable) {
903 static_branch_enable(&arch_timer_read_ool_enabled);
904 pr_info("Enabling workaround for FSL erratum A-008585\n");
905 }
906#endif
907
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000908 /*
909 * If we cannot rely on firmware initializing the timer registers then
910 * we should use the physical timers instead.
911 */
912 if (IS_ENABLED(CONFIG_ARM) &&
913 of_property_read_bool(np, "arm,cpu-registers-not-fw-configured"))
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000914 arch_timer_uses_ppi = PHYS_SECURE_PPI;
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000915
Brian Norris26cbe162017-04-04 19:32:05 +0000916 /* On some systems, the counter stops ticking when in suspend. */
917 arch_counter_suspend_stop = of_property_read_bool(np,
918 "arm,no-tick-in-suspend");
919
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200920 return arch_timer_init();
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000921}
Daniel Lezcano177cf6e2016-06-07 00:27:44 +0200922CLOCKSOURCE_OF_DECLARE(armv7_arch_timer, "arm,armv7-timer", arch_timer_of_init);
923CLOCKSOURCE_OF_DECLARE(armv8_arch_timer, "arm,armv8-timer", arch_timer_of_init);
Stephen Boyd22006992013-07-18 16:59:32 -0700924
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200925static int __init arch_timer_mem_init(struct device_node *np)
Stephen Boyd22006992013-07-18 16:59:32 -0700926{
927 struct device_node *frame, *best_frame = NULL;
928 void __iomem *cntctlbase, *base;
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200929 unsigned int irq, ret = -EINVAL;
Stephen Boyd22006992013-07-18 16:59:32 -0700930 u32 cnttidr;
931
932 arch_timers_present |= ARCH_MEM_TIMER;
933 cntctlbase = of_iomap(np, 0);
934 if (!cntctlbase) {
935 pr_err("arch_timer: Can't find CNTCTLBase\n");
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200936 return -ENXIO;
Stephen Boyd22006992013-07-18 16:59:32 -0700937 }
938
939 cnttidr = readl_relaxed(cntctlbase + CNTTIDR);
Stephen Boyd22006992013-07-18 16:59:32 -0700940
941 /*
942 * Try to find a virtual capable frame. Otherwise fall back to a
943 * physical capable frame.
944 */
945 for_each_available_child_of_node(np, frame) {
946 int n;
Robin Murphye392d602016-02-01 12:00:48 +0000947 u32 cntacr;
Stephen Boyd22006992013-07-18 16:59:32 -0700948
949 if (of_property_read_u32(frame, "frame-number", &n)) {
950 pr_err("arch_timer: Missing frame-number\n");
Stephen Boyd22006992013-07-18 16:59:32 -0700951 of_node_put(frame);
Robin Murphye392d602016-02-01 12:00:48 +0000952 goto out;
Stephen Boyd22006992013-07-18 16:59:32 -0700953 }
954
Robin Murphye392d602016-02-01 12:00:48 +0000955 /* Try enabling everything, and see what sticks */
956 cntacr = CNTACR_RFRQ | CNTACR_RWPT | CNTACR_RPCT |
957 CNTACR_RWVT | CNTACR_RVOFF | CNTACR_RVCT;
958 writel_relaxed(cntacr, cntctlbase + CNTACR(n));
959 cntacr = readl_relaxed(cntctlbase + CNTACR(n));
960
961 if ((cnttidr & CNTTIDR_VIRT(n)) &&
962 !(~cntacr & (CNTACR_RWVT | CNTACR_RVCT))) {
Stephen Boyd22006992013-07-18 16:59:32 -0700963 of_node_put(best_frame);
964 best_frame = frame;
965 arch_timer_mem_use_virtual = true;
966 break;
967 }
Robin Murphye392d602016-02-01 12:00:48 +0000968
969 if (~cntacr & (CNTACR_RWPT | CNTACR_RPCT))
970 continue;
971
Stephen Boyd22006992013-07-18 16:59:32 -0700972 of_node_put(best_frame);
973 best_frame = of_node_get(frame);
974 }
975
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200976 ret= -ENXIO;
Stephen Boyd22006992013-07-18 16:59:32 -0700977 base = arch_counter_base = of_iomap(best_frame, 0);
978 if (!base) {
979 pr_err("arch_timer: Can't map frame's registers\n");
Robin Murphye392d602016-02-01 12:00:48 +0000980 goto out;
Stephen Boyd22006992013-07-18 16:59:32 -0700981 }
982
983 if (arch_timer_mem_use_virtual)
984 irq = irq_of_parse_and_map(best_frame, 1);
985 else
986 irq = irq_of_parse_and_map(best_frame, 0);
Robin Murphye392d602016-02-01 12:00:48 +0000987
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200988 ret = -EINVAL;
Stephen Boyd22006992013-07-18 16:59:32 -0700989 if (!irq) {
990 pr_err("arch_timer: Frame missing %s irq",
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200991 arch_timer_mem_use_virtual ? "virt" : "phys");
Robin Murphye392d602016-02-01 12:00:48 +0000992 goto out;
Stephen Boyd22006992013-07-18 16:59:32 -0700993 }
994
995 arch_timer_detect_rate(base, np);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +0200996 ret = arch_timer_mem_register(base, irq);
997 if (ret)
998 goto out;
999
1000 return arch_timer_common_init();
Robin Murphye392d602016-02-01 12:00:48 +00001001out:
1002 iounmap(cntctlbase);
1003 of_node_put(best_frame);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001004 return ret;
Stephen Boyd22006992013-07-18 16:59:32 -07001005}
Daniel Lezcano177cf6e2016-06-07 00:27:44 +02001006CLOCKSOURCE_OF_DECLARE(armv7_arch_timer_mem, "arm,armv7-timer-mem",
Stephen Boyd22006992013-07-18 16:59:32 -07001007 arch_timer_mem_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001008
1009#ifdef CONFIG_ACPI
1010static int __init map_generic_timer_interrupt(u32 interrupt, u32 flags)
1011{
1012 int trigger, polarity;
1013
1014 if (!interrupt)
1015 return 0;
1016
1017 trigger = (flags & ACPI_GTDT_INTERRUPT_MODE) ? ACPI_EDGE_SENSITIVE
1018 : ACPI_LEVEL_SENSITIVE;
1019
1020 polarity = (flags & ACPI_GTDT_INTERRUPT_POLARITY) ? ACPI_ACTIVE_LOW
1021 : ACPI_ACTIVE_HIGH;
1022
1023 return acpi_register_gsi(NULL, interrupt, trigger, polarity);
1024}
1025
1026/* Initialize per-processor generic timer */
1027static int __init arch_timer_acpi_init(struct acpi_table_header *table)
1028{
1029 struct acpi_table_gtdt *gtdt;
1030
1031 if (arch_timers_present & ARCH_CP15_TIMER) {
1032 pr_warn("arch_timer: already initialized, skipping\n");
1033 return -EINVAL;
1034 }
1035
1036 gtdt = container_of(table, struct acpi_table_gtdt, header);
1037
1038 arch_timers_present |= ARCH_CP15_TIMER;
1039
1040 arch_timer_ppi[PHYS_SECURE_PPI] =
1041 map_generic_timer_interrupt(gtdt->secure_el1_interrupt,
1042 gtdt->secure_el1_flags);
1043
1044 arch_timer_ppi[PHYS_NONSECURE_PPI] =
1045 map_generic_timer_interrupt(gtdt->non_secure_el1_interrupt,
1046 gtdt->non_secure_el1_flags);
1047
1048 arch_timer_ppi[VIRT_PPI] =
1049 map_generic_timer_interrupt(gtdt->virtual_timer_interrupt,
1050 gtdt->virtual_timer_flags);
1051
1052 arch_timer_ppi[HYP_PPI] =
1053 map_generic_timer_interrupt(gtdt->non_secure_el2_interrupt,
1054 gtdt->non_secure_el2_flags);
1055
1056 /* Get the frequency from CNTFRQ */
1057 arch_timer_detect_rate(NULL, NULL);
1058
1059 /* Always-on capability */
1060 arch_timer_c3stop = !(gtdt->non_secure_el1_flags & ACPI_GTDT_ALWAYS_ON);
1061
1062 arch_timer_init();
1063 return 0;
1064}
Marc Zyngierae281cb2015-09-28 15:49:17 +01001065CLOCKSOURCE_ACPI_DECLARE(arch_timer, ACPI_SIG_GTDT, arch_timer_acpi_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001066#endif