blob: 26eacc9d0d90fbf88930bd6a009c58efe6914c70 [file] [log] [blame]
Amit Kucheriaa329b482010-02-04 12:21:53 -08001/*
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -06002 * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
Amit Kucheriaa329b482010-02-04 12:21:53 -08003 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 *
11 * Create static mapping between physical to virtual memory.
12 */
13
14#include <linux/mm.h>
15#include <linux/init.h>
16
17#include <asm/mach/map.h>
18
19#include <mach/hardware.h>
20#include <mach/common.h>
Shawn Guo36223602011-06-22 22:41:30 +080021#include <mach/devices-common.h>
Amit Kucheriaa329b482010-02-04 12:21:53 -080022#include <mach/iomux-v3.h>
23
Shawn Guo41e7daf2011-09-28 17:16:06 +080024static void imx5_idle(void)
25{
26 mx5_cpu_lp_set(WAIT_UNCLOCKED_POWER_OFF);
27}
28
Amit Kucheriaa329b482010-02-04 12:21:53 -080029/*
Jason Liuabca2e12011-09-09 17:17:47 +080030 * Define the MX50 memory map.
31 */
32static struct map_desc mx50_io_desc[] __initdata = {
33 imx_map_entry(MX50, TZIC, MT_DEVICE),
34 imx_map_entry(MX50, SPBA0, MT_DEVICE),
35 imx_map_entry(MX50, AIPS1, MT_DEVICE),
36 imx_map_entry(MX50, AIPS2, MT_DEVICE),
37};
38
39/*
Amit Kucheriaa329b482010-02-04 12:21:53 -080040 * Define the MX51 memory map.
41 */
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020042static struct map_desc mx51_io_desc[] __initdata = {
Jason Liu4c542392011-09-09 17:17:49 +080043 imx_map_entry(MX51, TZIC, MT_DEVICE),
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020044 imx_map_entry(MX51, IRAM, MT_DEVICE),
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020045 imx_map_entry(MX51, AIPS1, MT_DEVICE),
46 imx_map_entry(MX51, SPBA0, MT_DEVICE),
47 imx_map_entry(MX51, AIPS2, MT_DEVICE),
Amit Kucheriaa329b482010-02-04 12:21:53 -080048};
49
50/*
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060051 * Define the MX53 memory map.
52 */
53static struct map_desc mx53_io_desc[] __initdata = {
Jason Liu4c542392011-09-09 17:17:49 +080054 imx_map_entry(MX53, TZIC, MT_DEVICE),
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060055 imx_map_entry(MX53, AIPS1, MT_DEVICE),
56 imx_map_entry(MX53, SPBA0, MT_DEVICE),
57 imx_map_entry(MX53, AIPS2, MT_DEVICE),
58};
59
60/*
Amit Kucheriaa329b482010-02-04 12:21:53 -080061 * This function initializes the memory map. It is called during the
62 * system startup to create static physical to virtual memory mappings
63 * for the IO modules.
64 */
Jason Liuabca2e12011-09-09 17:17:47 +080065void __init mx50_map_io(void)
66{
67 iotable_init(mx50_io_desc, ARRAY_SIZE(mx50_io_desc));
68}
69
Amit Kucheriaa329b482010-02-04 12:21:53 -080070void __init mx51_map_io(void)
71{
Uwe Kleine-Königab1304212011-02-07 16:35:21 +010072 iotable_init(mx51_io_desc, ARRAY_SIZE(mx51_io_desc));
73}
74
Jason Liuabca2e12011-09-09 17:17:47 +080075void __init mx53_map_io(void)
76{
77 iotable_init(mx53_io_desc, ARRAY_SIZE(mx53_io_desc));
78}
79
80void __init imx50_init_early(void)
81{
82 mxc_set_cpu_type(MXC_CPU_MX50);
83 mxc_iomux_v3_init(MX50_IO_ADDRESS(MX50_IOMUXC_BASE_ADDR));
84 mxc_arch_reset_init(MX50_IO_ADDRESS(MX50_WDOG_BASE_ADDR));
85}
86
Uwe Kleine-Königab1304212011-02-07 16:35:21 +010087void __init imx51_init_early(void)
88{
Amit Kucheriaa329b482010-02-04 12:21:53 -080089 mxc_set_cpu_type(MXC_CPU_MX51);
90 mxc_iomux_v3_init(MX51_IO_ADDRESS(MX51_IOMUXC_BASE_ADDR));
Fabio Estevam8c2efec2010-12-06 16:38:32 -020091 mxc_arch_reset_init(MX51_IO_ADDRESS(MX51_WDOG1_BASE_ADDR));
Shawn Guo41e7daf2011-09-28 17:16:06 +080092 imx_idle = imx5_idle;
Amit Kucheriaa329b482010-02-04 12:21:53 -080093}
94
Uwe Kleine-Königab1304212011-02-07 16:35:21 +010095void __init imx53_init_early(void)
96{
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060097 mxc_set_cpu_type(MXC_CPU_MX53);
98 mxc_iomux_v3_init(MX53_IO_ADDRESS(MX53_IOMUXC_BASE_ADDR));
Fabio Estevam78c73592011-02-17 18:09:52 -020099 mxc_arch_reset_init(MX53_IO_ADDRESS(MX53_WDOG1_BASE_ADDR));
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -0600100}
101
Jason Liuabca2e12011-09-09 17:17:47 +0800102void __init mx50_init_irq(void)
103{
104 tzic_init_irq(MX50_IO_ADDRESS(MX50_TZIC_BASE_ADDR));
105}
106
Amit Kucheriaa329b482010-02-04 12:21:53 -0800107void __init mx51_init_irq(void)
108{
Jason Liu4c542392011-09-09 17:17:49 +0800109 tzic_init_irq(MX51_IO_ADDRESS(MX51_TZIC_BASE_ADDR));
Amit Kucheriaa329b482010-02-04 12:21:53 -0800110}
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600111
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600112void __init mx53_init_irq(void)
113{
Jason Liu4c542392011-09-09 17:17:49 +0800114 tzic_init_irq(MX53_IO_ADDRESS(MX53_TZIC_BASE_ADDR));
Shawn Guob78d8e52011-06-06 00:07:55 +0800115}
116
Shawn Guo36223602011-06-22 22:41:30 +0800117static struct sdma_script_start_addrs imx51_sdma_script __initdata = {
118 .ap_2_ap_addr = 642,
119 .uart_2_mcu_addr = 817,
120 .mcu_2_app_addr = 747,
121 .mcu_2_shp_addr = 961,
122 .ata_2_mcu_addr = 1473,
123 .mcu_2_ata_addr = 1392,
124 .app_2_per_addr = 1033,
125 .app_2_mcu_addr = 683,
126 .shp_2_per_addr = 1251,
127 .shp_2_mcu_addr = 892,
128};
129
130static struct sdma_platform_data imx51_sdma_pdata __initdata = {
Shawn Guo2e534b22011-06-22 22:41:31 +0800131 .fw_name = "sdma-imx51.bin",
Shawn Guo36223602011-06-22 22:41:30 +0800132 .script_addrs = &imx51_sdma_script,
133};
134
135static struct sdma_script_start_addrs imx53_sdma_script __initdata = {
136 .ap_2_ap_addr = 642,
137 .app_2_mcu_addr = 683,
138 .mcu_2_app_addr = 747,
139 .uart_2_mcu_addr = 817,
140 .shp_2_mcu_addr = 891,
141 .mcu_2_shp_addr = 960,
142 .uartsh_2_mcu_addr = 1032,
143 .spdif_2_mcu_addr = 1100,
144 .mcu_2_spdif_addr = 1134,
145 .firi_2_mcu_addr = 1193,
146 .mcu_2_firi_addr = 1290,
147};
148
149static struct sdma_platform_data imx53_sdma_pdata __initdata = {
Shawn Guo2e534b22011-06-22 22:41:31 +0800150 .fw_name = "sdma-imx53.bin",
Shawn Guo36223602011-06-22 22:41:30 +0800151 .script_addrs = &imx53_sdma_script,
152};
153
Jason Liuabca2e12011-09-09 17:17:47 +0800154void __init imx50_soc_init(void)
155{
156 /* i.mx50 has the i.mx31 type gpio */
157 mxc_register_gpio("imx31-gpio", 0, MX50_GPIO1_BASE_ADDR, SZ_16K, MX50_INT_GPIO1_LOW, MX50_INT_GPIO1_HIGH);
158 mxc_register_gpio("imx31-gpio", 1, MX50_GPIO2_BASE_ADDR, SZ_16K, MX50_INT_GPIO2_LOW, MX50_INT_GPIO2_HIGH);
159 mxc_register_gpio("imx31-gpio", 2, MX50_GPIO3_BASE_ADDR, SZ_16K, MX50_INT_GPIO3_LOW, MX50_INT_GPIO3_HIGH);
160 mxc_register_gpio("imx31-gpio", 3, MX50_GPIO4_BASE_ADDR, SZ_16K, MX50_INT_GPIO4_LOW, MX50_INT_GPIO4_HIGH);
161 mxc_register_gpio("imx31-gpio", 4, MX50_GPIO5_BASE_ADDR, SZ_16K, MX50_INT_GPIO5_LOW, MX50_INT_GPIO5_HIGH);
162 mxc_register_gpio("imx31-gpio", 5, MX50_GPIO6_BASE_ADDR, SZ_16K, MX50_INT_GPIO6_LOW, MX50_INT_GPIO6_HIGH);
163}
164
Shawn Guob78d8e52011-06-06 00:07:55 +0800165void __init imx51_soc_init(void)
166{
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800167 /* i.mx51 has the i.mx31 type gpio */
Uwe Kleine-König1a195272011-07-25 12:05:09 +0200168 mxc_register_gpio("imx31-gpio", 0, MX51_GPIO1_BASE_ADDR, SZ_16K, MX51_INT_GPIO1_LOW, MX51_INT_GPIO1_HIGH);
169 mxc_register_gpio("imx31-gpio", 1, MX51_GPIO2_BASE_ADDR, SZ_16K, MX51_INT_GPIO2_LOW, MX51_INT_GPIO2_HIGH);
170 mxc_register_gpio("imx31-gpio", 2, MX51_GPIO3_BASE_ADDR, SZ_16K, MX51_INT_GPIO3_LOW, MX51_INT_GPIO3_HIGH);
171 mxc_register_gpio("imx31-gpio", 3, MX51_GPIO4_BASE_ADDR, SZ_16K, MX51_INT_GPIO4_LOW, MX51_INT_GPIO4_HIGH);
Shawn Guo36223602011-06-22 22:41:30 +0800172
Shawn Guo62550cd2011-07-13 21:33:17 +0800173 /* i.mx51 has the i.mx35 type sdma */
174 imx_add_imx_sdma("imx35-sdma", MX51_SDMA_BASE_ADDR, MX51_INT_SDMA, &imx51_sdma_pdata);
Shawn Guob78d8e52011-06-06 00:07:55 +0800175}
176
177void __init imx53_soc_init(void)
178{
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800179 /* i.mx53 has the i.mx31 type gpio */
180 mxc_register_gpio("imx31-gpio", 0, MX53_GPIO1_BASE_ADDR, SZ_16K, MX53_INT_GPIO1_LOW, MX53_INT_GPIO1_HIGH);
181 mxc_register_gpio("imx31-gpio", 1, MX53_GPIO2_BASE_ADDR, SZ_16K, MX53_INT_GPIO2_LOW, MX53_INT_GPIO2_HIGH);
182 mxc_register_gpio("imx31-gpio", 2, MX53_GPIO3_BASE_ADDR, SZ_16K, MX53_INT_GPIO3_LOW, MX53_INT_GPIO3_HIGH);
183 mxc_register_gpio("imx31-gpio", 3, MX53_GPIO4_BASE_ADDR, SZ_16K, MX53_INT_GPIO4_LOW, MX53_INT_GPIO4_HIGH);
184 mxc_register_gpio("imx31-gpio", 4, MX53_GPIO5_BASE_ADDR, SZ_16K, MX53_INT_GPIO5_LOW, MX53_INT_GPIO5_HIGH);
185 mxc_register_gpio("imx31-gpio", 5, MX53_GPIO6_BASE_ADDR, SZ_16K, MX53_INT_GPIO6_LOW, MX53_INT_GPIO6_HIGH);
186 mxc_register_gpio("imx31-gpio", 6, MX53_GPIO7_BASE_ADDR, SZ_16K, MX53_INT_GPIO7_LOW, MX53_INT_GPIO7_HIGH);
Shawn Guo36223602011-06-22 22:41:30 +0800187
Shawn Guo62550cd2011-07-13 21:33:17 +0800188 /* i.mx53 has the i.mx35 type sdma */
189 imx_add_imx_sdma("imx35-sdma", MX53_SDMA_BASE_ADDR, MX53_INT_SDMA, &imx53_sdma_pdata);
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600190}