blob: 07e78e89a348ecc1d84bff5f1767c48be9a12b00 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
55static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
56 u8 subsystem)
57{
58 int i;
59 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
60 u32 cmd_privileges = adapter->cmd_privileges;
61
62 for (i = 0; i < num_entries; i++)
63 if (opcode == cmd_priv_map[i].opcode &&
64 subsystem == cmd_priv_map[i].subsystem)
65 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
66 return false;
67
68 return true;
69}
70
Somnath Kotur3de09452011-09-30 07:25:05 +000071static inline void *embedded_payload(struct be_mcc_wrb *wrb)
72{
73 return wrb->payload.embedded_payload;
74}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000075
Sathya Perla8788fdc2009-07-27 22:52:03 +000076static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000077{
Sathya Perla8788fdc2009-07-27 22:52:03 +000078 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000079 u32 val = 0;
80
Sathya Perla6589ade2011-11-10 19:18:00 +000081 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000083
Sathya Perla5fb379e2009-06-18 00:02:59 +000084 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
85 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000086
87 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000088 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000089}
90
91/* To check if valid bit is set, check the entire word as we don't know
92 * the endianness of the data (old entry is host endian while a new entry is
93 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000094static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000095{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000096 u32 flags;
97
Sathya Perla5fb379e2009-06-18 00:02:59 +000098 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000099 flags = le32_to_cpu(compl->flags);
100 if (flags & CQE_FLAGS_VALID_MASK) {
101 compl->flags = flags;
102 return true;
103 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000104 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000105 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000106}
107
108/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000110{
111 compl->flags = 0;
112}
113
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000114static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
115{
116 unsigned long addr;
117
118 addr = tag1;
119 addr = ((addr << 16) << 16) | tag0;
120 return (void *)addr;
121}
122
Sathya Perla8788fdc2009-07-27 22:52:03 +0000123static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000124 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125{
126 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000127 struct be_cmd_resp_hdr *resp_hdr;
128 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000129
130 /* Just swap the status to host endian; mcc tag is opaquely copied
131 * from mcc_wrb */
132 be_dws_le_to_cpu(compl, 4);
133
134 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
135 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700136
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000137 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
138
139 if (resp_hdr) {
140 opcode = resp_hdr->opcode;
141 subsystem = resp_hdr->subsystem;
142 }
143
Suresh Reddy5eeff632014-01-06 13:02:24 +0530144 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
145 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
146 complete(&adapter->et_cmd_compl);
147 return 0;
148 }
149
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000150 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
151 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
152 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700153 adapter->flash_status = compl_status;
Suresh Reddy5eeff632014-01-06 13:02:24 +0530154 complete(&adapter->et_cmd_compl);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700155 }
156
Sathya Perlab31c50a2009-09-17 10:30:13 -0700157 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000158 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
159 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
160 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000161 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000162 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700163 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000164 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
165 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000166 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000167 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000168 adapter->drv_stats.be_on_die_temperature =
169 resp->on_die_temperature;
170 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000171 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000172 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000173 adapter->be_get_temp_freq = 0;
Somnath Kotur3de09452011-09-30 07:25:05 +0000174
Sathya Perla2b3f2912011-06-29 23:32:56 +0000175 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
176 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
177 goto done;
178
179 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000180 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000181 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000182 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000183 } else {
184 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
185 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000186 dev_err(&adapter->pdev->dev,
187 "opcode %d-%d failed:status %d-%d\n",
188 opcode, subsystem, compl_status, extd_status);
Ajit Khaparded9d604f2013-09-27 15:17:58 -0500189
190 if (extd_status == MCC_ADDL_STS_INSUFFICIENT_RESOURCES)
191 return extd_status;
Sathya Perla2b3f2912011-06-29 23:32:56 +0000192 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000193 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000194done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700195 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000196}
197
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000198/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000199static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000200 struct be_async_event_link_state *evt)
201{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000202 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000203 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000204
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530205 /* On BEx the FW does not send a separate link status
206 * notification for physical and logical link.
207 * On other chips just process the logical link
208 * status notification
209 */
210 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000211 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
212 return;
213
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000214 /* For the initial link status do not rely on the ASYNC event as
215 * it may not be received in some cases.
216 */
217 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530218 be_link_status_update(adapter,
219 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000220}
221
Somnath Koturcc4ce022010-10-21 07:11:14 -0700222/* Grp5 CoS Priority evt */
223static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
224 struct be_async_event_grp5_cos_priority *evt)
225{
226 if (evt->valid) {
227 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000228 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700229 adapter->recommended_prio =
230 evt->reco_default_priority << VLAN_PRIO_SHIFT;
231 }
232}
233
Sathya Perla323ff712012-09-28 04:39:43 +0000234/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700235static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
236 struct be_async_event_grp5_qos_link_speed *evt)
237{
Sathya Perla323ff712012-09-28 04:39:43 +0000238 if (adapter->phy.link_speed >= 0 &&
239 evt->physical_port == adapter->port_num)
240 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700241}
242
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000243/*Grp5 PVID evt*/
244static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
245 struct be_async_event_grp5_pvid_state *evt)
246{
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530247 if (evt->enabled) {
Somnath Kotur939cf302011-08-18 21:51:49 -0700248 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530249 dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
250 } else {
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000251 adapter->pvid = 0;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530252 }
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000253}
254
Somnath Koturcc4ce022010-10-21 07:11:14 -0700255static void be_async_grp5_evt_process(struct be_adapter *adapter,
256 u32 trailer, struct be_mcc_compl *evt)
257{
258 u8 event_type = 0;
259
260 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
261 ASYNC_TRAILER_EVENT_TYPE_MASK;
262
263 switch (event_type) {
264 case ASYNC_EVENT_COS_PRIORITY:
265 be_async_grp5_cos_priority_process(adapter,
266 (struct be_async_event_grp5_cos_priority *)evt);
267 break;
268 case ASYNC_EVENT_QOS_SPEED:
269 be_async_grp5_qos_speed_process(adapter,
270 (struct be_async_event_grp5_qos_link_speed *)evt);
271 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000272 case ASYNC_EVENT_PVID_STATE:
273 be_async_grp5_pvid_state_process(adapter,
274 (struct be_async_event_grp5_pvid_state *)evt);
275 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700276 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530277 dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
278 event_type);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700279 break;
280 }
281}
282
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000283static void be_async_dbg_evt_process(struct be_adapter *adapter,
284 u32 trailer, struct be_mcc_compl *cmp)
285{
286 u8 event_type = 0;
287 struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
288
289 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
290 ASYNC_TRAILER_EVENT_TYPE_MASK;
291
292 switch (event_type) {
293 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
294 if (evt->valid)
295 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
296 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
297 break;
298 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530299 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
300 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000301 break;
302 }
303}
304
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000305static inline bool is_link_state_evt(u32 trailer)
306{
Eric Dumazet807540b2010-09-23 05:40:09 +0000307 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000308 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000309 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000310}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000311
Somnath Koturcc4ce022010-10-21 07:11:14 -0700312static inline bool is_grp5_evt(u32 trailer)
313{
314 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
315 ASYNC_TRAILER_EVENT_CODE_MASK) ==
316 ASYNC_EVENT_CODE_GRP_5);
317}
318
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000319static inline bool is_dbg_evt(u32 trailer)
320{
321 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
322 ASYNC_TRAILER_EVENT_CODE_MASK) ==
323 ASYNC_EVENT_CODE_QNQ);
324}
325
Sathya Perlaefd2e402009-07-27 22:53:10 +0000326static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000327{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000328 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000329 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000330
331 if (be_mcc_compl_is_new(compl)) {
332 queue_tail_inc(mcc_cq);
333 return compl;
334 }
335 return NULL;
336}
337
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000338void be_async_mcc_enable(struct be_adapter *adapter)
339{
340 spin_lock_bh(&adapter->mcc_cq_lock);
341
342 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
343 adapter->mcc_obj.rearm_cq = true;
344
345 spin_unlock_bh(&adapter->mcc_cq_lock);
346}
347
348void be_async_mcc_disable(struct be_adapter *adapter)
349{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000350 spin_lock_bh(&adapter->mcc_cq_lock);
351
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000352 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000353 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
354
355 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000356}
357
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000358int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000359{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000360 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000361 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000362 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000363
Amerigo Wang072a9c42012-08-24 21:41:11 +0000364 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000365 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000366 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
367 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000368 if (is_link_state_evt(compl->flags))
369 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000370 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700371 else if (is_grp5_evt(compl->flags))
372 be_async_grp5_evt_process(adapter,
373 compl->flags, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000374 else if (is_dbg_evt(compl->flags))
375 be_async_dbg_evt_process(adapter,
376 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700377 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000378 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000379 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000380 }
381 be_mcc_compl_use(compl);
382 num++;
383 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700384
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000385 if (num)
386 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
387
Amerigo Wang072a9c42012-08-24 21:41:11 +0000388 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000389 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000390}
391
Sathya Perla6ac7b682009-06-18 00:05:54 +0000392/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700393static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000394{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700395#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000396 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800397 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700398
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800399 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000400 if (be_error(adapter))
401 return -EIO;
402
Amerigo Wang072a9c42012-08-24 21:41:11 +0000403 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000404 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000405 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800406
407 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000408 break;
409 udelay(100);
410 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700411 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000412 dev_err(&adapter->pdev->dev, "FW not responding\n");
413 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000414 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700415 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800416 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000417}
418
419/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700420static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000421{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000422 int status;
423 struct be_mcc_wrb *wrb;
424 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
425 u16 index = mcc_obj->q.head;
426 struct be_cmd_resp_hdr *resp;
427
428 index_dec(&index, mcc_obj->q.len);
429 wrb = queue_index_node(&mcc_obj->q, index);
430
431 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
432
Sathya Perla8788fdc2009-07-27 22:52:03 +0000433 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000434
435 status = be_mcc_wait_compl(adapter);
436 if (status == -EIO)
437 goto out;
438
439 status = resp->status;
440out:
441 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000442}
443
Sathya Perla5f0b8492009-07-27 22:52:56 +0000444static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700445{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000446 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700447 u32 ready;
448
449 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000450 if (be_error(adapter))
451 return -EIO;
452
Sathya Perlacf588472010-02-14 21:22:01 +0000453 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000454 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000455 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000456
457 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700458 if (ready)
459 break;
460
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000461 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000462 dev_err(&adapter->pdev->dev, "FW not responding\n");
463 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000464 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700465 return -1;
466 }
467
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000468 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000469 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700470 } while (true);
471
472 return 0;
473}
474
475/*
476 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000477 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700478 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700479static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700480{
481 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700482 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000483 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
484 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700485 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000486 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700487
Sathya Perlacf588472010-02-14 21:22:01 +0000488 /* wait for ready to be set */
489 status = be_mbox_db_ready_wait(adapter, db);
490 if (status != 0)
491 return status;
492
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700493 val |= MPU_MAILBOX_DB_HI_MASK;
494 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
495 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
496 iowrite32(val, db);
497
498 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000499 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700500 if (status != 0)
501 return status;
502
503 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700504 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
505 val |= (u32)(mbox_mem->dma >> 4) << 2;
506 iowrite32(val, db);
507
Sathya Perla5f0b8492009-07-27 22:52:56 +0000508 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700509 if (status != 0)
510 return status;
511
Sathya Perla5fb379e2009-06-18 00:02:59 +0000512 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000513 if (be_mcc_compl_is_new(compl)) {
514 status = be_mcc_compl_process(adapter, &mbox->compl);
515 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000516 if (status)
517 return status;
518 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000519 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700520 return -1;
521 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000522 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700523}
524
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000525static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700526{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000527 u32 sem;
528
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000529 if (BEx_chip(adapter))
530 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700531 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000532 pci_read_config_dword(adapter->pdev,
533 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
534
535 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700536}
537
Gavin Shan87f20c22013-10-29 17:30:57 +0800538static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000539{
540#define SLIPORT_READY_TIMEOUT 30
541 u32 sliport_status;
542 int status = 0, i;
543
544 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
545 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
546 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
547 break;
548
549 msleep(1000);
550 }
551
552 if (i == SLIPORT_READY_TIMEOUT)
553 status = -1;
554
555 return status;
556}
557
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000558static bool lancer_provisioning_error(struct be_adapter *adapter)
559{
560 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
561 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
562 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
563 sliport_err1 = ioread32(adapter->db +
564 SLIPORT_ERROR1_OFFSET);
565 sliport_err2 = ioread32(adapter->db +
566 SLIPORT_ERROR2_OFFSET);
567
568 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
569 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
570 return true;
571 }
572 return false;
573}
574
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000575int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
576{
577 int status;
578 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000579 bool resource_error;
580
581 resource_error = lancer_provisioning_error(adapter);
582 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000583 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000584
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000585 status = lancer_wait_ready(adapter);
586 if (!status) {
587 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
588 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
589 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
590 if (err && reset_needed) {
591 iowrite32(SLI_PORT_CONTROL_IP_MASK,
592 adapter->db + SLIPORT_CONTROL_OFFSET);
593
594 /* check adapter has corrected the error */
595 status = lancer_wait_ready(adapter);
596 sliport_status = ioread32(adapter->db +
597 SLIPORT_STATUS_OFFSET);
598 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
599 SLIPORT_STATUS_RN_MASK);
600 if (status || sliport_status)
601 status = -1;
602 } else if (err || reset_needed) {
603 status = -1;
604 }
605 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000606 /* Stop error recovery if error is not recoverable.
607 * No resource error is temporary errors and will go away
608 * when PF provisions resources.
609 */
610 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000611 if (resource_error)
612 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000613
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000614 return status;
615}
616
617int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700618{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000619 u16 stage;
620 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000621 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700622
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000623 if (lancer_chip(adapter)) {
624 status = lancer_wait_ready(adapter);
625 return status;
626 }
627
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000628 do {
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000629 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000630 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000631 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000632
633 dev_info(dev, "Waiting for POST, %ds elapsed\n",
634 timeout);
635 if (msleep_interruptible(2000)) {
636 dev_err(dev, "Waiting for POST aborted\n");
637 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000638 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000639 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000640 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700641
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000642 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000643 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700644}
645
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700646
647static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
648{
649 return &wrb->payload.sgl[0];
650}
651
Sathya Perlabea50982013-08-27 16:57:33 +0530652static inline void fill_wrb_tags(struct be_mcc_wrb *wrb,
653 unsigned long addr)
654{
655 wrb->tag0 = addr & 0xFFFFFFFF;
656 wrb->tag1 = upper_32_bits(addr);
657}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700658
659/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000660/* mem will be NULL for embedded commands */
661static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
662 u8 subsystem, u8 opcode, int cmd_len,
663 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700664{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000665 struct be_sge *sge;
666
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700667 req_hdr->opcode = opcode;
668 req_hdr->subsystem = subsystem;
669 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000670 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530671 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000672 wrb->payload_length = cmd_len;
673 if (mem) {
674 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
675 MCC_WRB_SGE_CNT_SHIFT;
676 sge = nonembedded_sgl(wrb);
677 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
678 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
679 sge->len = cpu_to_le32(mem->size);
680 } else
681 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
682 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700683}
684
685static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
686 struct be_dma_mem *mem)
687{
688 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
689 u64 dma = (u64)mem->dma;
690
691 for (i = 0; i < buf_pages; i++) {
692 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
693 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
694 dma += PAGE_SIZE_4K;
695 }
696}
697
Sathya Perlab31c50a2009-09-17 10:30:13 -0700698static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700699{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700700 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
701 struct be_mcc_wrb *wrb
702 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
703 memset(wrb, 0, sizeof(*wrb));
704 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700705}
706
Sathya Perlab31c50a2009-09-17 10:30:13 -0700707static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000708{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700709 struct be_queue_info *mccq = &adapter->mcc_obj.q;
710 struct be_mcc_wrb *wrb;
711
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000712 if (!mccq->created)
713 return NULL;
714
Vasundhara Volam4d277122013-04-21 23:28:15 +0000715 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000716 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000717
Sathya Perlab31c50a2009-09-17 10:30:13 -0700718 wrb = queue_head_node(mccq);
719 queue_head_inc(mccq);
720 atomic_inc(&mccq->used);
721 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000722 return wrb;
723}
724
Sathya Perlabea50982013-08-27 16:57:33 +0530725static bool use_mcc(struct be_adapter *adapter)
726{
727 return adapter->mcc_obj.q.created;
728}
729
730/* Must be used only in process context */
731static int be_cmd_lock(struct be_adapter *adapter)
732{
733 if (use_mcc(adapter)) {
734 spin_lock_bh(&adapter->mcc_lock);
735 return 0;
736 } else {
737 return mutex_lock_interruptible(&adapter->mbox_lock);
738 }
739}
740
741/* Must be used only in process context */
742static void be_cmd_unlock(struct be_adapter *adapter)
743{
744 if (use_mcc(adapter))
745 spin_unlock_bh(&adapter->mcc_lock);
746 else
747 return mutex_unlock(&adapter->mbox_lock);
748}
749
750static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
751 struct be_mcc_wrb *wrb)
752{
753 struct be_mcc_wrb *dest_wrb;
754
755 if (use_mcc(adapter)) {
756 dest_wrb = wrb_from_mccq(adapter);
757 if (!dest_wrb)
758 return NULL;
759 } else {
760 dest_wrb = wrb_from_mbox(adapter);
761 }
762
763 memcpy(dest_wrb, wrb, sizeof(*wrb));
764 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
765 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
766
767 return dest_wrb;
768}
769
770/* Must be used only in process context */
771static int be_cmd_notify_wait(struct be_adapter *adapter,
772 struct be_mcc_wrb *wrb)
773{
774 struct be_mcc_wrb *dest_wrb;
775 int status;
776
777 status = be_cmd_lock(adapter);
778 if (status)
779 return status;
780
781 dest_wrb = be_cmd_copy(adapter, wrb);
782 if (!dest_wrb)
783 return -EBUSY;
784
785 if (use_mcc(adapter))
786 status = be_mcc_notify_wait(adapter);
787 else
788 status = be_mbox_notify_wait(adapter);
789
790 if (!status)
791 memcpy(wrb, dest_wrb, sizeof(*wrb));
792
793 be_cmd_unlock(adapter);
794 return status;
795}
796
Sathya Perla2243e2e2009-11-22 22:02:03 +0000797/* Tell fw we're about to start firing cmds by writing a
798 * special pattern across the wrb hdr; uses mbox
799 */
800int be_cmd_fw_init(struct be_adapter *adapter)
801{
802 u8 *wrb;
803 int status;
804
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000805 if (lancer_chip(adapter))
806 return 0;
807
Ivan Vecera29849612010-12-14 05:43:19 +0000808 if (mutex_lock_interruptible(&adapter->mbox_lock))
809 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000810
811 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000812 *wrb++ = 0xFF;
813 *wrb++ = 0x12;
814 *wrb++ = 0x34;
815 *wrb++ = 0xFF;
816 *wrb++ = 0xFF;
817 *wrb++ = 0x56;
818 *wrb++ = 0x78;
819 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000820
821 status = be_mbox_notify_wait(adapter);
822
Ivan Vecera29849612010-12-14 05:43:19 +0000823 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000824 return status;
825}
826
827/* Tell fw we're done with firing cmds by writing a
828 * special pattern across the wrb hdr; uses mbox
829 */
830int be_cmd_fw_clean(struct be_adapter *adapter)
831{
832 u8 *wrb;
833 int status;
834
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000835 if (lancer_chip(adapter))
836 return 0;
837
Ivan Vecera29849612010-12-14 05:43:19 +0000838 if (mutex_lock_interruptible(&adapter->mbox_lock))
839 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000840
841 wrb = (u8 *)wrb_from_mbox(adapter);
842 *wrb++ = 0xFF;
843 *wrb++ = 0xAA;
844 *wrb++ = 0xBB;
845 *wrb++ = 0xFF;
846 *wrb++ = 0xFF;
847 *wrb++ = 0xCC;
848 *wrb++ = 0xDD;
849 *wrb = 0xFF;
850
851 status = be_mbox_notify_wait(adapter);
852
Ivan Vecera29849612010-12-14 05:43:19 +0000853 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000854 return status;
855}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000856
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530857int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700858{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700859 struct be_mcc_wrb *wrb;
860 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530861 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
862 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700863
Ivan Vecera29849612010-12-14 05:43:19 +0000864 if (mutex_lock_interruptible(&adapter->mbox_lock))
865 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700866
867 wrb = wrb_from_mbox(adapter);
868 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700869
Somnath Kotur106df1e2011-10-27 07:12:13 +0000870 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
871 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700872
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530873 /* Support for EQ_CREATEv2 available only SH-R onwards */
874 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
875 ver = 2;
876
877 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700878 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
879
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700880 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
881 /* 4byte eqe*/
882 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
883 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530884 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700885 be_dws_cpu_to_le(req->context, sizeof(req->context));
886
887 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
888
Sathya Perlab31c50a2009-09-17 10:30:13 -0700889 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700890 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700891 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530892 eqo->q.id = le16_to_cpu(resp->eq_id);
893 eqo->msix_idx =
894 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
895 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700896 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700897
Ivan Vecera29849612010-12-14 05:43:19 +0000898 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700899 return status;
900}
901
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000902/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000903int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000904 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700905{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700906 struct be_mcc_wrb *wrb;
907 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700908 int status;
909
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000910 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700911
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000912 wrb = wrb_from_mccq(adapter);
913 if (!wrb) {
914 status = -EBUSY;
915 goto err;
916 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700917 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700918
Somnath Kotur106df1e2011-10-27 07:12:13 +0000919 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
920 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000921 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700922 if (permanent) {
923 req->permanent = 1;
924 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700925 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000926 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700927 req->permanent = 0;
928 }
929
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000930 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700931 if (!status) {
932 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700933 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700934 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700935
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000936err:
937 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700938 return status;
939}
940
Sathya Perlab31c50a2009-09-17 10:30:13 -0700941/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000942int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000943 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700944{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700945 struct be_mcc_wrb *wrb;
946 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700947 int status;
948
Sathya Perlab31c50a2009-09-17 10:30:13 -0700949 spin_lock_bh(&adapter->mcc_lock);
950
951 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000952 if (!wrb) {
953 status = -EBUSY;
954 goto err;
955 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700956 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700957
Somnath Kotur106df1e2011-10-27 07:12:13 +0000958 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
959 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700960
Ajit Khapardef8617e02011-02-11 13:36:37 +0000961 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700962 req->if_id = cpu_to_le32(if_id);
963 memcpy(req->mac_address, mac_addr, ETH_ALEN);
964
Sathya Perlab31c50a2009-09-17 10:30:13 -0700965 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700966 if (!status) {
967 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
968 *pmac_id = le32_to_cpu(resp->pmac_id);
969 }
970
Sathya Perla713d03942009-11-22 22:02:45 +0000971err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700972 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000973
974 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
975 status = -EPERM;
976
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700977 return status;
978}
979
Sathya Perlab31c50a2009-09-17 10:30:13 -0700980/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000981int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700982{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700983 struct be_mcc_wrb *wrb;
984 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700985 int status;
986
Sathya Perla30128032011-11-10 19:17:57 +0000987 if (pmac_id == -1)
988 return 0;
989
Sathya Perlab31c50a2009-09-17 10:30:13 -0700990 spin_lock_bh(&adapter->mcc_lock);
991
992 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000993 if (!wrb) {
994 status = -EBUSY;
995 goto err;
996 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700997 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700998
Somnath Kotur106df1e2011-10-27 07:12:13 +0000999 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1000 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001001
Ajit Khapardef8617e02011-02-11 13:36:37 +00001002 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001003 req->if_id = cpu_to_le32(if_id);
1004 req->pmac_id = cpu_to_le32(pmac_id);
1005
Sathya Perlab31c50a2009-09-17 10:30:13 -07001006 status = be_mcc_notify_wait(adapter);
1007
Sathya Perla713d03942009-11-22 22:02:45 +00001008err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001009 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001010 return status;
1011}
1012
Sathya Perlab31c50a2009-09-17 10:30:13 -07001013/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001014int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
1015 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001016{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001017 struct be_mcc_wrb *wrb;
1018 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001019 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001020 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001021 int status;
1022
Ivan Vecera29849612010-12-14 05:43:19 +00001023 if (mutex_lock_interruptible(&adapter->mbox_lock))
1024 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001025
1026 wrb = wrb_from_mbox(adapter);
1027 req = embedded_payload(wrb);
1028 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001029
Somnath Kotur106df1e2011-10-27 07:12:13 +00001030 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1031 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001032
1033 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001034
1035 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001036 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
1037 coalesce_wm);
1038 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
1039 ctxt, no_delay);
1040 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
1041 __ilog2_u32(cq->len/256));
1042 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001043 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1044 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001045 } else {
1046 req->hdr.version = 2;
1047 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001048
1049 /* coalesce-wm field in this cmd is not relevant to Lancer.
1050 * Lancer uses COMMON_MODIFY_CQ to set this field
1051 */
1052 if (!lancer_chip(adapter))
1053 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1054 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001055 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
1056 no_delay);
1057 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
1058 __ilog2_u32(cq->len/256));
1059 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
1060 AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
1061 ctxt, 1);
1062 AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
1063 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001064 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001065
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001066 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1067
1068 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1069
Sathya Perlab31c50a2009-09-17 10:30:13 -07001070 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001071 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001072 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001073 cq->id = le16_to_cpu(resp->cq_id);
1074 cq->created = true;
1075 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001076
Ivan Vecera29849612010-12-14 05:43:19 +00001077 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001078
1079 return status;
1080}
1081
1082static u32 be_encoded_q_len(int q_len)
1083{
1084 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
1085 if (len_encoded == 16)
1086 len_encoded = 0;
1087 return len_encoded;
1088}
1089
Jingoo Han4188e7d2013-08-05 18:02:02 +09001090static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
1091 struct be_queue_info *mccq,
1092 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001093{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001094 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001095 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001096 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001097 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001098 int status;
1099
Ivan Vecera29849612010-12-14 05:43:19 +00001100 if (mutex_lock_interruptible(&adapter->mbox_lock))
1101 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001102
1103 wrb = wrb_from_mbox(adapter);
1104 req = embedded_payload(wrb);
1105 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001106
Somnath Kotur106df1e2011-10-27 07:12:13 +00001107 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1108 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001109
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001110 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301111 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001112 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1113 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1114 be_encoded_q_len(mccq->len));
1115 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301116 } else {
1117 req->hdr.version = 1;
1118 req->cq_id = cpu_to_le16(cq->id);
1119
1120 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1121 be_encoded_q_len(mccq->len));
1122 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1123 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1124 ctxt, cq->id);
1125 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1126 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001127 }
1128
Somnath Koturcc4ce022010-10-21 07:11:14 -07001129 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001130 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Ajit Khapardebc0c3402013-04-24 11:52:50 +00001131 req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001132 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1133
1134 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1135
Sathya Perlab31c50a2009-09-17 10:30:13 -07001136 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001137 if (!status) {
1138 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1139 mccq->id = le16_to_cpu(resp->id);
1140 mccq->created = true;
1141 }
Ivan Vecera29849612010-12-14 05:43:19 +00001142 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001143
1144 return status;
1145}
1146
Jingoo Han4188e7d2013-08-05 18:02:02 +09001147static int be_cmd_mccq_org_create(struct be_adapter *adapter,
1148 struct be_queue_info *mccq,
1149 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001150{
1151 struct be_mcc_wrb *wrb;
1152 struct be_cmd_req_mcc_create *req;
1153 struct be_dma_mem *q_mem = &mccq->dma_mem;
1154 void *ctxt;
1155 int status;
1156
1157 if (mutex_lock_interruptible(&adapter->mbox_lock))
1158 return -1;
1159
1160 wrb = wrb_from_mbox(adapter);
1161 req = embedded_payload(wrb);
1162 ctxt = &req->context;
1163
Somnath Kotur106df1e2011-10-27 07:12:13 +00001164 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1165 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001166
1167 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1168
1169 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1170 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1171 be_encoded_q_len(mccq->len));
1172 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1173
1174 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1175
1176 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1177
1178 status = be_mbox_notify_wait(adapter);
1179 if (!status) {
1180 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1181 mccq->id = le16_to_cpu(resp->id);
1182 mccq->created = true;
1183 }
1184
1185 mutex_unlock(&adapter->mbox_lock);
1186 return status;
1187}
1188
1189int be_cmd_mccq_create(struct be_adapter *adapter,
1190 struct be_queue_info *mccq,
1191 struct be_queue_info *cq)
1192{
1193 int status;
1194
1195 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301196 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001197 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1198 "or newer to avoid conflicting priorities between NIC "
1199 "and FCoE traffic");
1200 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1201 }
1202 return status;
1203}
1204
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001205int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001206{
Sathya Perla77071332013-08-27 16:57:34 +05301207 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001208 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001209 struct be_queue_info *txq = &txo->q;
1210 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001211 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001212 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001213
Sathya Perla77071332013-08-27 16:57:34 +05301214 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001215 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perla77071332013-08-27 16:57:34 +05301216 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001217
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001218 if (lancer_chip(adapter)) {
1219 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001220 } else if (BEx_chip(adapter)) {
1221 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1222 req->hdr.version = 2;
1223 } else { /* For SH */
1224 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001225 }
1226
Vasundhara Volam81b02652013-10-01 15:59:57 +05301227 if (req->hdr.version > 0)
1228 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001229 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1230 req->ulp_num = BE_ULP1_NUM;
1231 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001232 req->cq_id = cpu_to_le16(cq->id);
1233 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001234 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001235 ver = req->hdr.version;
1236
Sathya Perla77071332013-08-27 16:57:34 +05301237 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001238 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301239 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001240 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001241 if (ver == 2)
1242 txo->db_offset = le32_to_cpu(resp->db_offset);
1243 else
1244 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001245 txq->created = true;
1246 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001247
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001248 return status;
1249}
1250
Sathya Perla482c9e72011-06-29 23:33:17 +00001251/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001252int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001253 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001254 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001255{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001256 struct be_mcc_wrb *wrb;
1257 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001258 struct be_dma_mem *q_mem = &rxq->dma_mem;
1259 int status;
1260
Sathya Perla482c9e72011-06-29 23:33:17 +00001261 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001262
Sathya Perla482c9e72011-06-29 23:33:17 +00001263 wrb = wrb_from_mccq(adapter);
1264 if (!wrb) {
1265 status = -EBUSY;
1266 goto err;
1267 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001268 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001269
Somnath Kotur106df1e2011-10-27 07:12:13 +00001270 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1271 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001272
1273 req->cq_id = cpu_to_le16(cq_id);
1274 req->frag_size = fls(frag_size) - 1;
1275 req->num_pages = 2;
1276 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1277 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001278 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001279 req->rss_queue = cpu_to_le32(rss);
1280
Sathya Perla482c9e72011-06-29 23:33:17 +00001281 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001282 if (!status) {
1283 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1284 rxq->id = le16_to_cpu(resp->id);
1285 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001286 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001287 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001288
Sathya Perla482c9e72011-06-29 23:33:17 +00001289err:
1290 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001291 return status;
1292}
1293
Sathya Perlab31c50a2009-09-17 10:30:13 -07001294/* Generic destroyer function for all types of queues
1295 * Uses Mbox
1296 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001297int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001298 int queue_type)
1299{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001300 struct be_mcc_wrb *wrb;
1301 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001302 u8 subsys = 0, opcode = 0;
1303 int status;
1304
Ivan Vecera29849612010-12-14 05:43:19 +00001305 if (mutex_lock_interruptible(&adapter->mbox_lock))
1306 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001307
Sathya Perlab31c50a2009-09-17 10:30:13 -07001308 wrb = wrb_from_mbox(adapter);
1309 req = embedded_payload(wrb);
1310
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001311 switch (queue_type) {
1312 case QTYPE_EQ:
1313 subsys = CMD_SUBSYSTEM_COMMON;
1314 opcode = OPCODE_COMMON_EQ_DESTROY;
1315 break;
1316 case QTYPE_CQ:
1317 subsys = CMD_SUBSYSTEM_COMMON;
1318 opcode = OPCODE_COMMON_CQ_DESTROY;
1319 break;
1320 case QTYPE_TXQ:
1321 subsys = CMD_SUBSYSTEM_ETH;
1322 opcode = OPCODE_ETH_TX_DESTROY;
1323 break;
1324 case QTYPE_RXQ:
1325 subsys = CMD_SUBSYSTEM_ETH;
1326 opcode = OPCODE_ETH_RX_DESTROY;
1327 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001328 case QTYPE_MCCQ:
1329 subsys = CMD_SUBSYSTEM_COMMON;
1330 opcode = OPCODE_COMMON_MCC_DESTROY;
1331 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001332 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001333 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001334 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001335
Somnath Kotur106df1e2011-10-27 07:12:13 +00001336 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1337 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001338 req->id = cpu_to_le16(q->id);
1339
Sathya Perlab31c50a2009-09-17 10:30:13 -07001340 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001341 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001342
Ivan Vecera29849612010-12-14 05:43:19 +00001343 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001344 return status;
1345}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001346
Sathya Perla482c9e72011-06-29 23:33:17 +00001347/* Uses MCC */
1348int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1349{
1350 struct be_mcc_wrb *wrb;
1351 struct be_cmd_req_q_destroy *req;
1352 int status;
1353
1354 spin_lock_bh(&adapter->mcc_lock);
1355
1356 wrb = wrb_from_mccq(adapter);
1357 if (!wrb) {
1358 status = -EBUSY;
1359 goto err;
1360 }
1361 req = embedded_payload(wrb);
1362
Somnath Kotur106df1e2011-10-27 07:12:13 +00001363 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1364 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001365 req->id = cpu_to_le16(q->id);
1366
1367 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001368 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001369
1370err:
1371 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001372 return status;
1373}
1374
Sathya Perlab31c50a2009-09-17 10:30:13 -07001375/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301376 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001377 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001378int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001379 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001380{
Sathya Perlabea50982013-08-27 16:57:33 +05301381 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001382 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001383 int status;
1384
Sathya Perlabea50982013-08-27 16:57:33 +05301385 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001386 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabea50982013-08-27 16:57:33 +05301387 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001388 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001389 req->capability_flags = cpu_to_le32(cap_flags);
1390 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001391 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001392
Sathya Perlabea50982013-08-27 16:57:33 +05301393 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001394 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301395 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001396 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301397
1398 /* Hack to retrieve VF's pmac-id on BE3 */
1399 if (BE3_chip(adapter) && !be_physfn(adapter))
1400 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001401 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001402 return status;
1403}
1404
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001405/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001406int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001407{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001408 struct be_mcc_wrb *wrb;
1409 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001410 int status;
1411
Sathya Perla30128032011-11-10 19:17:57 +00001412 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001413 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001414
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001415 spin_lock_bh(&adapter->mcc_lock);
1416
1417 wrb = wrb_from_mccq(adapter);
1418 if (!wrb) {
1419 status = -EBUSY;
1420 goto err;
1421 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001422 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001423
Somnath Kotur106df1e2011-10-27 07:12:13 +00001424 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1425 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001426 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001427 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001428
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001429 status = be_mcc_notify_wait(adapter);
1430err:
1431 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001432 return status;
1433}
1434
1435/* Get stats is a non embedded command: the request is not embedded inside
1436 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001437 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001438 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001439int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001440{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001441 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001442 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001443 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001444
Sathya Perlab31c50a2009-09-17 10:30:13 -07001445 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001446
Sathya Perlab31c50a2009-09-17 10:30:13 -07001447 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001448 if (!wrb) {
1449 status = -EBUSY;
1450 goto err;
1451 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001452 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001453
Somnath Kotur106df1e2011-10-27 07:12:13 +00001454 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1455 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001456
Sathya Perlaca34fe32012-11-06 17:48:56 +00001457 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001458 if (BE2_chip(adapter))
1459 hdr->version = 0;
1460 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001461 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001462 else
1463 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001464
Sathya Perlab31c50a2009-09-17 10:30:13 -07001465 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001466 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001467
Sathya Perla713d03942009-11-22 22:02:45 +00001468err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001469 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001470 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001471}
1472
Selvin Xavier005d5692011-05-16 07:36:35 +00001473/* Lancer Stats */
1474int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1475 struct be_dma_mem *nonemb_cmd)
1476{
1477
1478 struct be_mcc_wrb *wrb;
1479 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001480 int status = 0;
1481
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001482 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1483 CMD_SUBSYSTEM_ETH))
1484 return -EPERM;
1485
Selvin Xavier005d5692011-05-16 07:36:35 +00001486 spin_lock_bh(&adapter->mcc_lock);
1487
1488 wrb = wrb_from_mccq(adapter);
1489 if (!wrb) {
1490 status = -EBUSY;
1491 goto err;
1492 }
1493 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001494
Somnath Kotur106df1e2011-10-27 07:12:13 +00001495 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1496 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1497 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001498
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001499 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001500 req->cmd_params.params.reset_stats = 0;
1501
Selvin Xavier005d5692011-05-16 07:36:35 +00001502 be_mcc_notify(adapter);
1503 adapter->stats_cmd_sent = true;
1504
1505err:
1506 spin_unlock_bh(&adapter->mcc_lock);
1507 return status;
1508}
1509
Sathya Perla323ff712012-09-28 04:39:43 +00001510static int be_mac_to_link_speed(int mac_speed)
1511{
1512 switch (mac_speed) {
1513 case PHY_LINK_SPEED_ZERO:
1514 return 0;
1515 case PHY_LINK_SPEED_10MBPS:
1516 return 10;
1517 case PHY_LINK_SPEED_100MBPS:
1518 return 100;
1519 case PHY_LINK_SPEED_1GBPS:
1520 return 1000;
1521 case PHY_LINK_SPEED_10GBPS:
1522 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301523 case PHY_LINK_SPEED_20GBPS:
1524 return 20000;
1525 case PHY_LINK_SPEED_25GBPS:
1526 return 25000;
1527 case PHY_LINK_SPEED_40GBPS:
1528 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001529 }
1530 return 0;
1531}
1532
1533/* Uses synchronous mcc
1534 * Returns link_speed in Mbps
1535 */
1536int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1537 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001538{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001539 struct be_mcc_wrb *wrb;
1540 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001541 int status;
1542
Sathya Perlab31c50a2009-09-17 10:30:13 -07001543 spin_lock_bh(&adapter->mcc_lock);
1544
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001545 if (link_status)
1546 *link_status = LINK_DOWN;
1547
Sathya Perlab31c50a2009-09-17 10:30:13 -07001548 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001549 if (!wrb) {
1550 status = -EBUSY;
1551 goto err;
1552 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001553 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001554
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001555 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1556 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1557
Sathya Perlaca34fe32012-11-06 17:48:56 +00001558 /* version 1 of the cmd is not supported only by BE2 */
1559 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001560 req->hdr.version = 1;
1561
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001562 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001563
Sathya Perlab31c50a2009-09-17 10:30:13 -07001564 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001565 if (!status) {
1566 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001567 if (link_speed) {
1568 *link_speed = resp->link_speed ?
1569 le16_to_cpu(resp->link_speed) * 10 :
1570 be_mac_to_link_speed(resp->mac_speed);
1571
1572 if (!resp->logical_link_status)
1573 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001574 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001575 if (link_status)
1576 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001577 }
1578
Sathya Perla713d03942009-11-22 22:02:45 +00001579err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001580 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001581 return status;
1582}
1583
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001584/* Uses synchronous mcc */
1585int be_cmd_get_die_temperature(struct be_adapter *adapter)
1586{
1587 struct be_mcc_wrb *wrb;
1588 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301589 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001590
1591 spin_lock_bh(&adapter->mcc_lock);
1592
1593 wrb = wrb_from_mccq(adapter);
1594 if (!wrb) {
1595 status = -EBUSY;
1596 goto err;
1597 }
1598 req = embedded_payload(wrb);
1599
Somnath Kotur106df1e2011-10-27 07:12:13 +00001600 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1601 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1602 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001603
Somnath Kotur3de09452011-09-30 07:25:05 +00001604 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001605
1606err:
1607 spin_unlock_bh(&adapter->mcc_lock);
1608 return status;
1609}
1610
Somnath Kotur311fddc2011-03-16 21:22:43 +00001611/* Uses synchronous mcc */
1612int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1613{
1614 struct be_mcc_wrb *wrb;
1615 struct be_cmd_req_get_fat *req;
1616 int status;
1617
1618 spin_lock_bh(&adapter->mcc_lock);
1619
1620 wrb = wrb_from_mccq(adapter);
1621 if (!wrb) {
1622 status = -EBUSY;
1623 goto err;
1624 }
1625 req = embedded_payload(wrb);
1626
Somnath Kotur106df1e2011-10-27 07:12:13 +00001627 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1628 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001629 req->fat_operation = cpu_to_le32(QUERY_FAT);
1630 status = be_mcc_notify_wait(adapter);
1631 if (!status) {
1632 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1633 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001634 *log_size = le32_to_cpu(resp->log_size) -
1635 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001636 }
1637err:
1638 spin_unlock_bh(&adapter->mcc_lock);
1639 return status;
1640}
1641
1642void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1643{
1644 struct be_dma_mem get_fat_cmd;
1645 struct be_mcc_wrb *wrb;
1646 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001647 u32 offset = 0, total_size, buf_size,
1648 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001649 int status;
1650
1651 if (buf_len == 0)
1652 return;
1653
1654 total_size = buf_len;
1655
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001656 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1657 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1658 get_fat_cmd.size,
1659 &get_fat_cmd.dma);
1660 if (!get_fat_cmd.va) {
1661 status = -ENOMEM;
1662 dev_err(&adapter->pdev->dev,
1663 "Memory allocation failure while retrieving FAT data\n");
1664 return;
1665 }
1666
Somnath Kotur311fddc2011-03-16 21:22:43 +00001667 spin_lock_bh(&adapter->mcc_lock);
1668
Somnath Kotur311fddc2011-03-16 21:22:43 +00001669 while (total_size) {
1670 buf_size = min(total_size, (u32)60*1024);
1671 total_size -= buf_size;
1672
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001673 wrb = wrb_from_mccq(adapter);
1674 if (!wrb) {
1675 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001676 goto err;
1677 }
1678 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001679
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001680 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001681 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1682 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1683 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001684
1685 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1686 req->read_log_offset = cpu_to_le32(log_offset);
1687 req->read_log_length = cpu_to_le32(buf_size);
1688 req->data_buffer_size = cpu_to_le32(buf_size);
1689
1690 status = be_mcc_notify_wait(adapter);
1691 if (!status) {
1692 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1693 memcpy(buf + offset,
1694 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001695 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001696 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001697 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001698 goto err;
1699 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001700 offset += buf_size;
1701 log_offset += buf_size;
1702 }
1703err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001704 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1705 get_fat_cmd.va,
1706 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001707 spin_unlock_bh(&adapter->mcc_lock);
1708}
1709
Sathya Perla04b71172011-09-27 13:30:27 -04001710/* Uses synchronous mcc */
1711int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1712 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001713{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001714 struct be_mcc_wrb *wrb;
1715 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001716 int status;
1717
Sathya Perla04b71172011-09-27 13:30:27 -04001718 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001719
Sathya Perla04b71172011-09-27 13:30:27 -04001720 wrb = wrb_from_mccq(adapter);
1721 if (!wrb) {
1722 status = -EBUSY;
1723 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001724 }
1725
Sathya Perla04b71172011-09-27 13:30:27 -04001726 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001727
Somnath Kotur106df1e2011-10-27 07:12:13 +00001728 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1729 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001730 status = be_mcc_notify_wait(adapter);
1731 if (!status) {
1732 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1733 strcpy(fw_ver, resp->firmware_version_string);
1734 if (fw_on_flash)
1735 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1736 }
1737err:
1738 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001739 return status;
1740}
1741
Sathya Perlab31c50a2009-09-17 10:30:13 -07001742/* set the EQ delay interval of an EQ to specified value
1743 * Uses async mcc
1744 */
Sathya Perla2632baf2013-10-01 16:00:00 +05301745int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1746 int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001747{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001748 struct be_mcc_wrb *wrb;
1749 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301750 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001751
Sathya Perlab31c50a2009-09-17 10:30:13 -07001752 spin_lock_bh(&adapter->mcc_lock);
1753
1754 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001755 if (!wrb) {
1756 status = -EBUSY;
1757 goto err;
1758 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001759 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001760
Somnath Kotur106df1e2011-10-27 07:12:13 +00001761 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1762 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001763
Sathya Perla2632baf2013-10-01 16:00:00 +05301764 req->num_eq = cpu_to_le32(num);
1765 for (i = 0; i < num; i++) {
1766 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1767 req->set_eqd[i].phase = 0;
1768 req->set_eqd[i].delay_multiplier =
1769 cpu_to_le32(set_eqd[i].delay_multiplier);
1770 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001771
Sathya Perlab31c50a2009-09-17 10:30:13 -07001772 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001773err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001774 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001775 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001776}
1777
Sathya Perlab31c50a2009-09-17 10:30:13 -07001778/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001779int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Ajit Khaparde012bd382013-11-18 10:44:24 -06001780 u32 num, bool promiscuous)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001781{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001782 struct be_mcc_wrb *wrb;
1783 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001784 int status;
1785
Sathya Perlab31c50a2009-09-17 10:30:13 -07001786 spin_lock_bh(&adapter->mcc_lock);
1787
1788 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001789 if (!wrb) {
1790 status = -EBUSY;
1791 goto err;
1792 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001793 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001794
Somnath Kotur106df1e2011-10-27 07:12:13 +00001795 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1796 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001797
1798 req->interface_id = if_id;
1799 req->promiscuous = promiscuous;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001800 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001801 req->num_vlan = num;
1802 if (!promiscuous) {
1803 memcpy(req->normal_vlan, vtag_array,
1804 req->num_vlan * sizeof(vtag_array[0]));
1805 }
1806
Sathya Perlab31c50a2009-09-17 10:30:13 -07001807 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001808
Sathya Perla713d03942009-11-22 22:02:45 +00001809err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001810 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001811 return status;
1812}
1813
Sathya Perla5b8821b2011-08-02 19:57:44 +00001814int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001815{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001816 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001817 struct be_dma_mem *mem = &adapter->rx_filter;
1818 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001819 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001820
Sathya Perla8788fdc2009-07-27 22:52:03 +00001821 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001822
Sathya Perlab31c50a2009-09-17 10:30:13 -07001823 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001824 if (!wrb) {
1825 status = -EBUSY;
1826 goto err;
1827 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001828 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001829 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1830 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1831 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001832
Sathya Perla5b8821b2011-08-02 19:57:44 +00001833 req->if_id = cpu_to_le32(adapter->if_handle);
1834 if (flags & IFF_PROMISC) {
1835 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001836 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1837 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001838 if (value == ON)
1839 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001840 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1841 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001842 } else if (flags & IFF_ALLMULTI) {
1843 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001844 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001845 } else if (flags & BE_FLAGS_VLAN_PROMISC) {
1846 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
1847
1848 if (value == ON)
1849 req->if_flags =
1850 cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001851 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001852 struct netdev_hw_addr *ha;
1853 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001854
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001855 req->if_flags_mask = req->if_flags =
1856 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001857
1858 /* Reset mcast promisc mode if already set by setting mask
1859 * and not setting flags field
1860 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001861 req->if_flags_mask |=
1862 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301863 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001864 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001865 netdev_for_each_mc_addr(ha, adapter->netdev)
1866 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1867 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001868
Ajit Khaparde012bd382013-11-18 10:44:24 -06001869 if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
1870 req->if_flags_mask) {
1871 dev_warn(&adapter->pdev->dev,
1872 "Cannot set rx filter flags 0x%x\n",
1873 req->if_flags_mask);
1874 dev_warn(&adapter->pdev->dev,
1875 "Interface is capable of 0x%x flags only\n",
1876 be_if_cap_flags(adapter));
1877 }
1878 req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));
1879
Sathya Perla0d1d5872011-08-03 05:19:27 -07001880 status = be_mcc_notify_wait(adapter);
Ajit Khaparde012bd382013-11-18 10:44:24 -06001881
Sathya Perla713d03942009-11-22 22:02:45 +00001882err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001883 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001884 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001885}
1886
Sathya Perlab31c50a2009-09-17 10:30:13 -07001887/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001888int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001889{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001890 struct be_mcc_wrb *wrb;
1891 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001892 int status;
1893
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001894 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1895 CMD_SUBSYSTEM_COMMON))
1896 return -EPERM;
1897
Sathya Perlab31c50a2009-09-17 10:30:13 -07001898 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001899
Sathya Perlab31c50a2009-09-17 10:30:13 -07001900 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001901 if (!wrb) {
1902 status = -EBUSY;
1903 goto err;
1904 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001905 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001906
Somnath Kotur106df1e2011-10-27 07:12:13 +00001907 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1908 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001909
1910 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1911 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1912
Sathya Perlab31c50a2009-09-17 10:30:13 -07001913 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001914
Sathya Perla713d03942009-11-22 22:02:45 +00001915err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001916 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001917 return status;
1918}
1919
Sathya Perlab31c50a2009-09-17 10:30:13 -07001920/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001921int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001922{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001923 struct be_mcc_wrb *wrb;
1924 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001925 int status;
1926
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001927 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
1928 CMD_SUBSYSTEM_COMMON))
1929 return -EPERM;
1930
Sathya Perlab31c50a2009-09-17 10:30:13 -07001931 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001932
Sathya Perlab31c50a2009-09-17 10:30:13 -07001933 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001934 if (!wrb) {
1935 status = -EBUSY;
1936 goto err;
1937 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001938 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001939
Somnath Kotur106df1e2011-10-27 07:12:13 +00001940 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1941 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001942
Sathya Perlab31c50a2009-09-17 10:30:13 -07001943 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001944 if (!status) {
1945 struct be_cmd_resp_get_flow_control *resp =
1946 embedded_payload(wrb);
1947 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1948 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1949 }
1950
Sathya Perla713d03942009-11-22 22:02:45 +00001951err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001952 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001953 return status;
1954}
1955
Sathya Perlab31c50a2009-09-17 10:30:13 -07001956/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001957int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001958 u32 *mode, u32 *caps, u16 *asic_rev)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001959{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001960 struct be_mcc_wrb *wrb;
1961 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001962 int status;
1963
Ivan Vecera29849612010-12-14 05:43:19 +00001964 if (mutex_lock_interruptible(&adapter->mbox_lock))
1965 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001966
Sathya Perlab31c50a2009-09-17 10:30:13 -07001967 wrb = wrb_from_mbox(adapter);
1968 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001969
Somnath Kotur106df1e2011-10-27 07:12:13 +00001970 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1971 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001972
Sathya Perlab31c50a2009-09-17 10:30:13 -07001973 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001974 if (!status) {
1975 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1976 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001977 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001978 *caps = le32_to_cpu(resp->function_caps);
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001979 *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001980 }
1981
Ivan Vecera29849612010-12-14 05:43:19 +00001982 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001983 return status;
1984}
sarveshwarb14074ea2009-08-05 13:05:24 -07001985
Sathya Perlab31c50a2009-09-17 10:30:13 -07001986/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001987int be_cmd_reset_function(struct be_adapter *adapter)
1988{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001989 struct be_mcc_wrb *wrb;
1990 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001991 int status;
1992
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001993 if (lancer_chip(adapter)) {
1994 status = lancer_wait_ready(adapter);
1995 if (!status) {
1996 iowrite32(SLI_PORT_CONTROL_IP_MASK,
1997 adapter->db + SLIPORT_CONTROL_OFFSET);
1998 status = lancer_test_and_set_rdy_state(adapter);
1999 }
2000 if (status) {
2001 dev_err(&adapter->pdev->dev,
2002 "Adapter in non recoverable error\n");
2003 }
2004 return status;
2005 }
2006
Ivan Vecera29849612010-12-14 05:43:19 +00002007 if (mutex_lock_interruptible(&adapter->mbox_lock))
2008 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002009
Sathya Perlab31c50a2009-09-17 10:30:13 -07002010 wrb = wrb_from_mbox(adapter);
2011 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002012
Somnath Kotur106df1e2011-10-27 07:12:13 +00002013 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
2014 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002015
Sathya Perlab31c50a2009-09-17 10:30:13 -07002016 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002017
Ivan Vecera29849612010-12-14 05:43:19 +00002018 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002019 return status;
2020}
Ajit Khaparde84517482009-09-04 03:12:16 +00002021
Suresh Reddy594ad542013-04-25 23:03:20 +00002022int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Venkata Duvvurue2557872014-04-21 15:38:00 +05302023 u32 rss_hash_opts, u16 table_size, u8 *rss_hkey)
Sathya Perla3abcded2010-10-03 22:12:27 -07002024{
2025 struct be_mcc_wrb *wrb;
2026 struct be_cmd_req_rss_config *req;
Sathya Perla3abcded2010-10-03 22:12:27 -07002027 int status;
2028
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302029 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2030 return 0;
2031
Ivan Vecera29849612010-12-14 05:43:19 +00002032 if (mutex_lock_interruptible(&adapter->mbox_lock))
2033 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07002034
2035 wrb = wrb_from_mbox(adapter);
2036 req = embedded_payload(wrb);
2037
Somnath Kotur106df1e2011-10-27 07:12:13 +00002038 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2039 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002040
2041 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002042 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002043 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002044
2045 if (lancer_chip(adapter) || skyhawk_chip(adapter))
2046 req->hdr.version = 1;
2047
Sathya Perla3abcded2010-10-03 22:12:27 -07002048 memcpy(req->cpu_table, rsstable, table_size);
Venkata Duvvurue2557872014-04-21 15:38:00 +05302049 memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
Sathya Perla3abcded2010-10-03 22:12:27 -07002050 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2051
2052 status = be_mbox_notify_wait(adapter);
2053
Ivan Vecera29849612010-12-14 05:43:19 +00002054 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002055 return status;
2056}
2057
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002058/* Uses sync mcc */
2059int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
2060 u8 bcn, u8 sts, u8 state)
2061{
2062 struct be_mcc_wrb *wrb;
2063 struct be_cmd_req_enable_disable_beacon *req;
2064 int status;
2065
2066 spin_lock_bh(&adapter->mcc_lock);
2067
2068 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002069 if (!wrb) {
2070 status = -EBUSY;
2071 goto err;
2072 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002073 req = embedded_payload(wrb);
2074
Somnath Kotur106df1e2011-10-27 07:12:13 +00002075 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2076 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002077
2078 req->port_num = port_num;
2079 req->beacon_state = state;
2080 req->beacon_duration = bcn;
2081 req->status_duration = sts;
2082
2083 status = be_mcc_notify_wait(adapter);
2084
Sathya Perla713d03942009-11-22 22:02:45 +00002085err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002086 spin_unlock_bh(&adapter->mcc_lock);
2087 return status;
2088}
2089
2090/* Uses sync mcc */
2091int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2092{
2093 struct be_mcc_wrb *wrb;
2094 struct be_cmd_req_get_beacon_state *req;
2095 int status;
2096
2097 spin_lock_bh(&adapter->mcc_lock);
2098
2099 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002100 if (!wrb) {
2101 status = -EBUSY;
2102 goto err;
2103 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002104 req = embedded_payload(wrb);
2105
Somnath Kotur106df1e2011-10-27 07:12:13 +00002106 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2107 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002108
2109 req->port_num = port_num;
2110
2111 status = be_mcc_notify_wait(adapter);
2112 if (!status) {
2113 struct be_cmd_resp_get_beacon_state *resp =
2114 embedded_payload(wrb);
2115 *state = resp->beacon_state;
2116 }
2117
Sathya Perla713d03942009-11-22 22:02:45 +00002118err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002119 spin_unlock_bh(&adapter->mcc_lock);
2120 return status;
2121}
2122
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002123int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002124 u32 data_size, u32 data_offset,
2125 const char *obj_name, u32 *data_written,
2126 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002127{
2128 struct be_mcc_wrb *wrb;
2129 struct lancer_cmd_req_write_object *req;
2130 struct lancer_cmd_resp_write_object *resp;
2131 void *ctxt = NULL;
2132 int status;
2133
2134 spin_lock_bh(&adapter->mcc_lock);
2135 adapter->flash_status = 0;
2136
2137 wrb = wrb_from_mccq(adapter);
2138 if (!wrb) {
2139 status = -EBUSY;
2140 goto err_unlock;
2141 }
2142
2143 req = embedded_payload(wrb);
2144
Somnath Kotur106df1e2011-10-27 07:12:13 +00002145 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002146 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00002147 sizeof(struct lancer_cmd_req_write_object), wrb,
2148 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002149
2150 ctxt = &req->context;
2151 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2152 write_length, ctxt, data_size);
2153
2154 if (data_size == 0)
2155 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2156 eof, ctxt, 1);
2157 else
2158 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2159 eof, ctxt, 0);
2160
2161 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2162 req->write_offset = cpu_to_le32(data_offset);
2163 strcpy(req->object_name, obj_name);
2164 req->descriptor_count = cpu_to_le32(1);
2165 req->buf_len = cpu_to_le32(data_size);
2166 req->addr_low = cpu_to_le32((cmd->dma +
2167 sizeof(struct lancer_cmd_req_write_object))
2168 & 0xFFFFFFFF);
2169 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2170 sizeof(struct lancer_cmd_req_write_object)));
2171
2172 be_mcc_notify(adapter);
2173 spin_unlock_bh(&adapter->mcc_lock);
2174
Suresh Reddy5eeff632014-01-06 13:02:24 +05302175 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002176 msecs_to_jiffies(60000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002177 status = -1;
2178 else
2179 status = adapter->flash_status;
2180
2181 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002182 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002183 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002184 *change_status = resp->change_status;
2185 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002186 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002187 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002188
2189 return status;
2190
2191err_unlock:
2192 spin_unlock_bh(&adapter->mcc_lock);
2193 return status;
2194}
2195
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002196int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2197 u32 data_size, u32 data_offset, const char *obj_name,
2198 u32 *data_read, u32 *eof, u8 *addn_status)
2199{
2200 struct be_mcc_wrb *wrb;
2201 struct lancer_cmd_req_read_object *req;
2202 struct lancer_cmd_resp_read_object *resp;
2203 int status;
2204
2205 spin_lock_bh(&adapter->mcc_lock);
2206
2207 wrb = wrb_from_mccq(adapter);
2208 if (!wrb) {
2209 status = -EBUSY;
2210 goto err_unlock;
2211 }
2212
2213 req = embedded_payload(wrb);
2214
2215 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2216 OPCODE_COMMON_READ_OBJECT,
2217 sizeof(struct lancer_cmd_req_read_object), wrb,
2218 NULL);
2219
2220 req->desired_read_len = cpu_to_le32(data_size);
2221 req->read_offset = cpu_to_le32(data_offset);
2222 strcpy(req->object_name, obj_name);
2223 req->descriptor_count = cpu_to_le32(1);
2224 req->buf_len = cpu_to_le32(data_size);
2225 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2226 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2227
2228 status = be_mcc_notify_wait(adapter);
2229
2230 resp = embedded_payload(wrb);
2231 if (!status) {
2232 *data_read = le32_to_cpu(resp->actual_read_len);
2233 *eof = le32_to_cpu(resp->eof);
2234 } else {
2235 *addn_status = resp->additional_status;
2236 }
2237
2238err_unlock:
2239 spin_unlock_bh(&adapter->mcc_lock);
2240 return status;
2241}
2242
Ajit Khaparde84517482009-09-04 03:12:16 +00002243int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2244 u32 flash_type, u32 flash_opcode, u32 buf_size)
2245{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002246 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002247 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002248 int status;
2249
Sathya Perlab31c50a2009-09-17 10:30:13 -07002250 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002251 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002252
2253 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002254 if (!wrb) {
2255 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002256 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002257 }
2258 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002259
Somnath Kotur106df1e2011-10-27 07:12:13 +00002260 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2261 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002262
2263 req->params.op_type = cpu_to_le32(flash_type);
2264 req->params.op_code = cpu_to_le32(flash_opcode);
2265 req->params.data_buf_size = cpu_to_le32(buf_size);
2266
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002267 be_mcc_notify(adapter);
2268 spin_unlock_bh(&adapter->mcc_lock);
2269
Suresh Reddy5eeff632014-01-06 13:02:24 +05302270 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2271 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002272 status = -1;
2273 else
2274 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002275
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002276 return status;
2277
2278err_unlock:
2279 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002280 return status;
2281}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002282
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002283int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2284 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002285{
2286 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002287 struct be_cmd_read_flash_crc *req;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002288 int status;
2289
2290 spin_lock_bh(&adapter->mcc_lock);
2291
2292 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002293 if (!wrb) {
2294 status = -EBUSY;
2295 goto err;
2296 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002297 req = embedded_payload(wrb);
2298
Somnath Kotur106df1e2011-10-27 07:12:13 +00002299 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002300 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2301 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002302
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00002303 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002304 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002305 req->params.offset = cpu_to_le32(offset);
2306 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002307
2308 status = be_mcc_notify_wait(adapter);
2309 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002310 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002311
Sathya Perla713d03942009-11-22 22:02:45 +00002312err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002313 spin_unlock_bh(&adapter->mcc_lock);
2314 return status;
2315}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002316
Dan Carpenterc196b022010-05-26 04:47:39 +00002317int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002318 struct be_dma_mem *nonemb_cmd)
2319{
2320 struct be_mcc_wrb *wrb;
2321 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002322 int status;
2323
2324 spin_lock_bh(&adapter->mcc_lock);
2325
2326 wrb = wrb_from_mccq(adapter);
2327 if (!wrb) {
2328 status = -EBUSY;
2329 goto err;
2330 }
2331 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002332
Somnath Kotur106df1e2011-10-27 07:12:13 +00002333 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2334 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2335 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002336 memcpy(req->magic_mac, mac, ETH_ALEN);
2337
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002338 status = be_mcc_notify_wait(adapter);
2339
2340err:
2341 spin_unlock_bh(&adapter->mcc_lock);
2342 return status;
2343}
Suresh Rff33a6e2009-12-03 16:15:52 -08002344
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002345int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2346 u8 loopback_type, u8 enable)
2347{
2348 struct be_mcc_wrb *wrb;
2349 struct be_cmd_req_set_lmode *req;
2350 int status;
2351
2352 spin_lock_bh(&adapter->mcc_lock);
2353
2354 wrb = wrb_from_mccq(adapter);
2355 if (!wrb) {
2356 status = -EBUSY;
2357 goto err;
2358 }
2359
2360 req = embedded_payload(wrb);
2361
Somnath Kotur106df1e2011-10-27 07:12:13 +00002362 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2363 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2364 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002365
2366 req->src_port = port_num;
2367 req->dest_port = port_num;
2368 req->loopback_type = loopback_type;
2369 req->loopback_state = enable;
2370
2371 status = be_mcc_notify_wait(adapter);
2372err:
2373 spin_unlock_bh(&adapter->mcc_lock);
2374 return status;
2375}
2376
Suresh Rff33a6e2009-12-03 16:15:52 -08002377int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2378 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2379{
2380 struct be_mcc_wrb *wrb;
2381 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05302382 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08002383 int status;
2384
2385 spin_lock_bh(&adapter->mcc_lock);
2386
2387 wrb = wrb_from_mccq(adapter);
2388 if (!wrb) {
2389 status = -EBUSY;
2390 goto err;
2391 }
2392
2393 req = embedded_payload(wrb);
2394
Somnath Kotur106df1e2011-10-27 07:12:13 +00002395 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2396 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08002397
Suresh Reddy5eeff632014-01-06 13:02:24 +05302398 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08002399 req->pattern = cpu_to_le64(pattern);
2400 req->src_port = cpu_to_le32(port_num);
2401 req->dest_port = cpu_to_le32(port_num);
2402 req->pkt_size = cpu_to_le32(pkt_size);
2403 req->num_pkts = cpu_to_le32(num_pkts);
2404 req->loopback_type = cpu_to_le32(loopback_type);
2405
Suresh Reddy5eeff632014-01-06 13:02:24 +05302406 be_mcc_notify(adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08002407
Suresh Reddy5eeff632014-01-06 13:02:24 +05302408 spin_unlock_bh(&adapter->mcc_lock);
2409
2410 wait_for_completion(&adapter->et_cmd_compl);
2411 resp = embedded_payload(wrb);
2412 status = le32_to_cpu(resp->status);
2413
2414 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08002415err:
2416 spin_unlock_bh(&adapter->mcc_lock);
2417 return status;
2418}
2419
2420int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2421 u32 byte_cnt, struct be_dma_mem *cmd)
2422{
2423 struct be_mcc_wrb *wrb;
2424 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002425 int status;
2426 int i, j = 0;
2427
2428 spin_lock_bh(&adapter->mcc_lock);
2429
2430 wrb = wrb_from_mccq(adapter);
2431 if (!wrb) {
2432 status = -EBUSY;
2433 goto err;
2434 }
2435 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002436 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2437 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002438
2439 req->pattern = cpu_to_le64(pattern);
2440 req->byte_count = cpu_to_le32(byte_cnt);
2441 for (i = 0; i < byte_cnt; i++) {
2442 req->snd_buff[i] = (u8)(pattern >> (j*8));
2443 j++;
2444 if (j > 7)
2445 j = 0;
2446 }
2447
2448 status = be_mcc_notify_wait(adapter);
2449
2450 if (!status) {
2451 struct be_cmd_resp_ddrdma_test *resp;
2452 resp = cmd->va;
2453 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2454 resp->snd_err) {
2455 status = -1;
2456 }
2457 }
2458
2459err:
2460 spin_unlock_bh(&adapter->mcc_lock);
2461 return status;
2462}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002463
Dan Carpenterc196b022010-05-26 04:47:39 +00002464int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002465 struct be_dma_mem *nonemb_cmd)
2466{
2467 struct be_mcc_wrb *wrb;
2468 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002469 int status;
2470
2471 spin_lock_bh(&adapter->mcc_lock);
2472
2473 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002474 if (!wrb) {
2475 status = -EBUSY;
2476 goto err;
2477 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002478 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002479
Somnath Kotur106df1e2011-10-27 07:12:13 +00002480 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2481 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2482 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002483
2484 status = be_mcc_notify_wait(adapter);
2485
Ajit Khapardee45ff012011-02-04 17:18:28 +00002486err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002487 spin_unlock_bh(&adapter->mcc_lock);
2488 return status;
2489}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002490
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002491int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002492{
2493 struct be_mcc_wrb *wrb;
2494 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002495 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002496 int status;
2497
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002498 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2499 CMD_SUBSYSTEM_COMMON))
2500 return -EPERM;
2501
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002502 spin_lock_bh(&adapter->mcc_lock);
2503
2504 wrb = wrb_from_mccq(adapter);
2505 if (!wrb) {
2506 status = -EBUSY;
2507 goto err;
2508 }
Sathya Perla306f1342011-08-02 19:57:45 +00002509 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2510 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2511 &cmd.dma);
2512 if (!cmd.va) {
2513 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2514 status = -ENOMEM;
2515 goto err;
2516 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002517
Sathya Perla306f1342011-08-02 19:57:45 +00002518 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002519
Somnath Kotur106df1e2011-10-27 07:12:13 +00002520 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2521 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2522 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002523
2524 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002525 if (!status) {
2526 struct be_phy_info *resp_phy_info =
2527 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002528 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2529 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002530 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002531 adapter->phy.auto_speeds_supported =
2532 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2533 adapter->phy.fixed_speeds_supported =
2534 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2535 adapter->phy.misc_params =
2536 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302537
2538 if (BE2_chip(adapter)) {
2539 adapter->phy.fixed_speeds_supported =
2540 BE_SUPPORTED_SPEED_10GBPS |
2541 BE_SUPPORTED_SPEED_1GBPS;
2542 }
Sathya Perla306f1342011-08-02 19:57:45 +00002543 }
2544 pci_free_consistent(adapter->pdev, cmd.size,
2545 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002546err:
2547 spin_unlock_bh(&adapter->mcc_lock);
2548 return status;
2549}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002550
2551int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2552{
2553 struct be_mcc_wrb *wrb;
2554 struct be_cmd_req_set_qos *req;
2555 int status;
2556
2557 spin_lock_bh(&adapter->mcc_lock);
2558
2559 wrb = wrb_from_mccq(adapter);
2560 if (!wrb) {
2561 status = -EBUSY;
2562 goto err;
2563 }
2564
2565 req = embedded_payload(wrb);
2566
Somnath Kotur106df1e2011-10-27 07:12:13 +00002567 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2568 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002569
2570 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002571 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2572 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002573
2574 status = be_mcc_notify_wait(adapter);
2575
2576err:
2577 spin_unlock_bh(&adapter->mcc_lock);
2578 return status;
2579}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002580
2581int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2582{
2583 struct be_mcc_wrb *wrb;
2584 struct be_cmd_req_cntl_attribs *req;
2585 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002586 int status;
2587 int payload_len = max(sizeof(*req), sizeof(*resp));
2588 struct mgmt_controller_attrib *attribs;
2589 struct be_dma_mem attribs_cmd;
2590
Suresh Reddyd98ef502013-04-25 00:56:55 +00002591 if (mutex_lock_interruptible(&adapter->mbox_lock))
2592 return -1;
2593
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002594 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2595 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2596 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2597 &attribs_cmd.dma);
2598 if (!attribs_cmd.va) {
2599 dev_err(&adapter->pdev->dev,
2600 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002601 status = -ENOMEM;
2602 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002603 }
2604
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002605 wrb = wrb_from_mbox(adapter);
2606 if (!wrb) {
2607 status = -EBUSY;
2608 goto err;
2609 }
2610 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002611
Somnath Kotur106df1e2011-10-27 07:12:13 +00002612 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2613 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2614 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002615
2616 status = be_mbox_notify_wait(adapter);
2617 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002618 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002619 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2620 }
2621
2622err:
2623 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002624 if (attribs_cmd.va)
2625 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2626 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002627 return status;
2628}
Sathya Perla2e588f82011-03-11 02:49:26 +00002629
2630/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002631int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002632{
2633 struct be_mcc_wrb *wrb;
2634 struct be_cmd_req_set_func_cap *req;
2635 int status;
2636
2637 if (mutex_lock_interruptible(&adapter->mbox_lock))
2638 return -1;
2639
2640 wrb = wrb_from_mbox(adapter);
2641 if (!wrb) {
2642 status = -EBUSY;
2643 goto err;
2644 }
2645
2646 req = embedded_payload(wrb);
2647
Somnath Kotur106df1e2011-10-27 07:12:13 +00002648 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2649 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002650
2651 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2652 CAPABILITY_BE3_NATIVE_ERX_API);
2653 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2654
2655 status = be_mbox_notify_wait(adapter);
2656 if (!status) {
2657 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2658 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2659 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002660 if (!adapter->be3_native)
2661 dev_warn(&adapter->pdev->dev,
2662 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002663 }
2664err:
2665 mutex_unlock(&adapter->mbox_lock);
2666 return status;
2667}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002668
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002669/* Get privilege(s) for a function */
2670int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2671 u32 domain)
2672{
2673 struct be_mcc_wrb *wrb;
2674 struct be_cmd_req_get_fn_privileges *req;
2675 int status;
2676
2677 spin_lock_bh(&adapter->mcc_lock);
2678
2679 wrb = wrb_from_mccq(adapter);
2680 if (!wrb) {
2681 status = -EBUSY;
2682 goto err;
2683 }
2684
2685 req = embedded_payload(wrb);
2686
2687 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2688 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2689 wrb, NULL);
2690
2691 req->hdr.domain = domain;
2692
2693 status = be_mcc_notify_wait(adapter);
2694 if (!status) {
2695 struct be_cmd_resp_get_fn_privileges *resp =
2696 embedded_payload(wrb);
2697 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05302698
2699 /* In UMC mode FW does not return right privileges.
2700 * Override with correct privilege equivalent to PF.
2701 */
2702 if (BEx_chip(adapter) && be_is_mc(adapter) &&
2703 be_physfn(adapter))
2704 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002705 }
2706
2707err:
2708 spin_unlock_bh(&adapter->mcc_lock);
2709 return status;
2710}
2711
Sathya Perla04a06022013-07-23 15:25:00 +05302712/* Set privilege(s) for a function */
2713int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2714 u32 domain)
2715{
2716 struct be_mcc_wrb *wrb;
2717 struct be_cmd_req_set_fn_privileges *req;
2718 int status;
2719
2720 spin_lock_bh(&adapter->mcc_lock);
2721
2722 wrb = wrb_from_mccq(adapter);
2723 if (!wrb) {
2724 status = -EBUSY;
2725 goto err;
2726 }
2727
2728 req = embedded_payload(wrb);
2729 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2730 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2731 wrb, NULL);
2732 req->hdr.domain = domain;
2733 if (lancer_chip(adapter))
2734 req->privileges_lancer = cpu_to_le32(privileges);
2735 else
2736 req->privileges = cpu_to_le32(privileges);
2737
2738 status = be_mcc_notify_wait(adapter);
2739err:
2740 spin_unlock_bh(&adapter->mcc_lock);
2741 return status;
2742}
2743
Sathya Perla5a712c12013-07-23 15:24:59 +05302744/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2745 * pmac_id_valid: false => pmac_id or MAC address is requested.
2746 * If pmac_id is returned, pmac_id_valid is returned as true
2747 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002748int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302749 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
2750 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002751{
2752 struct be_mcc_wrb *wrb;
2753 struct be_cmd_req_get_mac_list *req;
2754 int status;
2755 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002756 struct be_dma_mem get_mac_list_cmd;
2757 int i;
2758
2759 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2760 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2761 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2762 get_mac_list_cmd.size,
2763 &get_mac_list_cmd.dma);
2764
2765 if (!get_mac_list_cmd.va) {
2766 dev_err(&adapter->pdev->dev,
2767 "Memory allocation failure during GET_MAC_LIST\n");
2768 return -ENOMEM;
2769 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002770
2771 spin_lock_bh(&adapter->mcc_lock);
2772
2773 wrb = wrb_from_mccq(adapter);
2774 if (!wrb) {
2775 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002776 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002777 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002778
2779 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002780
2781 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002782 OPCODE_COMMON_GET_MAC_LIST,
2783 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002784 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002785 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05302786 if (*pmac_id_valid) {
2787 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05302788 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05302789 req->perm_override = 0;
2790 } else {
2791 req->perm_override = 1;
2792 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002793
2794 status = be_mcc_notify_wait(adapter);
2795 if (!status) {
2796 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002797 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05302798
2799 if (*pmac_id_valid) {
2800 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
2801 ETH_ALEN);
2802 goto out;
2803 }
2804
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002805 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2806 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002807 * or one or more true or pseudo permanant mac addresses.
2808 * If an active mac_id is present, return first active mac_id
2809 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002810 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002811 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002812 struct get_list_macaddr *mac_entry;
2813 u16 mac_addr_size;
2814 u32 mac_id;
2815
2816 mac_entry = &resp->macaddr_list[i];
2817 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2818 /* mac_id is a 32 bit value and mac_addr size
2819 * is 6 bytes
2820 */
2821 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05302822 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002823 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2824 *pmac_id = le32_to_cpu(mac_id);
2825 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002826 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002827 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002828 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05302829 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002830 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2831 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002832 }
2833
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002834out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002835 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002836 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2837 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002838 return status;
2839}
2840
Suresh Reddyb188f092014-01-15 13:23:39 +05302841int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac,
2842 u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05302843{
Sathya Perla5a712c12013-07-23 15:24:59 +05302844
Suresh Reddyb188f092014-01-15 13:23:39 +05302845 if (!active)
2846 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
2847 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302848 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05302849 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05302850 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302851 else
2852 /* Fetch the MAC address using pmac_id */
2853 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05302854 &curr_pmac_id,
2855 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05302856}
2857
Sathya Perla95046b92013-07-23 15:25:02 +05302858int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
2859{
2860 int status;
2861 bool pmac_valid = false;
2862
2863 memset(mac, 0, ETH_ALEN);
2864
Sathya Perla3175d8c2013-07-23 15:25:03 +05302865 if (BEx_chip(adapter)) {
2866 if (be_physfn(adapter))
2867 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
2868 0);
2869 else
2870 status = be_cmd_mac_addr_query(adapter, mac, false,
2871 adapter->if_handle, 0);
2872 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05302873 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05302874 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302875 }
2876
Sathya Perla95046b92013-07-23 15:25:02 +05302877 return status;
2878}
2879
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002880/* Uses synchronous MCCQ */
2881int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2882 u8 mac_count, u32 domain)
2883{
2884 struct be_mcc_wrb *wrb;
2885 struct be_cmd_req_set_mac_list *req;
2886 int status;
2887 struct be_dma_mem cmd;
2888
2889 memset(&cmd, 0, sizeof(struct be_dma_mem));
2890 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2891 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2892 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002893 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002894 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002895
2896 spin_lock_bh(&adapter->mcc_lock);
2897
2898 wrb = wrb_from_mccq(adapter);
2899 if (!wrb) {
2900 status = -EBUSY;
2901 goto err;
2902 }
2903
2904 req = cmd.va;
2905 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2906 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2907 wrb, &cmd);
2908
2909 req->hdr.domain = domain;
2910 req->mac_count = mac_count;
2911 if (mac_count)
2912 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2913
2914 status = be_mcc_notify_wait(adapter);
2915
2916err:
2917 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2918 cmd.va, cmd.dma);
2919 spin_unlock_bh(&adapter->mcc_lock);
2920 return status;
2921}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002922
Sathya Perla3175d8c2013-07-23 15:25:03 +05302923/* Wrapper to delete any active MACs and provision the new mac.
2924 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
2925 * current list are active.
2926 */
2927int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
2928{
2929 bool active_mac = false;
2930 u8 old_mac[ETH_ALEN];
2931 u32 pmac_id;
2932 int status;
2933
2934 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302935 &pmac_id, if_id, dom);
2936
Sathya Perla3175d8c2013-07-23 15:25:03 +05302937 if (!status && active_mac)
2938 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
2939
2940 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
2941}
2942
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002943int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002944 u32 domain, u16 intf_id, u16 hsw_mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002945{
2946 struct be_mcc_wrb *wrb;
2947 struct be_cmd_req_set_hsw_config *req;
2948 void *ctxt;
2949 int status;
2950
2951 spin_lock_bh(&adapter->mcc_lock);
2952
2953 wrb = wrb_from_mccq(adapter);
2954 if (!wrb) {
2955 status = -EBUSY;
2956 goto err;
2957 }
2958
2959 req = embedded_payload(wrb);
2960 ctxt = &req->context;
2961
2962 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2963 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2964
2965 req->hdr.domain = domain;
2966 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2967 if (pvid) {
2968 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2969 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2970 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002971 if (!BEx_chip(adapter) && hsw_mode) {
2972 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
2973 ctxt, adapter->hba_port_num);
2974 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
2975 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
2976 ctxt, hsw_mode);
2977 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002978
2979 be_dws_cpu_to_le(req->context, sizeof(req->context));
2980 status = be_mcc_notify_wait(adapter);
2981
2982err:
2983 spin_unlock_bh(&adapter->mcc_lock);
2984 return status;
2985}
2986
2987/* Get Hyper switch config */
2988int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002989 u32 domain, u16 intf_id, u8 *mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002990{
2991 struct be_mcc_wrb *wrb;
2992 struct be_cmd_req_get_hsw_config *req;
2993 void *ctxt;
2994 int status;
2995 u16 vid;
2996
2997 spin_lock_bh(&adapter->mcc_lock);
2998
2999 wrb = wrb_from_mccq(adapter);
3000 if (!wrb) {
3001 status = -EBUSY;
3002 goto err;
3003 }
3004
3005 req = embedded_payload(wrb);
3006 ctxt = &req->context;
3007
3008 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3009 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
3010
3011 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003012 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3013 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003014 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003015
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303016 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003017 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3018 ctxt, adapter->hba_port_num);
3019 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3020 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003021 be_dws_cpu_to_le(req->context, sizeof(req->context));
3022
3023 status = be_mcc_notify_wait(adapter);
3024 if (!status) {
3025 struct be_cmd_resp_get_hsw_config *resp =
3026 embedded_payload(wrb);
3027 be_dws_le_to_cpu(&resp->context,
3028 sizeof(resp->context));
3029 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3030 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003031 if (pvid)
3032 *pvid = le16_to_cpu(vid);
3033 if (mode)
3034 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3035 port_fwd_type, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003036 }
3037
3038err:
3039 spin_unlock_bh(&adapter->mcc_lock);
3040 return status;
3041}
3042
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003043int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3044{
3045 struct be_mcc_wrb *wrb;
3046 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303047 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003048 struct be_dma_mem cmd;
3049
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003050 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3051 CMD_SUBSYSTEM_ETH))
3052 return -EPERM;
3053
Suresh Reddy76a9e082014-01-15 13:23:40 +05303054 if (be_is_wol_excluded(adapter))
3055 return status;
3056
Suresh Reddyd98ef502013-04-25 00:56:55 +00003057 if (mutex_lock_interruptible(&adapter->mbox_lock))
3058 return -1;
3059
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003060 memset(&cmd, 0, sizeof(struct be_dma_mem));
3061 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
3062 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3063 &cmd.dma);
3064 if (!cmd.va) {
3065 dev_err(&adapter->pdev->dev,
3066 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003067 status = -ENOMEM;
3068 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003069 }
3070
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003071 wrb = wrb_from_mbox(adapter);
3072 if (!wrb) {
3073 status = -EBUSY;
3074 goto err;
3075 }
3076
3077 req = cmd.va;
3078
3079 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3080 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303081 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003082
3083 req->hdr.version = 1;
3084 req->query_options = BE_GET_WOL_CAP;
3085
3086 status = be_mbox_notify_wait(adapter);
3087 if (!status) {
3088 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
3089 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
3090
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003091 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303092 if (adapter->wol_cap & BE_WOL_CAP)
3093 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003094 }
3095err:
3096 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003097 if (cmd.va)
3098 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003099 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003100
3101}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303102
3103int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3104{
3105 struct be_dma_mem extfat_cmd;
3106 struct be_fat_conf_params *cfgs;
3107 int status;
3108 int i, j;
3109
3110 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3111 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3112 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3113 &extfat_cmd.dma);
3114 if (!extfat_cmd.va)
3115 return -ENOMEM;
3116
3117 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3118 if (status)
3119 goto err;
3120
3121 cfgs = (struct be_fat_conf_params *)
3122 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
3123 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
3124 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
3125 for (j = 0; j < num_modes; j++) {
3126 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
3127 cfgs->module[i].trace_lvl[j].dbg_lvl =
3128 cpu_to_le32(level);
3129 }
3130 }
3131
3132 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
3133err:
3134 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3135 extfat_cmd.dma);
3136 return status;
3137}
3138
3139int be_cmd_get_fw_log_level(struct be_adapter *adapter)
3140{
3141 struct be_dma_mem extfat_cmd;
3142 struct be_fat_conf_params *cfgs;
3143 int status, j;
3144 int level = 0;
3145
3146 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3147 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3148 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3149 &extfat_cmd.dma);
3150
3151 if (!extfat_cmd.va) {
3152 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
3153 __func__);
3154 goto err;
3155 }
3156
3157 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3158 if (!status) {
3159 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
3160 sizeof(struct be_cmd_resp_hdr));
3161 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
3162 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
3163 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
3164 }
3165 }
3166 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3167 extfat_cmd.dma);
3168err:
3169 return level;
3170}
3171
Somnath Kotur941a77d2012-05-17 22:59:03 +00003172int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3173 struct be_dma_mem *cmd)
3174{
3175 struct be_mcc_wrb *wrb;
3176 struct be_cmd_req_get_ext_fat_caps *req;
3177 int status;
3178
3179 if (mutex_lock_interruptible(&adapter->mbox_lock))
3180 return -1;
3181
3182 wrb = wrb_from_mbox(adapter);
3183 if (!wrb) {
3184 status = -EBUSY;
3185 goto err;
3186 }
3187
3188 req = cmd->va;
3189 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3190 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3191 cmd->size, wrb, cmd);
3192 req->parameter_type = cpu_to_le32(1);
3193
3194 status = be_mbox_notify_wait(adapter);
3195err:
3196 mutex_unlock(&adapter->mbox_lock);
3197 return status;
3198}
3199
3200int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3201 struct be_dma_mem *cmd,
3202 struct be_fat_conf_params *configs)
3203{
3204 struct be_mcc_wrb *wrb;
3205 struct be_cmd_req_set_ext_fat_caps *req;
3206 int status;
3207
3208 spin_lock_bh(&adapter->mcc_lock);
3209
3210 wrb = wrb_from_mccq(adapter);
3211 if (!wrb) {
3212 status = -EBUSY;
3213 goto err;
3214 }
3215
3216 req = cmd->va;
3217 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3218 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3219 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3220 cmd->size, wrb, cmd);
3221
3222 status = be_mcc_notify_wait(adapter);
3223err:
3224 spin_unlock_bh(&adapter->mcc_lock);
3225 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003226}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003227
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003228int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
3229{
3230 struct be_mcc_wrb *wrb;
3231 struct be_cmd_req_get_port_name *req;
3232 int status;
3233
3234 if (!lancer_chip(adapter)) {
3235 *port_name = adapter->hba_port_num + '0';
3236 return 0;
3237 }
3238
3239 spin_lock_bh(&adapter->mcc_lock);
3240
3241 wrb = wrb_from_mccq(adapter);
3242 if (!wrb) {
3243 status = -EBUSY;
3244 goto err;
3245 }
3246
3247 req = embedded_payload(wrb);
3248
3249 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3250 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3251 NULL);
3252 req->hdr.version = 1;
3253
3254 status = be_mcc_notify_wait(adapter);
3255 if (!status) {
3256 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
3257 *port_name = resp->port_name[adapter->hba_port_num];
3258 } else {
3259 *port_name = adapter->hba_port_num + '0';
3260 }
3261err:
3262 spin_unlock_bh(&adapter->mcc_lock);
3263 return status;
3264}
3265
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303266static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003267{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303268 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003269 int i;
3270
3271 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303272 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
3273 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
3274 return (struct be_nic_res_desc *)hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003275
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303276 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3277 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003278 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303279 return NULL;
3280}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003281
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303282static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3283 u32 desc_count)
3284{
3285 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3286 struct be_pcie_res_desc *pcie;
3287 int i;
3288
3289 for (i = 0; i < desc_count; i++) {
3290 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3291 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3292 pcie = (struct be_pcie_res_desc *)hdr;
3293 if (pcie->pf_num == devfn)
3294 return pcie;
3295 }
3296
3297 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3298 hdr = (void *)hdr + hdr->desc_len;
3299 }
Wei Yang950e2952013-05-22 15:58:22 +00003300 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003301}
3302
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303303static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
3304{
3305 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3306 int i;
3307
3308 for (i = 0; i < desc_count; i++) {
3309 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
3310 return (struct be_port_res_desc *)hdr;
3311
3312 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3313 hdr = (void *)hdr + hdr->desc_len;
3314 }
3315 return NULL;
3316}
3317
Sathya Perla92bf14a2013-08-27 16:57:32 +05303318static void be_copy_nic_desc(struct be_resources *res,
3319 struct be_nic_res_desc *desc)
3320{
3321 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3322 res->max_vlans = le16_to_cpu(desc->vlan_count);
3323 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3324 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3325 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3326 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3327 res->max_evt_qs = le16_to_cpu(desc->eq_count);
3328 /* Clear flags that driver is not interested in */
3329 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3330 BE_IF_CAP_FLAGS_WANT;
3331 /* Need 1 RXQ as the default RXQ */
3332 if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
3333 res->max_rss_qs -= 1;
3334}
3335
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003336/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303337int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003338{
3339 struct be_mcc_wrb *wrb;
3340 struct be_cmd_req_get_func_config *req;
3341 int status;
3342 struct be_dma_mem cmd;
3343
Suresh Reddyd98ef502013-04-25 00:56:55 +00003344 if (mutex_lock_interruptible(&adapter->mbox_lock))
3345 return -1;
3346
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003347 memset(&cmd, 0, sizeof(struct be_dma_mem));
3348 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
3349 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3350 &cmd.dma);
3351 if (!cmd.va) {
3352 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003353 status = -ENOMEM;
3354 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003355 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003356
3357 wrb = wrb_from_mbox(adapter);
3358 if (!wrb) {
3359 status = -EBUSY;
3360 goto err;
3361 }
3362
3363 req = cmd.va;
3364
3365 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3366 OPCODE_COMMON_GET_FUNC_CONFIG,
3367 cmd.size, wrb, &cmd);
3368
Kalesh AP28710c52013-04-28 22:21:13 +00003369 if (skyhawk_chip(adapter))
3370 req->hdr.version = 1;
3371
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003372 status = be_mbox_notify_wait(adapter);
3373 if (!status) {
3374 struct be_cmd_resp_get_func_config *resp = cmd.va;
3375 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303376 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003377
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303378 desc = be_get_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003379 if (!desc) {
3380 status = -EINVAL;
3381 goto err;
3382 }
3383
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003384 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303385 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003386 }
3387err:
3388 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003389 if (cmd.va)
3390 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003391 return status;
3392}
3393
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003394/* Uses mbox */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003395static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
3396 u8 domain, struct be_dma_mem *cmd)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003397{
3398 struct be_mcc_wrb *wrb;
3399 struct be_cmd_req_get_profile_config *req;
3400 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003401
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003402 if (mutex_lock_interruptible(&adapter->mbox_lock))
3403 return -1;
3404 wrb = wrb_from_mbox(adapter);
3405
3406 req = cmd->va;
3407 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3408 OPCODE_COMMON_GET_PROFILE_CONFIG,
3409 cmd->size, wrb, cmd);
3410
3411 req->type = ACTIVE_PROFILE_TYPE;
3412 req->hdr.domain = domain;
3413 if (!lancer_chip(adapter))
3414 req->hdr.version = 1;
3415
3416 status = be_mbox_notify_wait(adapter);
3417
3418 mutex_unlock(&adapter->mbox_lock);
3419 return status;
3420}
3421
3422/* Uses sync mcc */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003423static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
3424 u8 domain, struct be_dma_mem *cmd)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003425{
3426 struct be_mcc_wrb *wrb;
3427 struct be_cmd_req_get_profile_config *req;
3428 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003429
3430 spin_lock_bh(&adapter->mcc_lock);
3431
3432 wrb = wrb_from_mccq(adapter);
3433 if (!wrb) {
3434 status = -EBUSY;
3435 goto err;
3436 }
3437
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003438 req = cmd->va;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003439 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3440 OPCODE_COMMON_GET_PROFILE_CONFIG,
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003441 cmd->size, wrb, cmd);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003442
3443 req->type = ACTIVE_PROFILE_TYPE;
3444 req->hdr.domain = domain;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003445 if (!lancer_chip(adapter))
3446 req->hdr.version = 1;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003447
3448 status = be_mcc_notify_wait(adapter);
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003449
3450err:
3451 spin_unlock_bh(&adapter->mcc_lock);
3452 return status;
3453}
3454
3455/* Uses sync mcc, if MCCQ is already created otherwise mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303456int be_cmd_get_profile_config(struct be_adapter *adapter,
3457 struct be_resources *res, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003458{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303459 struct be_cmd_resp_get_profile_config *resp;
3460 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303461 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303462 struct be_nic_res_desc *nic;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003463 struct be_queue_info *mccq = &adapter->mcc_obj.q;
3464 struct be_dma_mem cmd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303465 u32 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003466 int status;
3467
3468 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303469 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3470 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3471 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003472 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003473
3474 if (!mccq->created)
3475 status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
3476 else
3477 status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303478 if (status)
3479 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003480
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303481 resp = cmd.va;
3482 desc_count = le32_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003483
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303484 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3485 desc_count);
3486 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303487 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303488
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303489 port = be_get_port_desc(resp->func_param, desc_count);
3490 if (port)
3491 adapter->mc_type = port->mc_type;
3492
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303493 nic = be_get_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303494 if (nic)
3495 be_copy_nic_desc(res, nic);
3496
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003497err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003498 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303499 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003500 return status;
3501}
3502
Sathya Perlaa4018012014-03-27 10:46:18 +05303503int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
3504 int size, u8 version, u8 domain)
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003505{
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003506 struct be_cmd_req_set_profile_config *req;
Sathya Perlaa4018012014-03-27 10:46:18 +05303507 struct be_mcc_wrb *wrb;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003508 int status;
3509
3510 spin_lock_bh(&adapter->mcc_lock);
3511
3512 wrb = wrb_from_mccq(adapter);
3513 if (!wrb) {
3514 status = -EBUSY;
3515 goto err;
3516 }
3517
3518 req = embedded_payload(wrb);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003519 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3520 OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
3521 wrb, NULL);
Sathya Perlaa4018012014-03-27 10:46:18 +05303522 req->hdr.version = version;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003523 req->hdr.domain = domain;
3524 req->desc_count = cpu_to_le32(1);
Sathya Perlaa4018012014-03-27 10:46:18 +05303525 memcpy(req->desc, desc, size);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003526
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003527 status = be_mcc_notify_wait(adapter);
3528err:
3529 spin_unlock_bh(&adapter->mcc_lock);
3530 return status;
3531}
3532
Sathya Perlaa4018012014-03-27 10:46:18 +05303533/* Mark all fields invalid */
3534void be_reset_nic_desc(struct be_nic_res_desc *nic)
3535{
3536 memset(nic, 0, sizeof(*nic));
3537 nic->unicast_mac_count = 0xFFFF;
3538 nic->mcc_count = 0xFFFF;
3539 nic->vlan_count = 0xFFFF;
3540 nic->mcast_mac_count = 0xFFFF;
3541 nic->txq_count = 0xFFFF;
3542 nic->rq_count = 0xFFFF;
3543 nic->rssq_count = 0xFFFF;
3544 nic->lro_count = 0xFFFF;
3545 nic->cq_count = 0xFFFF;
3546 nic->toe_conn_count = 0xFFFF;
3547 nic->eq_count = 0xFFFF;
3548 nic->link_param = 0xFF;
3549 nic->acpi_params = 0xFF;
3550 nic->wol_param = 0x0F;
3551 nic->bw_min = 0xFFFFFFFF;
3552 nic->bw_max = 0xFFFFFFFF;
3553}
3554
3555int be_cmd_config_qos(struct be_adapter *adapter, u32 bps, u8 domain)
3556{
3557 if (lancer_chip(adapter)) {
3558 struct be_nic_res_desc nic_desc;
3559
3560 be_reset_nic_desc(&nic_desc);
3561 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3562 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
3563 nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
3564 (1 << NOSV_SHIFT);
3565 nic_desc.pf_num = adapter->pf_number;
3566 nic_desc.vf_num = domain;
3567 nic_desc.bw_max = cpu_to_le32(bps);
3568
3569 return be_cmd_set_profile_config(adapter, &nic_desc,
3570 RESOURCE_DESC_SIZE_V0,
3571 0, domain);
3572 } else {
3573 return be_cmd_set_qos(adapter, bps, domain);
3574 }
3575}
3576
3577int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
3578{
3579 struct be_mcc_wrb *wrb;
3580 struct be_cmd_req_manage_iface_filters *req;
3581 int status;
3582
3583 if (iface == 0xFFFFFFFF)
3584 return -1;
3585
3586 spin_lock_bh(&adapter->mcc_lock);
3587
3588 wrb = wrb_from_mccq(adapter);
3589 if (!wrb) {
3590 status = -EBUSY;
3591 goto err;
3592 }
3593 req = embedded_payload(wrb);
3594
3595 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3596 OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
3597 wrb, NULL);
3598 req->op = op;
3599 req->target_iface_id = cpu_to_le32(iface);
3600
3601 status = be_mcc_notify_wait(adapter);
3602err:
3603 spin_unlock_bh(&adapter->mcc_lock);
3604 return status;
3605}
3606
3607int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
3608{
3609 struct be_port_res_desc port_desc;
3610
3611 memset(&port_desc, 0, sizeof(port_desc));
3612 port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
3613 port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3614 port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3615 port_desc.link_num = adapter->hba_port_num;
3616 if (port) {
3617 port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
3618 (1 << RCVID_SHIFT);
3619 port_desc.nv_port = swab16(port);
3620 } else {
3621 port_desc.nv_flags = NV_TYPE_DISABLED;
3622 port_desc.nv_port = 0;
3623 }
3624
3625 return be_cmd_set_profile_config(adapter, &port_desc,
3626 RESOURCE_DESC_SIZE_V1, 1, 0);
3627}
3628
Sathya Perla4c876612013-02-03 20:30:11 +00003629int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3630 int vf_num)
3631{
3632 struct be_mcc_wrb *wrb;
3633 struct be_cmd_req_get_iface_list *req;
3634 struct be_cmd_resp_get_iface_list *resp;
3635 int status;
3636
3637 spin_lock_bh(&adapter->mcc_lock);
3638
3639 wrb = wrb_from_mccq(adapter);
3640 if (!wrb) {
3641 status = -EBUSY;
3642 goto err;
3643 }
3644 req = embedded_payload(wrb);
3645
3646 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3647 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3648 wrb, NULL);
3649 req->hdr.domain = vf_num + 1;
3650
3651 status = be_mcc_notify_wait(adapter);
3652 if (!status) {
3653 resp = (struct be_cmd_resp_get_iface_list *)req;
3654 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3655 }
3656
3657err:
3658 spin_unlock_bh(&adapter->mcc_lock);
3659 return status;
3660}
3661
Somnath Kotur5c510812013-05-30 02:52:23 +00003662static int lancer_wait_idle(struct be_adapter *adapter)
3663{
3664#define SLIPORT_IDLE_TIMEOUT 30
3665 u32 reg_val;
3666 int status = 0, i;
3667
3668 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
3669 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
3670 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
3671 break;
3672
3673 ssleep(1);
3674 }
3675
3676 if (i == SLIPORT_IDLE_TIMEOUT)
3677 status = -1;
3678
3679 return status;
3680}
3681
3682int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
3683{
3684 int status = 0;
3685
3686 status = lancer_wait_idle(adapter);
3687 if (status)
3688 return status;
3689
3690 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
3691
3692 return status;
3693}
3694
3695/* Routine to check whether dump image is present or not */
3696bool dump_present(struct be_adapter *adapter)
3697{
3698 u32 sliport_status = 0;
3699
3700 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
3701 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
3702}
3703
3704int lancer_initiate_dump(struct be_adapter *adapter)
3705{
3706 int status;
3707
3708 /* give firmware reset and diagnostic dump */
3709 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
3710 PHYSDEV_CONTROL_DD_MASK);
3711 if (status < 0) {
3712 dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
3713 return status;
3714 }
3715
3716 status = lancer_wait_idle(adapter);
3717 if (status)
3718 return status;
3719
3720 if (!dump_present(adapter)) {
3721 dev_err(&adapter->pdev->dev, "Dump image not present\n");
3722 return -1;
3723 }
3724
3725 return 0;
3726}
3727
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003728/* Uses sync mcc */
3729int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
3730{
3731 struct be_mcc_wrb *wrb;
3732 struct be_cmd_enable_disable_vf *req;
3733 int status;
3734
Vasundhara Volam05998632013-10-01 15:59:59 +05303735 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003736 return 0;
3737
3738 spin_lock_bh(&adapter->mcc_lock);
3739
3740 wrb = wrb_from_mccq(adapter);
3741 if (!wrb) {
3742 status = -EBUSY;
3743 goto err;
3744 }
3745
3746 req = embedded_payload(wrb);
3747
3748 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3749 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
3750 wrb, NULL);
3751
3752 req->hdr.domain = domain;
3753 req->enable = 1;
3754 status = be_mcc_notify_wait(adapter);
3755err:
3756 spin_unlock_bh(&adapter->mcc_lock);
3757 return status;
3758}
3759
Somnath Kotur68c45a22013-03-14 02:42:07 +00003760int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
3761{
3762 struct be_mcc_wrb *wrb;
3763 struct be_cmd_req_intr_set *req;
3764 int status;
3765
3766 if (mutex_lock_interruptible(&adapter->mbox_lock))
3767 return -1;
3768
3769 wrb = wrb_from_mbox(adapter);
3770
3771 req = embedded_payload(wrb);
3772
3773 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3774 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
3775 wrb, NULL);
3776
3777 req->intr_enabled = intr_enable;
3778
3779 status = be_mbox_notify_wait(adapter);
3780
3781 mutex_unlock(&adapter->mbox_lock);
3782 return status;
3783}
3784
Vasundhara Volam542963b2014-01-15 13:23:33 +05303785/* Uses MBOX */
3786int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
3787{
3788 struct be_cmd_req_get_active_profile *req;
3789 struct be_mcc_wrb *wrb;
3790 int status;
3791
3792 if (mutex_lock_interruptible(&adapter->mbox_lock))
3793 return -1;
3794
3795 wrb = wrb_from_mbox(adapter);
3796 if (!wrb) {
3797 status = -EBUSY;
3798 goto err;
3799 }
3800
3801 req = embedded_payload(wrb);
3802
3803 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3804 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
3805 wrb, NULL);
3806
3807 status = be_mbox_notify_wait(adapter);
3808 if (!status) {
3809 struct be_cmd_resp_get_active_profile *resp =
3810 embedded_payload(wrb);
3811 *profile_id = le16_to_cpu(resp->active_profile_id);
3812 }
3813
3814err:
3815 mutex_unlock(&adapter->mbox_lock);
3816 return status;
3817}
3818
Suresh Reddybdce2ad2014-03-11 18:53:04 +05303819int be_cmd_set_logical_link_config(struct be_adapter *adapter,
3820 int link_state, u8 domain)
3821{
3822 struct be_mcc_wrb *wrb;
3823 struct be_cmd_req_set_ll_link *req;
3824 int status;
3825
3826 if (BEx_chip(adapter) || lancer_chip(adapter))
3827 return 0;
3828
3829 spin_lock_bh(&adapter->mcc_lock);
3830
3831 wrb = wrb_from_mccq(adapter);
3832 if (!wrb) {
3833 status = -EBUSY;
3834 goto err;
3835 }
3836
3837 req = embedded_payload(wrb);
3838
3839 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3840 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
3841 sizeof(*req), wrb, NULL);
3842
3843 req->hdr.version = 1;
3844 req->hdr.domain = domain;
3845
3846 if (link_state == IFLA_VF_LINK_STATE_ENABLE)
3847 req->link_config |= 1;
3848
3849 if (link_state == IFLA_VF_LINK_STATE_AUTO)
3850 req->link_config |= 1 << PLINK_TRACK_SHIFT;
3851
3852 status = be_mcc_notify_wait(adapter);
3853err:
3854 spin_unlock_bh(&adapter->mcc_lock);
3855 return status;
3856}
3857
Parav Pandit6a4ab662012-03-26 14:27:12 +00003858int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
3859 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
3860{
3861 struct be_adapter *adapter = netdev_priv(netdev_handle);
3862 struct be_mcc_wrb *wrb;
3863 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
3864 struct be_cmd_req_hdr *req;
3865 struct be_cmd_resp_hdr *resp;
3866 int status;
3867
3868 spin_lock_bh(&adapter->mcc_lock);
3869
3870 wrb = wrb_from_mccq(adapter);
3871 if (!wrb) {
3872 status = -EBUSY;
3873 goto err;
3874 }
3875 req = embedded_payload(wrb);
3876 resp = embedded_payload(wrb);
3877
3878 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
3879 hdr->opcode, wrb_payload_size, wrb, NULL);
3880 memcpy(req, wrb_payload, wrb_payload_size);
3881 be_dws_cpu_to_le(req, wrb_payload_size);
3882
3883 status = be_mcc_notify_wait(adapter);
3884 if (cmd_status)
3885 *cmd_status = (status & 0xffff);
3886 if (ext_status)
3887 *ext_status = 0;
3888 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
3889 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
3890err:
3891 spin_unlock_bh(&adapter->mcc_lock);
3892 return status;
3893}
3894EXPORT_SYMBOL(be_roce_mcc_cmd);