blob: 60a88f24c6b3279be38a5870dbb5957cfa5f4114 [file] [log] [blame]
Scott Wood76b10462008-02-06 15:36:21 -06001/* Freescale Enhanced Local Bus Controller NAND driver
2 *
Roy Zang3ab8f2a2010-10-18 15:22:31 +08003 * Copyright © 2006-2007, 2010 Freescale Semiconductor
Scott Wood76b10462008-02-06 15:36:21 -06004 *
5 * Authors: Nick Spence <nick.spence@freescale.com>,
6 * Scott Wood <scottwood@freescale.com>
Roy Zang3ab8f2a2010-10-18 15:22:31 +08007 * Jack Lan <jack.lan@freescale.com>
8 * Roy Zang <tie-fei.zang@freescale.com>
Scott Wood76b10462008-02-06 15:36:21 -06009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 */
24
25#include <linux/module.h>
26#include <linux/types.h>
Scott Wood76b10462008-02-06 15:36:21 -060027#include <linux/kernel.h>
28#include <linux/string.h>
29#include <linux/ioport.h>
Rob Herring5af50732013-09-17 14:28:33 -050030#include <linux/of_address.h>
Scott Wood76b10462008-02-06 15:36:21 -060031#include <linux/of_platform.h>
Roy Zang3ab8f2a2010-10-18 15:22:31 +080032#include <linux/platform_device.h>
Scott Wood76b10462008-02-06 15:36:21 -060033#include <linux/slab.h>
34#include <linux/interrupt.h>
35
36#include <linux/mtd/mtd.h>
37#include <linux/mtd/nand.h>
38#include <linux/mtd/nand_ecc.h>
39#include <linux/mtd/partitions.h>
40
41#include <asm/io.h>
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +030042#include <asm/fsl_lbc.h>
Scott Wood76b10462008-02-06 15:36:21 -060043
44#define MAX_BANKS 8
45#define ERR_BYTE 0xFF /* Value returned for read bytes when read failed */
46#define FCM_TIMEOUT_MSECS 500 /* Maximum number of mSecs to wait for FCM */
47
Scott Wood76b10462008-02-06 15:36:21 -060048/* mtd information per set */
49
50struct fsl_elbc_mtd {
Scott Wood76b10462008-02-06 15:36:21 -060051 struct nand_chip chip;
Roy Zang3ab8f2a2010-10-18 15:22:31 +080052 struct fsl_lbc_ctrl *ctrl;
Scott Wood76b10462008-02-06 15:36:21 -060053
54 struct device *dev;
55 int bank; /* Chip select bank number */
56 u8 __iomem *vbase; /* Chip select base virtual address */
57 int page_size; /* NAND page size (0=512, 1=2048) */
58 unsigned int fmr; /* FCM Flash Mode Register value */
59};
60
Lucas De Marchi25985ed2011-03-30 22:57:33 -030061/* Freescale eLBC FCM controller information */
Scott Wood76b10462008-02-06 15:36:21 -060062
Roy Zang3ab8f2a2010-10-18 15:22:31 +080063struct fsl_elbc_fcm_ctrl {
Scott Wood76b10462008-02-06 15:36:21 -060064 struct nand_hw_control controller;
65 struct fsl_elbc_mtd *chips[MAX_BANKS];
66
Scott Wood76b10462008-02-06 15:36:21 -060067 u8 __iomem *addr; /* Address of assigned FCM buffer */
68 unsigned int page; /* Last page written to / read from */
69 unsigned int read_bytes; /* Number of bytes read during command */
70 unsigned int column; /* Saved column from SEQIN */
71 unsigned int index; /* Pointer to next byte to 'read' */
72 unsigned int status; /* status read from LTESR after last op */
73 unsigned int mdr; /* UPM/FCM Data Register value */
74 unsigned int use_mdr; /* Non zero if the MDR is to be set */
75 unsigned int oob; /* Non zero if operating on OOB data */
Roy Zang3ab8f2a2010-10-18 15:22:31 +080076 unsigned int counter; /* counter for the initializations */
Mike Dunn3f91e942012-04-25 12:06:09 -070077 unsigned int max_bitflips; /* Saved during READ0 cmd */
Scott Wood76b10462008-02-06 15:36:21 -060078};
79
80/* These map to the positions used by the FCM hardware ECC generator */
81
Boris Brezillonc2e197b2016-02-03 20:01:04 +010082static int fsl_elbc_ooblayout_ecc(struct mtd_info *mtd, int section,
83 struct mtd_oob_region *oobregion)
84{
85 struct nand_chip *chip = mtd_to_nand(mtd);
86 struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
Scott Wood76b10462008-02-06 15:36:21 -060087
Boris Brezillonc2e197b2016-02-03 20:01:04 +010088 if (section >= chip->ecc.steps)
89 return -ERANGE;
Scott Wood76b10462008-02-06 15:36:21 -060090
Boris Brezillonc2e197b2016-02-03 20:01:04 +010091 oobregion->offset = (16 * section) + 6;
92 if (priv->fmr & FMR_ECCM)
93 oobregion->offset += 2;
Scott Wood76b10462008-02-06 15:36:21 -060094
Boris Brezillonc2e197b2016-02-03 20:01:04 +010095 oobregion->length = chip->ecc.bytes;
96
97 return 0;
98}
99
100static int fsl_elbc_ooblayout_free(struct mtd_info *mtd, int section,
101 struct mtd_oob_region *oobregion)
102{
103 struct nand_chip *chip = mtd_to_nand(mtd);
104 struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
105
106 if (section > chip->ecc.steps)
107 return -ERANGE;
108
109 if (!section) {
110 oobregion->offset = 0;
111 if (mtd->writesize > 512)
112 oobregion->offset++;
113 oobregion->length = (priv->fmr & FMR_ECCM) ? 7 : 5;
114 } else {
115 oobregion->offset = (16 * section) -
116 ((priv->fmr & FMR_ECCM) ? 5 : 7);
117 if (section < chip->ecc.steps)
118 oobregion->length = 13;
119 else
120 oobregion->length = mtd->oobsize - oobregion->offset;
121 }
122
123 return 0;
124}
125
126static const struct mtd_ooblayout_ops fsl_elbc_ooblayout_ops = {
127 .ecc = fsl_elbc_ooblayout_ecc,
128 .free = fsl_elbc_ooblayout_free,
Scott Wood76b10462008-02-06 15:36:21 -0600129};
130
Anton Vorontsov452db272008-06-27 23:04:04 +0400131/*
Anton Vorontsovec6e0ea2008-06-27 23:04:13 +0400132 * ELBC may use HW ECC, so that OOB offsets, that NAND core uses for bbt,
133 * interfere with ECC positions, that's why we implement our own descriptors.
134 * OOB {11, 5}, works for both SP and LP chips, with ECCM = 1 and ECCM = 0.
135 */
136static u8 bbt_pattern[] = {'B', 'b', 't', '0' };
137static u8 mirror_pattern[] = {'1', 't', 'b', 'B' };
138
139static struct nand_bbt_descr bbt_main_descr = {
140 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
141 NAND_BBT_2BIT | NAND_BBT_VERSION,
142 .offs = 11,
143 .len = 4,
144 .veroffs = 15,
145 .maxblocks = 4,
146 .pattern = bbt_pattern,
147};
148
149static struct nand_bbt_descr bbt_mirror_descr = {
150 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
151 NAND_BBT_2BIT | NAND_BBT_VERSION,
152 .offs = 11,
153 .len = 4,
154 .veroffs = 15,
155 .maxblocks = 4,
156 .pattern = mirror_pattern,
157};
158
Scott Wood76b10462008-02-06 15:36:21 -0600159/*=================================*/
160
161/*
162 * Set up the FCM hardware block and page address fields, and the fcm
163 * structure addr field to point to the correct FCM buffer in memory
164 */
165static void set_addr(struct mtd_info *mtd, int column, int page_addr, int oob)
166{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100167 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100168 struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800169 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +0300170 struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800171 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
Scott Wood76b10462008-02-06 15:36:21 -0600172 int buf_num;
173
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800174 elbc_fcm_ctrl->page = page_addr;
Scott Wood76b10462008-02-06 15:36:21 -0600175
Scott Wood76b10462008-02-06 15:36:21 -0600176 if (priv->page_size) {
Liu Shuo9ae84fe2011-12-09 17:42:54 +0800177 /*
178 * large page size chip : FPAR[PI] save the lowest 6 bits,
179 * FBAR[BLK] save the other bits.
180 */
181 out_be32(&lbc->fbar, page_addr >> 6);
Scott Wood76b10462008-02-06 15:36:21 -0600182 out_be32(&lbc->fpar,
183 ((page_addr << FPAR_LP_PI_SHIFT) & FPAR_LP_PI) |
184 (oob ? FPAR_LP_MS : 0) | column);
185 buf_num = (page_addr & 1) << 2;
186 } else {
Liu Shuo9ae84fe2011-12-09 17:42:54 +0800187 /*
188 * small page size chip : FPAR[PI] save the lowest 5 bits,
189 * FBAR[BLK] save the other bits.
190 */
191 out_be32(&lbc->fbar, page_addr >> 5);
Scott Wood76b10462008-02-06 15:36:21 -0600192 out_be32(&lbc->fpar,
193 ((page_addr << FPAR_SP_PI_SHIFT) & FPAR_SP_PI) |
194 (oob ? FPAR_SP_MS : 0) | column);
195 buf_num = page_addr & 7;
196 }
197
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800198 elbc_fcm_ctrl->addr = priv->vbase + buf_num * 1024;
199 elbc_fcm_ctrl->index = column;
Scott Wood76b10462008-02-06 15:36:21 -0600200
201 /* for OOB data point to the second half of the buffer */
202 if (oob)
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800203 elbc_fcm_ctrl->index += priv->page_size ? 2048 : 512;
Scott Wood76b10462008-02-06 15:36:21 -0600204
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800205 dev_vdbg(priv->dev, "set_addr: bank=%d, "
206 "elbc_fcm_ctrl->addr=0x%p (0x%p), "
Scott Wood76b10462008-02-06 15:36:21 -0600207 "index %x, pes %d ps %d\n",
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800208 buf_num, elbc_fcm_ctrl->addr, priv->vbase,
209 elbc_fcm_ctrl->index,
Scott Wood76b10462008-02-06 15:36:21 -0600210 chip->phys_erase_shift, chip->page_shift);
211}
212
213/*
214 * execute FCM command and wait for it to complete
215 */
216static int fsl_elbc_run_command(struct mtd_info *mtd)
217{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100218 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100219 struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800220 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
221 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +0300222 struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
Scott Wood76b10462008-02-06 15:36:21 -0600223
224 /* Setup the FMR[OP] to execute without write protection */
225 out_be32(&lbc->fmr, priv->fmr | 3);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800226 if (elbc_fcm_ctrl->use_mdr)
227 out_be32(&lbc->mdr, elbc_fcm_ctrl->mdr);
Scott Wood76b10462008-02-06 15:36:21 -0600228
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800229 dev_vdbg(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600230 "fsl_elbc_run_command: fmr=%08x fir=%08x fcr=%08x\n",
231 in_be32(&lbc->fmr), in_be32(&lbc->fir), in_be32(&lbc->fcr));
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800232 dev_vdbg(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600233 "fsl_elbc_run_command: fbar=%08x fpar=%08x "
234 "fbcr=%08x bank=%d\n",
235 in_be32(&lbc->fbar), in_be32(&lbc->fpar),
236 in_be32(&lbc->fbcr), priv->bank);
237
Mike Hench1938de42008-03-19 12:40:15 -0500238 ctrl->irq_status = 0;
Scott Wood76b10462008-02-06 15:36:21 -0600239 /* execute special operation */
240 out_be32(&lbc->lsor, priv->bank);
241
242 /* wait for FCM complete flag or timeout */
Scott Wood76b10462008-02-06 15:36:21 -0600243 wait_event_timeout(ctrl->irq_wait, ctrl->irq_status,
244 FCM_TIMEOUT_MSECS * HZ/1000);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800245 elbc_fcm_ctrl->status = ctrl->irq_status;
Scott Wood76b10462008-02-06 15:36:21 -0600246 /* store mdr value in case it was needed */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800247 if (elbc_fcm_ctrl->use_mdr)
248 elbc_fcm_ctrl->mdr = in_be32(&lbc->mdr);
Scott Wood76b10462008-02-06 15:36:21 -0600249
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800250 elbc_fcm_ctrl->use_mdr = 0;
Scott Wood76b10462008-02-06 15:36:21 -0600251
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800252 if (elbc_fcm_ctrl->status != LTESR_CC) {
253 dev_info(priv->dev,
Scott Woodc1317f72009-11-13 14:14:15 -0600254 "command failed: fir %x fcr %x status %x mdr %x\n",
255 in_be32(&lbc->fir), in_be32(&lbc->fcr),
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800256 elbc_fcm_ctrl->status, elbc_fcm_ctrl->mdr);
Scott Woodc1317f72009-11-13 14:14:15 -0600257 return -EIO;
258 }
Scott Wood76b10462008-02-06 15:36:21 -0600259
Michael Henchf975c6b2011-07-26 15:07:42 -0500260 if (chip->ecc.mode != NAND_ECC_HW)
261 return 0;
262
Mike Dunn3f91e942012-04-25 12:06:09 -0700263 elbc_fcm_ctrl->max_bitflips = 0;
264
Michael Henchf975c6b2011-07-26 15:07:42 -0500265 if (elbc_fcm_ctrl->read_bytes == mtd->writesize + mtd->oobsize) {
266 uint32_t lteccr = in_be32(&lbc->lteccr);
267 /*
268 * if command was a full page read and the ELBC
269 * has the LTECCR register, then bits 12-15 (ppc order) of
270 * LTECCR indicates which 512 byte sub-pages had fixed errors.
271 * bits 28-31 are uncorrectable errors, marked elsewhere.
272 * for small page nand only 1 bit is used.
273 * if the ELBC doesn't have the lteccr register it reads 0
Mike Dunn3f91e942012-04-25 12:06:09 -0700274 * FIXME: 4 bits can be corrected on NANDs with 2k pages, so
275 * count the number of sub-pages with bitflips and update
276 * ecc_stats.corrected accordingly.
Michael Henchf975c6b2011-07-26 15:07:42 -0500277 */
278 if (lteccr & 0x000F000F)
279 out_be32(&lbc->lteccr, 0x000F000F); /* clear lteccr */
Mike Dunn3f91e942012-04-25 12:06:09 -0700280 if (lteccr & 0x000F0000) {
Michael Henchf975c6b2011-07-26 15:07:42 -0500281 mtd->ecc_stats.corrected++;
Mike Dunn3f91e942012-04-25 12:06:09 -0700282 elbc_fcm_ctrl->max_bitflips = 1;
283 }
Michael Henchf975c6b2011-07-26 15:07:42 -0500284 }
285
Scott Woodc1317f72009-11-13 14:14:15 -0600286 return 0;
Scott Wood76b10462008-02-06 15:36:21 -0600287}
288
289static void fsl_elbc_do_read(struct nand_chip *chip, int oob)
290{
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100291 struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800292 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +0300293 struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
Scott Wood76b10462008-02-06 15:36:21 -0600294
295 if (priv->page_size) {
296 out_be32(&lbc->fir,
Scott Wood476459a2009-11-13 14:13:01 -0600297 (FIR_OP_CM0 << FIR_OP0_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600298 (FIR_OP_CA << FIR_OP1_SHIFT) |
299 (FIR_OP_PA << FIR_OP2_SHIFT) |
Scott Wood476459a2009-11-13 14:13:01 -0600300 (FIR_OP_CM1 << FIR_OP3_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600301 (FIR_OP_RBW << FIR_OP4_SHIFT));
302
303 out_be32(&lbc->fcr, (NAND_CMD_READ0 << FCR_CMD0_SHIFT) |
304 (NAND_CMD_READSTART << FCR_CMD1_SHIFT));
305 } else {
306 out_be32(&lbc->fir,
Scott Wood476459a2009-11-13 14:13:01 -0600307 (FIR_OP_CM0 << FIR_OP0_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600308 (FIR_OP_CA << FIR_OP1_SHIFT) |
309 (FIR_OP_PA << FIR_OP2_SHIFT) |
310 (FIR_OP_RBW << FIR_OP3_SHIFT));
311
312 if (oob)
313 out_be32(&lbc->fcr, NAND_CMD_READOOB << FCR_CMD0_SHIFT);
314 else
315 out_be32(&lbc->fcr, NAND_CMD_READ0 << FCR_CMD0_SHIFT);
316 }
317}
318
319/* cmdfunc send commands to the FCM */
320static void fsl_elbc_cmdfunc(struct mtd_info *mtd, unsigned int command,
321 int column, int page_addr)
322{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100323 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100324 struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800325 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
326 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +0300327 struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
Scott Wood76b10462008-02-06 15:36:21 -0600328
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800329 elbc_fcm_ctrl->use_mdr = 0;
Scott Wood76b10462008-02-06 15:36:21 -0600330
331 /* clear the read buffer */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800332 elbc_fcm_ctrl->read_bytes = 0;
Scott Wood76b10462008-02-06 15:36:21 -0600333 if (command != NAND_CMD_PAGEPROG)
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800334 elbc_fcm_ctrl->index = 0;
Scott Wood76b10462008-02-06 15:36:21 -0600335
336 switch (command) {
337 /* READ0 and READ1 read the entire buffer to use hardware ECC. */
338 case NAND_CMD_READ1:
339 column += 256;
340
341 /* fall-through */
342 case NAND_CMD_READ0:
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800343 dev_dbg(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600344 "fsl_elbc_cmdfunc: NAND_CMD_READ0, page_addr:"
345 " 0x%x, column: 0x%x.\n", page_addr, column);
346
347
348 out_be32(&lbc->fbcr, 0); /* read entire page to enable ECC */
349 set_addr(mtd, 0, page_addr, 0);
350
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800351 elbc_fcm_ctrl->read_bytes = mtd->writesize + mtd->oobsize;
352 elbc_fcm_ctrl->index += column;
Scott Wood76b10462008-02-06 15:36:21 -0600353
354 fsl_elbc_do_read(chip, 0);
355 fsl_elbc_run_command(mtd);
356 return;
357
358 /* READOOB reads only the OOB because no ECC is performed. */
359 case NAND_CMD_READOOB:
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800360 dev_vdbg(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600361 "fsl_elbc_cmdfunc: NAND_CMD_READOOB, page_addr:"
362 " 0x%x, column: 0x%x.\n", page_addr, column);
363
364 out_be32(&lbc->fbcr, mtd->oobsize - column);
365 set_addr(mtd, column, page_addr, 1);
366
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800367 elbc_fcm_ctrl->read_bytes = mtd->writesize + mtd->oobsize;
Scott Wood76b10462008-02-06 15:36:21 -0600368
369 fsl_elbc_do_read(chip, 1);
370 fsl_elbc_run_command(mtd);
371 return;
372
Scott Wood76b10462008-02-06 15:36:21 -0600373 case NAND_CMD_READID:
Shengzhou Liuf57eb5c2011-12-12 17:40:53 +0800374 case NAND_CMD_PARAM:
375 dev_vdbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD %x\n", command);
Scott Wood76b10462008-02-06 15:36:21 -0600376
Scott Wood476459a2009-11-13 14:13:01 -0600377 out_be32(&lbc->fir, (FIR_OP_CM0 << FIR_OP0_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600378 (FIR_OP_UA << FIR_OP1_SHIFT) |
379 (FIR_OP_RBW << FIR_OP2_SHIFT));
Shengzhou Liuf57eb5c2011-12-12 17:40:53 +0800380 out_be32(&lbc->fcr, command << FCR_CMD0_SHIFT);
381 /*
382 * although currently it's 8 bytes for READID, we always read
383 * the maximum 256 bytes(for PARAM)
384 */
385 out_be32(&lbc->fbcr, 256);
386 elbc_fcm_ctrl->read_bytes = 256;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800387 elbc_fcm_ctrl->use_mdr = 1;
Shengzhou Liuf57eb5c2011-12-12 17:40:53 +0800388 elbc_fcm_ctrl->mdr = column;
Scott Wood76b10462008-02-06 15:36:21 -0600389 set_addr(mtd, 0, 0, 0);
390 fsl_elbc_run_command(mtd);
391 return;
392
393 /* ERASE1 stores the block and page address */
394 case NAND_CMD_ERASE1:
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800395 dev_vdbg(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600396 "fsl_elbc_cmdfunc: NAND_CMD_ERASE1, "
397 "page_addr: 0x%x.\n", page_addr);
398 set_addr(mtd, 0, page_addr, 0);
399 return;
400
401 /* ERASE2 uses the block and page address from ERASE1 */
402 case NAND_CMD_ERASE2:
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800403 dev_vdbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD_ERASE2.\n");
Scott Wood76b10462008-02-06 15:36:21 -0600404
405 out_be32(&lbc->fir,
Scott Wood476459a2009-11-13 14:13:01 -0600406 (FIR_OP_CM0 << FIR_OP0_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600407 (FIR_OP_PA << FIR_OP1_SHIFT) |
Scott Wood476459a2009-11-13 14:13:01 -0600408 (FIR_OP_CM2 << FIR_OP2_SHIFT) |
409 (FIR_OP_CW1 << FIR_OP3_SHIFT) |
410 (FIR_OP_RS << FIR_OP4_SHIFT));
Scott Wood76b10462008-02-06 15:36:21 -0600411
412 out_be32(&lbc->fcr,
413 (NAND_CMD_ERASE1 << FCR_CMD0_SHIFT) |
Scott Wood476459a2009-11-13 14:13:01 -0600414 (NAND_CMD_STATUS << FCR_CMD1_SHIFT) |
415 (NAND_CMD_ERASE2 << FCR_CMD2_SHIFT));
Scott Wood76b10462008-02-06 15:36:21 -0600416
417 out_be32(&lbc->fbcr, 0);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800418 elbc_fcm_ctrl->read_bytes = 0;
419 elbc_fcm_ctrl->use_mdr = 1;
Scott Wood76b10462008-02-06 15:36:21 -0600420
421 fsl_elbc_run_command(mtd);
422 return;
423
424 /* SEQIN sets up the addr buffer and all registers except the length */
425 case NAND_CMD_SEQIN: {
426 __be32 fcr;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800427 dev_vdbg(priv->dev,
428 "fsl_elbc_cmdfunc: NAND_CMD_SEQIN/PAGE_PROG, "
Scott Wood76b10462008-02-06 15:36:21 -0600429 "page_addr: 0x%x, column: 0x%x.\n",
430 page_addr, column);
431
Sergej.Stepanov@ids.deeeda6672010-11-23 18:38:36 +0100432 elbc_fcm_ctrl->column = column;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800433 elbc_fcm_ctrl->use_mdr = 1;
Scott Wood476459a2009-11-13 14:13:01 -0600434
Liu Shuoa9a552f2011-12-04 12:31:36 +0800435 if (column >= mtd->writesize) {
436 /* OOB area */
437 column -= mtd->writesize;
438 elbc_fcm_ctrl->oob = 1;
439 } else {
440 WARN_ON(column != 0);
441 elbc_fcm_ctrl->oob = 0;
442 }
443
Scott Wood476459a2009-11-13 14:13:01 -0600444 fcr = (NAND_CMD_STATUS << FCR_CMD1_SHIFT) |
445 (NAND_CMD_SEQIN << FCR_CMD2_SHIFT) |
446 (NAND_CMD_PAGEPROG << FCR_CMD3_SHIFT);
Scott Wood76b10462008-02-06 15:36:21 -0600447
Scott Wood76b10462008-02-06 15:36:21 -0600448 if (priv->page_size) {
449 out_be32(&lbc->fir,
Scott Wood476459a2009-11-13 14:13:01 -0600450 (FIR_OP_CM2 << FIR_OP0_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600451 (FIR_OP_CA << FIR_OP1_SHIFT) |
452 (FIR_OP_PA << FIR_OP2_SHIFT) |
453 (FIR_OP_WB << FIR_OP3_SHIFT) |
Scott Wood476459a2009-11-13 14:13:01 -0600454 (FIR_OP_CM3 << FIR_OP4_SHIFT) |
455 (FIR_OP_CW1 << FIR_OP5_SHIFT) |
456 (FIR_OP_RS << FIR_OP6_SHIFT));
Scott Wood76b10462008-02-06 15:36:21 -0600457 } else {
458 out_be32(&lbc->fir,
Scott Wood476459a2009-11-13 14:13:01 -0600459 (FIR_OP_CM0 << FIR_OP0_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600460 (FIR_OP_CM2 << FIR_OP1_SHIFT) |
461 (FIR_OP_CA << FIR_OP2_SHIFT) |
462 (FIR_OP_PA << FIR_OP3_SHIFT) |
463 (FIR_OP_WB << FIR_OP4_SHIFT) |
Scott Wood476459a2009-11-13 14:13:01 -0600464 (FIR_OP_CM3 << FIR_OP5_SHIFT) |
465 (FIR_OP_CW1 << FIR_OP6_SHIFT) |
466 (FIR_OP_RS << FIR_OP7_SHIFT));
Scott Wood76b10462008-02-06 15:36:21 -0600467
Liu Shuoa9a552f2011-12-04 12:31:36 +0800468 if (elbc_fcm_ctrl->oob)
Scott Wood76b10462008-02-06 15:36:21 -0600469 /* OOB area --> READOOB */
Scott Wood76b10462008-02-06 15:36:21 -0600470 fcr |= NAND_CMD_READOOB << FCR_CMD0_SHIFT;
Liu Shuoa9a552f2011-12-04 12:31:36 +0800471 else
Scott Wood76b10462008-02-06 15:36:21 -0600472 /* First 256 bytes --> READ0 */
473 fcr |= NAND_CMD_READ0 << FCR_CMD0_SHIFT;
Scott Wood76b10462008-02-06 15:36:21 -0600474 }
475
476 out_be32(&lbc->fcr, fcr);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800477 set_addr(mtd, column, page_addr, elbc_fcm_ctrl->oob);
Scott Wood76b10462008-02-06 15:36:21 -0600478 return;
479 }
480
481 /* PAGEPROG reuses all of the setup from SEQIN and adds the length */
482 case NAND_CMD_PAGEPROG: {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800483 dev_vdbg(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600484 "fsl_elbc_cmdfunc: NAND_CMD_PAGEPROG "
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800485 "writing %d bytes.\n", elbc_fcm_ctrl->index);
Scott Wood76b10462008-02-06 15:36:21 -0600486
487 /* if the write did not start at 0 or is not a full page
488 * then set the exact length, otherwise use a full page
489 * write so the HW generates the ECC.
490 */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800491 if (elbc_fcm_ctrl->oob || elbc_fcm_ctrl->column != 0 ||
Mike Hench52a474d2011-07-05 19:14:48 -0400492 elbc_fcm_ctrl->index != mtd->writesize + mtd->oobsize)
Liu Shuoe32de762011-12-04 12:31:37 +0800493 out_be32(&lbc->fbcr,
494 elbc_fcm_ctrl->index - elbc_fcm_ctrl->column);
Mike Hench52a474d2011-07-05 19:14:48 -0400495 else
Scott Wood76b10462008-02-06 15:36:21 -0600496 out_be32(&lbc->fbcr, 0);
Scott Wood76b10462008-02-06 15:36:21 -0600497
498 fsl_elbc_run_command(mtd);
Scott Wood76b10462008-02-06 15:36:21 -0600499 return;
500 }
501
502 /* CMD_STATUS must read the status byte while CEB is active */
503 /* Note - it does not wait for the ready line */
504 case NAND_CMD_STATUS:
505 out_be32(&lbc->fir,
506 (FIR_OP_CM0 << FIR_OP0_SHIFT) |
507 (FIR_OP_RBW << FIR_OP1_SHIFT));
508 out_be32(&lbc->fcr, NAND_CMD_STATUS << FCR_CMD0_SHIFT);
509 out_be32(&lbc->fbcr, 1);
510 set_addr(mtd, 0, 0, 0);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800511 elbc_fcm_ctrl->read_bytes = 1;
Scott Wood76b10462008-02-06 15:36:21 -0600512
513 fsl_elbc_run_command(mtd);
514
515 /* The chip always seems to report that it is
516 * write-protected, even when it is not.
517 */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800518 setbits8(elbc_fcm_ctrl->addr, NAND_STATUS_WP);
Scott Wood76b10462008-02-06 15:36:21 -0600519 return;
520
521 /* RESET without waiting for the ready line */
522 case NAND_CMD_RESET:
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800523 dev_dbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD_RESET.\n");
Scott Wood76b10462008-02-06 15:36:21 -0600524 out_be32(&lbc->fir, FIR_OP_CM0 << FIR_OP0_SHIFT);
525 out_be32(&lbc->fcr, NAND_CMD_RESET << FCR_CMD0_SHIFT);
526 fsl_elbc_run_command(mtd);
527 return;
528
529 default:
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800530 dev_err(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600531 "fsl_elbc_cmdfunc: error, unsupported command 0x%x.\n",
532 command);
533 }
534}
535
536static void fsl_elbc_select_chip(struct mtd_info *mtd, int chip)
537{
538 /* The hardware does not seem to support multiple
539 * chips per bank.
540 */
541}
542
543/*
544 * Write buf to the FCM Controller Data Buffer
545 */
546static void fsl_elbc_write_buf(struct mtd_info *mtd, const u8 *buf, int len)
547{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100548 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100549 struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800550 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
Scott Wood76b10462008-02-06 15:36:21 -0600551 unsigned int bufsize = mtd->writesize + mtd->oobsize;
552
Anton Vorontsov0ff66312008-03-28 22:10:54 +0300553 if (len <= 0) {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800554 dev_err(priv->dev, "write_buf of %d bytes", len);
555 elbc_fcm_ctrl->status = 0;
Scott Wood76b10462008-02-06 15:36:21 -0600556 return;
557 }
558
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800559 if ((unsigned int)len > bufsize - elbc_fcm_ctrl->index) {
560 dev_err(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600561 "write_buf beyond end of buffer "
562 "(%d requested, %u available)\n",
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800563 len, bufsize - elbc_fcm_ctrl->index);
564 len = bufsize - elbc_fcm_ctrl->index;
Scott Wood76b10462008-02-06 15:36:21 -0600565 }
566
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800567 memcpy_toio(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index], buf, len);
Anton Vorontsov0ff66312008-03-28 22:10:54 +0300568 /*
569 * This is workaround for the weird elbc hangs during nand write,
570 * Scott Wood says: "...perhaps difference in how long it takes a
571 * write to make it through the localbus compared to a write to IMMR
572 * is causing problems, and sync isn't helping for some reason."
573 * Reading back the last byte helps though.
574 */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800575 in_8(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index] + len - 1);
Anton Vorontsov0ff66312008-03-28 22:10:54 +0300576
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800577 elbc_fcm_ctrl->index += len;
Scott Wood76b10462008-02-06 15:36:21 -0600578}
579
580/*
581 * read a byte from either the FCM hardware buffer if it has any data left
582 * otherwise issue a command to read a single byte.
583 */
584static u8 fsl_elbc_read_byte(struct mtd_info *mtd)
585{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100586 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100587 struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800588 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
Scott Wood76b10462008-02-06 15:36:21 -0600589
590 /* If there are still bytes in the FCM, then use the next byte. */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800591 if (elbc_fcm_ctrl->index < elbc_fcm_ctrl->read_bytes)
592 return in_8(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index++]);
Scott Wood76b10462008-02-06 15:36:21 -0600593
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800594 dev_err(priv->dev, "read_byte beyond end of buffer\n");
Scott Wood76b10462008-02-06 15:36:21 -0600595 return ERR_BYTE;
596}
597
598/*
599 * Read from the FCM Controller Data Buffer
600 */
601static void fsl_elbc_read_buf(struct mtd_info *mtd, u8 *buf, int len)
602{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100603 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100604 struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800605 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
Scott Wood76b10462008-02-06 15:36:21 -0600606 int avail;
607
608 if (len < 0)
609 return;
610
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800611 avail = min((unsigned int)len,
612 elbc_fcm_ctrl->read_bytes - elbc_fcm_ctrl->index);
613 memcpy_fromio(buf, &elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index], avail);
614 elbc_fcm_ctrl->index += avail;
Scott Wood76b10462008-02-06 15:36:21 -0600615
616 if (len > avail)
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800617 dev_err(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600618 "read_buf beyond end of buffer "
619 "(%d requested, %d available)\n",
620 len, avail);
621}
622
Scott Wood76b10462008-02-06 15:36:21 -0600623/* This function is called after Program and Erase Operations to
624 * check for success or failure.
625 */
626static int fsl_elbc_wait(struct mtd_info *mtd, struct nand_chip *chip)
627{
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100628 struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800629 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
Scott Wood76b10462008-02-06 15:36:21 -0600630
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800631 if (elbc_fcm_ctrl->status != LTESR_CC)
Scott Wood76b10462008-02-06 15:36:21 -0600632 return NAND_STATUS_FAIL;
633
634 /* The chip always seems to report that it is
635 * write-protected, even when it is not.
636 */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800637 return (elbc_fcm_ctrl->mdr & 0xff) | NAND_STATUS_WP;
Scott Wood76b10462008-02-06 15:36:21 -0600638}
639
640static int fsl_elbc_chip_init_tail(struct mtd_info *mtd)
641{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100642 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100643 struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800644 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +0300645 struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
Scott Wood76b10462008-02-06 15:36:21 -0600646 unsigned int al;
647
648 /* calculate FMR Address Length field */
649 al = 0;
650 if (chip->pagemask & 0xffff0000)
651 al++;
652 if (chip->pagemask & 0xff000000)
653 al++;
654
Shengzhou Liud8251102011-12-12 17:40:52 +0800655 priv->fmr |= al << FMR_AL_SHIFT;
Scott Wood76b10462008-02-06 15:36:21 -0600656
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800657 dev_dbg(priv->dev, "fsl_elbc_init: nand->numchips = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600658 chip->numchips);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800659 dev_dbg(priv->dev, "fsl_elbc_init: nand->chipsize = %lld\n",
Scott Wood76b10462008-02-06 15:36:21 -0600660 chip->chipsize);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800661 dev_dbg(priv->dev, "fsl_elbc_init: nand->pagemask = %8x\n",
Scott Wood76b10462008-02-06 15:36:21 -0600662 chip->pagemask);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800663 dev_dbg(priv->dev, "fsl_elbc_init: nand->chip_delay = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600664 chip->chip_delay);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800665 dev_dbg(priv->dev, "fsl_elbc_init: nand->badblockpos = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600666 chip->badblockpos);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800667 dev_dbg(priv->dev, "fsl_elbc_init: nand->chip_shift = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600668 chip->chip_shift);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800669 dev_dbg(priv->dev, "fsl_elbc_init: nand->page_shift = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600670 chip->page_shift);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800671 dev_dbg(priv->dev, "fsl_elbc_init: nand->phys_erase_shift = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600672 chip->phys_erase_shift);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800673 dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.mode = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600674 chip->ecc.mode);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800675 dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.steps = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600676 chip->ecc.steps);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800677 dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.bytes = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600678 chip->ecc.bytes);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800679 dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.total = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600680 chip->ecc.total);
Boris Brezillonc2e197b2016-02-03 20:01:04 +0100681 dev_dbg(priv->dev, "fsl_elbc_init: mtd->ooblayout = %p\n",
682 mtd->ooblayout);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800683 dev_dbg(priv->dev, "fsl_elbc_init: mtd->flags = %08x\n", mtd->flags);
684 dev_dbg(priv->dev, "fsl_elbc_init: mtd->size = %lld\n", mtd->size);
685 dev_dbg(priv->dev, "fsl_elbc_init: mtd->erasesize = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600686 mtd->erasesize);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800687 dev_dbg(priv->dev, "fsl_elbc_init: mtd->writesize = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600688 mtd->writesize);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800689 dev_dbg(priv->dev, "fsl_elbc_init: mtd->oobsize = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600690 mtd->oobsize);
691
692 /* adjust Option Register and ECC to match Flash page size */
693 if (mtd->writesize == 512) {
694 priv->page_size = 0;
Mike Hench1938de42008-03-19 12:40:15 -0500695 clrbits32(&lbc->bank[priv->bank].or, OR_FCM_PGS);
Scott Wood76b10462008-02-06 15:36:21 -0600696 } else if (mtd->writesize == 2048) {
697 priv->page_size = 1;
698 setbits32(&lbc->bank[priv->bank].or, OR_FCM_PGS);
Scott Wood76b10462008-02-06 15:36:21 -0600699 } else {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800700 dev_err(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600701 "fsl_elbc_init: page size %d is not supported\n",
702 mtd->writesize);
703 return -1;
704 }
705
Scott Wood76b10462008-02-06 15:36:21 -0600706 return 0;
707}
708
Brian Norris1fbb9382012-05-02 10:14:55 -0700709static int fsl_elbc_read_page(struct mtd_info *mtd, struct nand_chip *chip,
710 uint8_t *buf, int oob_required, int page)
Scott Wood76b10462008-02-06 15:36:21 -0600711{
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100712 struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
Mike Dunn3f91e942012-04-25 12:06:09 -0700713 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
714 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
715
Scott Wood76b10462008-02-06 15:36:21 -0600716 fsl_elbc_read_buf(mtd, buf, mtd->writesize);
Brian Norrisd112dc72012-05-02 10:15:00 -0700717 if (oob_required)
718 fsl_elbc_read_buf(mtd, chip->oob_poi, mtd->oobsize);
Scott Wood76b10462008-02-06 15:36:21 -0600719
720 if (fsl_elbc_wait(mtd, chip) & NAND_STATUS_FAIL)
721 mtd->ecc_stats.failed++;
722
Mike Dunn3f91e942012-04-25 12:06:09 -0700723 return elbc_fcm_ctrl->max_bitflips;
Scott Wood76b10462008-02-06 15:36:21 -0600724}
725
726/* ECC will be calculated automatically, and errors will be detected in
727 * waitfunc.
728 */
Josh Wufdbad98d2012-06-25 18:07:45 +0800729static int fsl_elbc_write_page(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200730 const uint8_t *buf, int oob_required, int page)
Scott Wood76b10462008-02-06 15:36:21 -0600731{
Scott Wood76b10462008-02-06 15:36:21 -0600732 fsl_elbc_write_buf(mtd, buf, mtd->writesize);
733 fsl_elbc_write_buf(mtd, chip->oob_poi, mtd->oobsize);
Josh Wufdbad98d2012-06-25 18:07:45 +0800734
735 return 0;
Scott Wood76b10462008-02-06 15:36:21 -0600736}
737
Pekon Guptaf034d872014-05-06 09:41:32 +0530738/* ECC will be calculated automatically, and errors will be detected in
739 * waitfunc.
740 */
741static int fsl_elbc_write_subpage(struct mtd_info *mtd, struct nand_chip *chip,
742 uint32_t offset, uint32_t data_len,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200743 const uint8_t *buf, int oob_required, int page)
Pekon Guptaf034d872014-05-06 09:41:32 +0530744{
745 fsl_elbc_write_buf(mtd, buf, mtd->writesize);
746 fsl_elbc_write_buf(mtd, chip->oob_poi, mtd->oobsize);
747
748 return 0;
749}
750
Scott Wood76b10462008-02-06 15:36:21 -0600751static int fsl_elbc_chip_init(struct fsl_elbc_mtd *priv)
752{
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800753 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +0300754 struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800755 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
Scott Wood76b10462008-02-06 15:36:21 -0600756 struct nand_chip *chip = &priv->chip;
Boris BREZILLON18ba50c2015-12-10 09:00:02 +0100757 struct mtd_info *mtd = nand_to_mtd(chip);
Scott Wood76b10462008-02-06 15:36:21 -0600758
759 dev_dbg(priv->dev, "eLBC Set Information for bank %d\n", priv->bank);
760
761 /* Fill in fsl_elbc_mtd structure */
Boris BREZILLON18ba50c2015-12-10 09:00:02 +0100762 mtd->dev.parent = priv->dev;
Brian Norrisa61ae812015-10-30 20:33:25 -0700763 nand_set_flash_node(chip, priv->dev->of_node);
Jason Jin03ed1072008-12-09 14:32:31 +0800764
Shengzhou Liud8251102011-12-12 17:40:52 +0800765 /* set timeout to maximum */
766 priv->fmr = 15 << FMR_CWTO_SHIFT;
767 if (in_be32(&lbc->bank[priv->bank].or) & OR_FCM_PGS)
768 priv->fmr |= FMR_ECCM;
Scott Wood76b10462008-02-06 15:36:21 -0600769
770 /* fill in nand_chip structure */
771 /* set up function call table */
772 chip->read_byte = fsl_elbc_read_byte;
773 chip->write_buf = fsl_elbc_write_buf;
774 chip->read_buf = fsl_elbc_read_buf;
Scott Wood76b10462008-02-06 15:36:21 -0600775 chip->select_chip = fsl_elbc_select_chip;
776 chip->cmdfunc = fsl_elbc_cmdfunc;
777 chip->waitfunc = fsl_elbc_wait;
778
Anton Vorontsovec6e0ea2008-06-27 23:04:13 +0400779 chip->bbt_td = &bbt_main_descr;
780 chip->bbt_md = &bbt_mirror_descr;
781
Scott Wood76b10462008-02-06 15:36:21 -0600782 /* set up nand options */
Brian Norrisbb9ebd42011-05-31 16:31:23 -0700783 chip->bbt_options = NAND_BBT_USE_FLASH;
Scott Wood76b10462008-02-06 15:36:21 -0600784
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800785 chip->controller = &elbc_fcm_ctrl->controller;
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100786 nand_set_controller_data(chip, priv);
Scott Wood76b10462008-02-06 15:36:21 -0600787
788 chip->ecc.read_page = fsl_elbc_read_page;
789 chip->ecc.write_page = fsl_elbc_write_page;
Pekon Guptaf034d872014-05-06 09:41:32 +0530790 chip->ecc.write_subpage = fsl_elbc_write_subpage;
Scott Wood76b10462008-02-06 15:36:21 -0600791
792 /* If CS Base Register selects full hardware ECC then use it */
793 if ((in_be32(&lbc->bank[priv->bank].br) & BR_DECC) ==
794 BR_DECC_CHK_GEN) {
795 chip->ecc.mode = NAND_ECC_HW;
Boris Brezillonc2e197b2016-02-03 20:01:04 +0100796 mtd_set_ooblayout(mtd, &fsl_elbc_ooblayout_ops);
Scott Wood76b10462008-02-06 15:36:21 -0600797 chip->ecc.size = 512;
798 chip->ecc.bytes = 3;
Mike Dunn6a918ba2012-03-11 14:21:11 -0700799 chip->ecc.strength = 1;
Scott Wood76b10462008-02-06 15:36:21 -0600800 } else {
801 /* otherwise fall back to default software ECC */
802 chip->ecc.mode = NAND_ECC_SOFT;
Rafał Miłeckie99b0d92016-04-13 14:07:02 +0200803 chip->ecc.algo = NAND_ECC_HAMMING;
Scott Wood76b10462008-02-06 15:36:21 -0600804 }
805
806 return 0;
807}
808
809static int fsl_elbc_chip_remove(struct fsl_elbc_mtd *priv)
810{
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800811 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
Boris BREZILLON18ba50c2015-12-10 09:00:02 +0100812 struct mtd_info *mtd = nand_to_mtd(&priv->chip);
Scott Wood76b10462008-02-06 15:36:21 -0600813
Boris BREZILLON18ba50c2015-12-10 09:00:02 +0100814 nand_release(mtd);
815
816 kfree(mtd->name);
Anton Vorontsov9ebed3e2008-03-18 19:34:03 +0300817
Scott Wood76b10462008-02-06 15:36:21 -0600818 if (priv->vbase)
819 iounmap(priv->vbase);
820
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800821 elbc_fcm_ctrl->chips[priv->bank] = NULL;
Scott Wood76b10462008-02-06 15:36:21 -0600822 kfree(priv);
Scott Wood76b10462008-02-06 15:36:21 -0600823 return 0;
824}
825
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800826static DEFINE_MUTEX(fsl_elbc_nand_mutex);
827
Bill Pemberton06f25512012-11-19 13:23:07 -0500828static int fsl_elbc_nand_probe(struct platform_device *pdev)
Scott Wood76b10462008-02-06 15:36:21 -0600829{
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800830 struct fsl_lbc_regs __iomem *lbc;
Scott Wood76b10462008-02-06 15:36:21 -0600831 struct fsl_elbc_mtd *priv;
832 struct resource res;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800833 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl;
Scott Wood76b10462008-02-06 15:36:21 -0600834 static const char *part_probe_types[]
Dmitry Eremin-Solenikovb6b0fae2011-05-30 01:02:22 +0400835 = { "cmdlinepart", "RedBoot", "ofpart", NULL };
Scott Wood76b10462008-02-06 15:36:21 -0600836 int ret;
837 int bank;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800838 struct device *dev;
839 struct device_node *node = pdev->dev.of_node;
Boris BREZILLON18ba50c2015-12-10 09:00:02 +0100840 struct mtd_info *mtd;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800841
842 if (!fsl_lbc_ctrl_dev || !fsl_lbc_ctrl_dev->regs)
843 return -ENODEV;
844 lbc = fsl_lbc_ctrl_dev->regs;
845 dev = fsl_lbc_ctrl_dev->dev;
Scott Wood76b10462008-02-06 15:36:21 -0600846
847 /* get, allocate and map the memory resource */
848 ret = of_address_to_resource(node, 0, &res);
849 if (ret) {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800850 dev_err(dev, "failed to get resource\n");
Scott Wood76b10462008-02-06 15:36:21 -0600851 return ret;
852 }
853
854 /* find which chip select it is connected to */
855 for (bank = 0; bank < MAX_BANKS; bank++)
856 if ((in_be32(&lbc->bank[bank].br) & BR_V) &&
857 (in_be32(&lbc->bank[bank].br) & BR_MSEL) == BR_MS_FCM &&
858 (in_be32(&lbc->bank[bank].br) &
859 in_be32(&lbc->bank[bank].or) & BR_BA)
Lan Chunhe-B258060b824d22010-10-18 15:22:32 +0800860 == fsl_lbc_addr(res.start))
Scott Wood76b10462008-02-06 15:36:21 -0600861 break;
862
863 if (bank >= MAX_BANKS) {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800864 dev_err(dev, "address did not match any chip selects\n");
Scott Wood76b10462008-02-06 15:36:21 -0600865 return -ENODEV;
866 }
867
868 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
869 if (!priv)
870 return -ENOMEM;
871
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800872 mutex_lock(&fsl_elbc_nand_mutex);
873 if (!fsl_lbc_ctrl_dev->nand) {
874 elbc_fcm_ctrl = kzalloc(sizeof(*elbc_fcm_ctrl), GFP_KERNEL);
875 if (!elbc_fcm_ctrl) {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800876 mutex_unlock(&fsl_elbc_nand_mutex);
877 ret = -ENOMEM;
878 goto err;
879 }
880 elbc_fcm_ctrl->counter++;
881
882 spin_lock_init(&elbc_fcm_ctrl->controller.lock);
883 init_waitqueue_head(&elbc_fcm_ctrl->controller.wq);
884 fsl_lbc_ctrl_dev->nand = elbc_fcm_ctrl;
885 } else {
886 elbc_fcm_ctrl = fsl_lbc_ctrl_dev->nand;
887 }
888 mutex_unlock(&fsl_elbc_nand_mutex);
889
890 elbc_fcm_ctrl->chips[bank] = priv;
Scott Wood76b10462008-02-06 15:36:21 -0600891 priv->bank = bank;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800892 priv->ctrl = fsl_lbc_ctrl_dev;
Scott Wood874d72c2012-06-06 18:36:39 -0500893 priv->dev = &pdev->dev;
894 dev_set_drvdata(priv->dev, priv);
Scott Wood76b10462008-02-06 15:36:21 -0600895
H Hartley Sweeten8a19b552009-12-14 16:19:44 -0500896 priv->vbase = ioremap(res.start, resource_size(&res));
Scott Wood76b10462008-02-06 15:36:21 -0600897 if (!priv->vbase) {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800898 dev_err(dev, "failed to map chip region\n");
Scott Wood76b10462008-02-06 15:36:21 -0600899 ret = -ENOMEM;
900 goto err;
901 }
902
Boris BREZILLON18ba50c2015-12-10 09:00:02 +0100903 mtd = nand_to_mtd(&priv->chip);
904 mtd->name = kasprintf(GFP_KERNEL, "%llx.flash", (u64)res.start);
905 if (!nand_to_mtd(&priv->chip)->name) {
Anton Vorontsov9ebed3e2008-03-18 19:34:03 +0300906 ret = -ENOMEM;
907 goto err;
908 }
909
Scott Wood76b10462008-02-06 15:36:21 -0600910 ret = fsl_elbc_chip_init(priv);
911 if (ret)
912 goto err;
913
Boris BREZILLON18ba50c2015-12-10 09:00:02 +0100914 ret = nand_scan_ident(mtd, 1, NULL);
Scott Wood76b10462008-02-06 15:36:21 -0600915 if (ret)
916 goto err;
917
Boris BREZILLON18ba50c2015-12-10 09:00:02 +0100918 ret = fsl_elbc_chip_init_tail(mtd);
Scott Wood76b10462008-02-06 15:36:21 -0600919 if (ret)
920 goto err;
921
Boris BREZILLON18ba50c2015-12-10 09:00:02 +0100922 ret = nand_scan_tail(mtd);
Scott Wood76b10462008-02-06 15:36:21 -0600923 if (ret)
924 goto err;
925
Scott Wood76b10462008-02-06 15:36:21 -0600926 /* First look for RedBoot table or partitions on the command
927 * line, these take precedence over device tree information */
Boris BREZILLON18ba50c2015-12-10 09:00:02 +0100928 mtd_device_parse_register(mtd, part_probe_types, NULL,
Dmitry Eremin-Solenikov99add422011-06-02 18:00:36 +0400929 NULL, 0);
Scott Wood76b10462008-02-06 15:36:21 -0600930
Stephen Rothwell4712fff2009-01-21 13:16:28 +0000931 printk(KERN_INFO "eLBC NAND device at 0x%llx, bank %d\n",
932 (unsigned long long)res.start, priv->bank);
Scott Wood76b10462008-02-06 15:36:21 -0600933 return 0;
934
935err:
936 fsl_elbc_chip_remove(priv);
937 return ret;
938}
939
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800940static int fsl_elbc_nand_remove(struct platform_device *pdev)
Scott Wood76b10462008-02-06 15:36:21 -0600941{
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800942 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = fsl_lbc_ctrl_dev->nand;
Scott Wood874d72c2012-06-06 18:36:39 -0500943 struct fsl_elbc_mtd *priv = dev_get_drvdata(&pdev->dev);
944
945 fsl_elbc_chip_remove(priv);
Scott Wood76b10462008-02-06 15:36:21 -0600946
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800947 mutex_lock(&fsl_elbc_nand_mutex);
948 elbc_fcm_ctrl->counter--;
949 if (!elbc_fcm_ctrl->counter) {
950 fsl_lbc_ctrl_dev->nand = NULL;
951 kfree(elbc_fcm_ctrl);
Scott Wood76b10462008-02-06 15:36:21 -0600952 }
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800953 mutex_unlock(&fsl_elbc_nand_mutex);
Scott Wood76b10462008-02-06 15:36:21 -0600954
955 return 0;
956
Scott Wood76b10462008-02-06 15:36:21 -0600957}
958
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800959static const struct of_device_id fsl_elbc_nand_match[] = {
960 { .compatible = "fsl,elbc-fcm-nand", },
Scott Wood76b10462008-02-06 15:36:21 -0600961 {}
962};
Luis de Bethencourt030a70b2015-09-18 00:11:59 +0200963MODULE_DEVICE_TABLE(of, fsl_elbc_nand_match);
Scott Wood76b10462008-02-06 15:36:21 -0600964
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800965static struct platform_driver fsl_elbc_nand_driver = {
Scott Wood76b10462008-02-06 15:36:21 -0600966 .driver = {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800967 .name = "fsl,elbc-fcm-nand",
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800968 .of_match_table = fsl_elbc_nand_match,
Scott Wood76b10462008-02-06 15:36:21 -0600969 },
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800970 .probe = fsl_elbc_nand_probe,
971 .remove = fsl_elbc_nand_remove,
Scott Wood76b10462008-02-06 15:36:21 -0600972};
973
Axel Linf99640d2011-11-27 20:45:03 +0800974module_platform_driver(fsl_elbc_nand_driver);
Scott Wood76b10462008-02-06 15:36:21 -0600975
976MODULE_LICENSE("GPL");
977MODULE_AUTHOR("Freescale");
978MODULE_DESCRIPTION("Freescale Enhanced Local Bus Controller MTD NAND driver");