blob: a642272541517b4e7f57b092d385fcca45848005 [file] [log] [blame]
Philipp Zabel1c44f5f2008-02-04 22:28:22 -08001/*
2 * linux/arch/arm/mach-pxa/gpio.c
3 *
4 * Generic PXA GPIO handling
5 *
6 * Author: Nicolas Pitre
7 * Created: Jun 15, 2001
8 * Copyright: MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/init.h>
16#include <linux/module.h>
eric miaoe3630db2008-03-04 11:42:26 +080017#include <linux/irq.h>
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080018
19#include <asm/gpio.h>
20#include <asm/hardware.h>
21#include <asm/io.h>
22#include <asm/arch/pxa-regs.h>
23
24#include "generic.h"
25
26
27struct pxa_gpio_chip {
28 struct gpio_chip chip;
29 void __iomem *regbase;
30};
31
32int pxa_last_gpio;
33
34/*
35 * Configure pins for GPIO or other functions
36 */
37int pxa_gpio_mode(int gpio_mode)
38{
39 unsigned long flags;
40 int gpio = gpio_mode & GPIO_MD_MASK_NR;
41 int fn = (gpio_mode & GPIO_MD_MASK_FN) >> 8;
42 int gafr;
43
44 if (gpio > pxa_last_gpio)
45 return -EINVAL;
46
47 local_irq_save(flags);
48 if (gpio_mode & GPIO_DFLT_LOW)
49 GPCR(gpio) = GPIO_bit(gpio);
50 else if (gpio_mode & GPIO_DFLT_HIGH)
51 GPSR(gpio) = GPIO_bit(gpio);
52 if (gpio_mode & GPIO_MD_MASK_DIR)
53 GPDR(gpio) |= GPIO_bit(gpio);
54 else
55 GPDR(gpio) &= ~GPIO_bit(gpio);
56 gafr = GAFR(gpio) & ~(0x3 << (((gpio) & 0xf)*2));
57 GAFR(gpio) = gafr | (fn << (((gpio) & 0xf)*2));
58 local_irq_restore(flags);
59
60 return 0;
61}
62EXPORT_SYMBOL(pxa_gpio_mode);
63
64static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
65{
66 unsigned long flags;
67 u32 mask = 1 << offset;
68 u32 value;
69 struct pxa_gpio_chip *pxa;
70 void __iomem *gpdr;
71
72 pxa = container_of(chip, struct pxa_gpio_chip, chip);
73 gpdr = pxa->regbase + GPDR_OFFSET;
74 local_irq_save(flags);
75 value = __raw_readl(gpdr);
76 value &= ~mask;
77 __raw_writel(value, gpdr);
78 local_irq_restore(flags);
79
80 return 0;
81}
82
83static int pxa_gpio_direction_output(struct gpio_chip *chip,
84 unsigned offset, int value)
85{
86 unsigned long flags;
87 u32 mask = 1 << offset;
88 u32 tmp;
89 struct pxa_gpio_chip *pxa;
90 void __iomem *gpdr;
91
92 pxa = container_of(chip, struct pxa_gpio_chip, chip);
93 __raw_writel(mask,
94 pxa->regbase + (value ? GPSR_OFFSET : GPCR_OFFSET));
95 gpdr = pxa->regbase + GPDR_OFFSET;
96 local_irq_save(flags);
97 tmp = __raw_readl(gpdr);
98 tmp |= mask;
99 __raw_writel(tmp, gpdr);
100 local_irq_restore(flags);
101
102 return 0;
103}
104
105/*
106 * Return GPIO level
107 */
108static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset)
109{
110 u32 mask = 1 << offset;
111 struct pxa_gpio_chip *pxa;
112
113 pxa = container_of(chip, struct pxa_gpio_chip, chip);
114 return __raw_readl(pxa->regbase + GPLR_OFFSET) & mask;
115}
116
117/*
118 * Set output GPIO level
119 */
120static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
121{
122 u32 mask = 1 << offset;
123 struct pxa_gpio_chip *pxa;
124
125 pxa = container_of(chip, struct pxa_gpio_chip, chip);
126
127 if (value)
128 __raw_writel(mask, pxa->regbase + GPSR_OFFSET);
129 else
130 __raw_writel(mask, pxa->regbase + GPCR_OFFSET);
131}
132
eric miao0e037bb2008-03-03 13:20:20 +0800133#define GPIO_CHIP(_n) \
134 [_n] = { \
135 .regbase = GPIO##_n##_BASE, \
136 .chip = { \
137 .label = "gpio-" #_n, \
138 .direction_input = pxa_gpio_direction_input, \
139 .direction_output = pxa_gpio_direction_output, \
140 .get = pxa_gpio_get, \
141 .set = pxa_gpio_set, \
142 .base = (_n) * 32, \
143 .ngpio = 32, \
144 }, \
145 }
146
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800147static struct pxa_gpio_chip pxa_gpio_chip[] = {
eric miao0e037bb2008-03-03 13:20:20 +0800148 GPIO_CHIP(0),
149 GPIO_CHIP(1),
150 GPIO_CHIP(2),
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800151#if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
eric miao0e037bb2008-03-03 13:20:20 +0800152 GPIO_CHIP(3),
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800153#endif
154};
155
156void __init pxa_init_gpio(int gpio_nr)
157{
158 int i;
159
160 /* add a GPIO chip for each register bank.
161 * the last PXA25x register only contains 21 GPIOs
162 */
163 for (i = 0; i < gpio_nr; i += 32) {
164 if (i+32 > gpio_nr)
165 pxa_gpio_chip[i/32].chip.ngpio = gpio_nr - i;
166 gpiochip_add(&pxa_gpio_chip[i/32].chip);
167 }
168}
eric miaoe3630db2008-03-04 11:42:26 +0800169
170/*
171 * PXA GPIO edge detection for IRQs:
172 * IRQs are generated on Falling-Edge, Rising-Edge, or both.
173 * Use this instead of directly setting GRER/GFER.
174 */
175
176static long GPIO_IRQ_rising_edge[4];
177static long GPIO_IRQ_falling_edge[4];
178static long GPIO_IRQ_mask[4];
179
180static int pxa_gpio_irq_type(unsigned int irq, unsigned int type)
181{
182 int gpio, idx;
183
184 gpio = IRQ_TO_GPIO(irq);
185 idx = gpio >> 5;
186
187 if (type == IRQ_TYPE_PROBE) {
188 /* Don't mess with enabled GPIOs using preconfigured edges or
189 * GPIOs set to alternate function or to output during probe
190 */
191 if ((GPIO_IRQ_rising_edge[idx] |
192 GPIO_IRQ_falling_edge[idx] |
193 GPDR(gpio)) & GPIO_bit(gpio))
194 return 0;
195 if (GAFR(gpio) & (0x3 << (((gpio) & 0xf)*2)))
196 return 0;
197 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
198 }
199
200 pxa_gpio_mode(gpio | GPIO_IN);
201
202 if (type & IRQ_TYPE_EDGE_RISING)
203 __set_bit(gpio, GPIO_IRQ_rising_edge);
204 else
205 __clear_bit(gpio, GPIO_IRQ_rising_edge);
206
207 if (type & IRQ_TYPE_EDGE_FALLING)
208 __set_bit(gpio, GPIO_IRQ_falling_edge);
209 else
210 __clear_bit(gpio, GPIO_IRQ_falling_edge);
211
212 GRER(gpio) = GPIO_IRQ_rising_edge[idx] & GPIO_IRQ_mask[idx];
213 GFER(gpio) = GPIO_IRQ_falling_edge[idx] & GPIO_IRQ_mask[idx];
214
215 pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, irq, gpio,
216 ((type & IRQ_TYPE_EDGE_RISING) ? " rising" : ""),
217 ((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : ""));
218 return 0;
219}
220
221/*
222 * GPIO IRQs must be acknowledged. This is for GPIO 0 and 1.
223 */
224
225static void pxa_ack_low_gpio(unsigned int irq)
226{
227 GEDR0 = (1 << (irq - IRQ_GPIO0));
228}
229
230static void pxa_mask_low_gpio(unsigned int irq)
231{
232 ICMR &= ~(1 << (irq - PXA_IRQ(0)));
233}
234
235static void pxa_unmask_low_gpio(unsigned int irq)
236{
237 ICMR |= 1 << (irq - PXA_IRQ(0));
238}
239
240static struct irq_chip pxa_low_gpio_chip = {
241 .name = "GPIO-l",
242 .ack = pxa_ack_low_gpio,
243 .mask = pxa_mask_low_gpio,
244 .unmask = pxa_unmask_low_gpio,
245 .set_type = pxa_gpio_irq_type,
246};
247
248/*
249 * Demux handler for GPIO>=2 edge detect interrupts
250 */
251
252#define GEDR_BITS (sizeof(gedr) * BITS_PER_BYTE)
253
254static void pxa_gpio_demux_handler(unsigned int irq, struct irq_desc *desc)
255{
256 int loop, bit, n;
257 unsigned long gedr[4];
258
259 do {
260 gedr[0] = GEDR0 & GPIO_IRQ_mask[0] & ~3;
261 gedr[1] = GEDR1 & GPIO_IRQ_mask[1];
262 gedr[2] = GEDR2 & GPIO_IRQ_mask[2];
263 gedr[3] = GEDR3 & GPIO_IRQ_mask[3];
264
265 GEDR0 = gedr[0]; GEDR1 = gedr[1];
266 GEDR2 = gedr[2]; GEDR3 = gedr[3];
267
268 loop = 0;
269 bit = find_first_bit(gedr, GEDR_BITS);
270 while (bit < GEDR_BITS) {
271 loop = 1;
272
273 n = PXA_GPIO_IRQ_BASE + bit;
274 desc_handle_irq(n, irq_desc + n);
275
276 bit = find_next_bit(gedr, GEDR_BITS, bit + 1);
277 }
278 } while (loop);
279}
280
281static void pxa_ack_muxed_gpio(unsigned int irq)
282{
283 int gpio = irq - IRQ_GPIO(2) + 2;
284 GEDR(gpio) = GPIO_bit(gpio);
285}
286
287static void pxa_mask_muxed_gpio(unsigned int irq)
288{
289 int gpio = irq - IRQ_GPIO(2) + 2;
290 __clear_bit(gpio, GPIO_IRQ_mask);
291 GRER(gpio) &= ~GPIO_bit(gpio);
292 GFER(gpio) &= ~GPIO_bit(gpio);
293}
294
295static void pxa_unmask_muxed_gpio(unsigned int irq)
296{
297 int gpio = irq - IRQ_GPIO(2) + 2;
298 int idx = gpio >> 5;
299 __set_bit(gpio, GPIO_IRQ_mask);
300 GRER(gpio) = GPIO_IRQ_rising_edge[idx] & GPIO_IRQ_mask[idx];
301 GFER(gpio) = GPIO_IRQ_falling_edge[idx] & GPIO_IRQ_mask[idx];
302}
303
304static struct irq_chip pxa_muxed_gpio_chip = {
305 .name = "GPIO",
306 .ack = pxa_ack_muxed_gpio,
307 .mask = pxa_mask_muxed_gpio,
308 .unmask = pxa_unmask_muxed_gpio,
309 .set_type = pxa_gpio_irq_type,
310};
311
312void __init pxa_init_irq_gpio(int gpio_nr)
313{
314 int irq, i;
315
316 pxa_last_gpio = gpio_nr - 1;
317
318 /* clear all GPIO edge detects */
319 for (i = 0; i < gpio_nr; i += 32) {
320 GFER(i) = 0;
321 GRER(i) = 0;
322 GEDR(i) = GEDR(i);
323 }
324
325 /* GPIO 0 and 1 must have their mask bit always set */
326 GPIO_IRQ_mask[0] = 3;
327
328 for (irq = IRQ_GPIO0; irq <= IRQ_GPIO1; irq++) {
329 set_irq_chip(irq, &pxa_low_gpio_chip);
330 set_irq_handler(irq, handle_edge_irq);
331 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
332 }
333
334 for (irq = IRQ_GPIO(2); irq < IRQ_GPIO(gpio_nr); irq++) {
335 set_irq_chip(irq, &pxa_muxed_gpio_chip);
336 set_irq_handler(irq, handle_edge_irq);
337 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
338 }
339
340 /* Install handler for GPIO>=2 edge detect interrupts */
341 set_irq_chained_handler(IRQ_GPIO_2_x, pxa_gpio_demux_handler);
342
343 pxa_init_gpio(gpio_nr);
344}
345
346void __init pxa_init_gpio_set_wake(int (*set_wake)(unsigned int, unsigned int))
347{
348 pxa_low_gpio_chip.set_wake = set_wake;
349 pxa_muxed_gpio_chip.set_wake = set_wake;
350}