Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | |
| 3 | Intel(R) Gigabit Ethernet Linux driver |
Akeem G. Abodunrin | 4b9ea46 | 2013-01-08 18:31:12 +0000 | [diff] [blame] | 4 | Copyright(c) 2007-2013 Intel Corporation. |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 5 | |
| 6 | This program is free software; you can redistribute it and/or modify it |
| 7 | under the terms and conditions of the GNU General Public License, |
| 8 | version 2, as published by the Free Software Foundation. |
| 9 | |
| 10 | This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | more details. |
| 14 | |
| 15 | You should have received a copy of the GNU General Public License along with |
| 16 | this program; if not, write to the Free Software Foundation, Inc., |
| 17 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. |
| 18 | |
| 19 | The full GNU General Public License is included in this distribution in |
| 20 | the file called "COPYING". |
| 21 | |
| 22 | Contact Information: |
| 23 | e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 24 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 25 | |
| 26 | *******************************************************************************/ |
| 27 | |
| 28 | |
| 29 | /* Linux PRO/1000 Ethernet Driver main header file */ |
| 30 | |
| 31 | #ifndef _IGB_H_ |
| 32 | #define _IGB_H_ |
| 33 | |
| 34 | #include "e1000_mac.h" |
| 35 | #include "e1000_82575.h" |
| 36 | |
Patrick Ohly | 38c845c | 2009-02-12 05:03:41 +0000 | [diff] [blame] | 37 | #include <linux/clocksource.h> |
Patrick Ohly | 33af6bc | 2009-02-12 05:03:43 +0000 | [diff] [blame] | 38 | #include <linux/net_tstamp.h> |
Richard Cochran | d339b13 | 2012-03-16 10:55:32 +0000 | [diff] [blame] | 39 | #include <linux/ptp_clock_kernel.h> |
Jiri Pirko | b2cb09b | 2011-07-21 03:27:27 +0000 | [diff] [blame] | 40 | #include <linux/bitops.h> |
| 41 | #include <linux/if_vlan.h> |
Carolyn Wyborny | 441fc6f | 2012-12-07 03:00:30 +0000 | [diff] [blame] | 42 | #include <linux/i2c.h> |
| 43 | #include <linux/i2c-algo-bit.h> |
Patrick Ohly | 38c845c | 2009-02-12 05:03:41 +0000 | [diff] [blame] | 44 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 45 | struct igb_adapter; |
| 46 | |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 47 | #define E1000_PCS_CFG_IGN_SD 1 |
Carolyn Wyborny | 3860a0b | 2012-11-22 02:49:22 +0000 | [diff] [blame] | 48 | |
Alexander Duyck | 0ba8299 | 2011-08-26 07:45:47 +0000 | [diff] [blame] | 49 | /* Interrupt defines */ |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 50 | #define IGB_START_ITR 648 /* ~6000 ints/sec */ |
| 51 | #define IGB_4K_ITR 980 |
| 52 | #define IGB_20K_ITR 196 |
| 53 | #define IGB_70K_ITR 56 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 54 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 55 | /* TX/RX descriptor defines */ |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 56 | #define IGB_DEFAULT_TXD 256 |
| 57 | #define IGB_DEFAULT_TX_WORK 128 |
| 58 | #define IGB_MIN_TXD 80 |
| 59 | #define IGB_MAX_TXD 4096 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 60 | |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 61 | #define IGB_DEFAULT_RXD 256 |
| 62 | #define IGB_MIN_RXD 80 |
| 63 | #define IGB_MAX_RXD 4096 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 64 | |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 65 | #define IGB_DEFAULT_ITR 3 /* dynamic */ |
| 66 | #define IGB_MAX_ITR_USECS 10000 |
| 67 | #define IGB_MIN_ITR_USECS 10 |
| 68 | #define NON_Q_VECTORS 1 |
| 69 | #define MAX_Q_VECTORS 8 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 70 | |
| 71 | /* Transmit and receive queues */ |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 72 | #define IGB_MAX_RX_QUEUES 8 |
| 73 | #define IGB_MAX_RX_QUEUES_82575 4 |
| 74 | #define IGB_MAX_RX_QUEUES_I211 2 |
| 75 | #define IGB_MAX_TX_QUEUES 8 |
| 76 | #define IGB_MAX_VF_MC_ENTRIES 30 |
| 77 | #define IGB_MAX_VF_FUNCTIONS 8 |
| 78 | #define IGB_MAX_VFTA_ENTRIES 128 |
| 79 | #define IGB_82576_VF_DEV_ID 0x10CA |
| 80 | #define IGB_I350_VF_DEV_ID 0x1520 |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 81 | |
Carolyn Wyborny | d67974f | 2012-06-14 16:04:19 +0000 | [diff] [blame] | 82 | /* NVM version defines */ |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 83 | #define IGB_MAJOR_MASK 0xF000 |
| 84 | #define IGB_MINOR_MASK 0x0FF0 |
| 85 | #define IGB_BUILD_MASK 0x000F |
| 86 | #define IGB_COMB_VER_MASK 0x00FF |
| 87 | #define IGB_MAJOR_SHIFT 12 |
| 88 | #define IGB_MINOR_SHIFT 4 |
| 89 | #define IGB_COMB_VER_SHFT 8 |
| 90 | #define IGB_NVM_VER_INVALID 0xFFFF |
| 91 | #define IGB_ETRACK_SHIFT 16 |
| 92 | #define NVM_ETRACK_WORD 0x0042 |
| 93 | #define NVM_COMB_VER_OFF 0x0083 |
| 94 | #define NVM_COMB_VER_PTR 0x003d |
Carolyn Wyborny | d67974f | 2012-06-14 16:04:19 +0000 | [diff] [blame] | 95 | |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 96 | struct vf_data_storage { |
| 97 | unsigned char vf_mac_addresses[ETH_ALEN]; |
| 98 | u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES]; |
| 99 | u16 num_vf_mc_hashes; |
Alexander Duyck | ae641bd | 2009-09-03 14:49:33 +0000 | [diff] [blame] | 100 | u16 vlans_enabled; |
Alexander Duyck | f2ca0db | 2009-10-27 23:46:57 +0000 | [diff] [blame] | 101 | u32 flags; |
| 102 | unsigned long last_nack; |
Williams, Mitch A | 8151d29 | 2010-02-10 01:44:24 +0000 | [diff] [blame] | 103 | u16 pf_vlan; /* When set, guest VLAN config not allowed. */ |
| 104 | u16 pf_qos; |
Lior Levy | 17dc566 | 2011-02-08 02:28:46 +0000 | [diff] [blame] | 105 | u16 tx_rate; |
Lior Levy | 70ea478 | 2013-03-03 20:27:48 +0000 | [diff] [blame] | 106 | bool spoofchk_enabled; |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 107 | }; |
| 108 | |
Alexander Duyck | f2ca0db | 2009-10-27 23:46:57 +0000 | [diff] [blame] | 109 | #define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */ |
Alexander Duyck | 7d5753f | 2009-10-27 23:47:16 +0000 | [diff] [blame] | 110 | #define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */ |
| 111 | #define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */ |
Williams, Mitch A | 8151d29 | 2010-02-10 01:44:24 +0000 | [diff] [blame] | 112 | #define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */ |
Alexander Duyck | f2ca0db | 2009-10-27 23:46:57 +0000 | [diff] [blame] | 113 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 114 | /* RX descriptor control thresholds. |
| 115 | * PTHRESH - MAC will consider prefetch if it has fewer than this number of |
| 116 | * descriptors available in its onboard memory. |
| 117 | * Setting this to 0 disables RX descriptor prefetch. |
| 118 | * HTHRESH - MAC will only prefetch if there are at least this many descriptors |
| 119 | * available in host memory. |
| 120 | * If PTHRESH is 0, this should also be 0. |
| 121 | * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back |
| 122 | * descriptors until either it has this many to write back, or the |
| 123 | * ITR timer expires. |
| 124 | */ |
Carolyn Wyborny | ceb5f13 | 2013-04-18 22:21:30 +0000 | [diff] [blame] | 125 | #define IGB_RX_PTHRESH ((hw->mac.type == e1000_i354) ? 12 : 8) |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 126 | #define IGB_RX_HTHRESH 8 |
Carolyn Wyborny | ceb5f13 | 2013-04-18 22:21:30 +0000 | [diff] [blame] | 127 | #define IGB_TX_PTHRESH ((hw->mac.type == e1000_i354) ? 20 : 8) |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 128 | #define IGB_TX_HTHRESH 1 |
| 129 | #define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \ |
| 130 | adapter->msix_entries) ? 1 : 4) |
| 131 | #define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \ |
| 132 | adapter->msix_entries) ? 1 : 16) |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 133 | |
| 134 | /* this is the size past which hardware will drop packets when setting LPE=0 */ |
| 135 | #define MAXIMUM_ETHERNET_VLAN_SIZE 1522 |
| 136 | |
| 137 | /* Supported Rx Buffer Sizes */ |
Alexander Duyck | de78d1f | 2012-09-25 00:31:12 +0000 | [diff] [blame] | 138 | #define IGB_RXBUFFER_256 256 |
| 139 | #define IGB_RXBUFFER_2048 2048 |
| 140 | #define IGB_RX_HDR_LEN IGB_RXBUFFER_256 |
| 141 | #define IGB_RX_BUFSZ IGB_RXBUFFER_2048 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 142 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 143 | /* How many Rx Buffers do we bundle into one write to the hardware ? */ |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 144 | #define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 145 | |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 146 | #define AUTO_ALL_MODES 0 |
| 147 | #define IGB_EEPROM_APME 0x0400 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 148 | |
| 149 | #ifndef IGB_MASTER_SLAVE |
| 150 | /* Switch to override PHY master/slave setting */ |
| 151 | #define IGB_MASTER_SLAVE e1000_ms_hw_default |
| 152 | #endif |
| 153 | |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 154 | #define IGB_MNG_VLAN_NONE -1 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 155 | |
Alexander Duyck | 1d9daf4 | 2012-11-13 04:03:23 +0000 | [diff] [blame] | 156 | enum igb_tx_flags { |
| 157 | /* cmd_type flags */ |
| 158 | IGB_TX_FLAGS_VLAN = 0x01, |
| 159 | IGB_TX_FLAGS_TSO = 0x02, |
| 160 | IGB_TX_FLAGS_TSTAMP = 0x04, |
| 161 | |
| 162 | /* olinfo flags */ |
| 163 | IGB_TX_FLAGS_IPV4 = 0x10, |
| 164 | IGB_TX_FLAGS_CSUM = 0x20, |
| 165 | }; |
| 166 | |
| 167 | /* VLAN info */ |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 168 | #define IGB_TX_FLAGS_VLAN_MASK 0xffff0000 |
Alexander Duyck | 2bbfebe | 2011-08-26 07:44:59 +0000 | [diff] [blame] | 169 | #define IGB_TX_FLAGS_VLAN_SHIFT 16 |
| 170 | |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 171 | /* The largest size we can write to the descriptor is 65535. In order to |
Alexander Duyck | 21ba6fe | 2013-02-09 04:27:48 +0000 | [diff] [blame] | 172 | * maintain a power of two alignment we have to limit ourselves to 32K. |
| 173 | */ |
| 174 | #define IGB_MAX_TXD_PWR 15 |
| 175 | #define IGB_MAX_DATA_PER_TXD (1 << IGB_MAX_TXD_PWR) |
| 176 | |
| 177 | /* Tx Descriptors needed, worst case */ |
| 178 | #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD) |
| 179 | #define DESC_NEEDED (MAX_SKB_FRAGS + 4) |
| 180 | |
Akeem G. Abodunrin | f69aa39 | 2013-04-11 06:36:35 +0000 | [diff] [blame] | 181 | /* EEPROM byte offsets */ |
| 182 | #define IGB_SFF_8472_SWAP 0x5C |
| 183 | #define IGB_SFF_8472_COMP 0x5E |
| 184 | |
| 185 | /* Bitmasks */ |
| 186 | #define IGB_SFF_ADDRESSING_MODE 0x4 |
| 187 | #define IGB_SFF_8472_UNSUP 0x00 |
| 188 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 189 | /* wrapper around a pointer to a socket buffer, |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 190 | * so a DMA handle can be stored along with the buffer |
| 191 | */ |
Alexander Duyck | 0603464 | 2011-08-26 07:44:22 +0000 | [diff] [blame] | 192 | struct igb_tx_buffer { |
Alexander Duyck | 8542db0 | 2011-08-26 07:44:43 +0000 | [diff] [blame] | 193 | union e1000_adv_tx_desc *next_to_watch; |
Alexander Duyck | 0603464 | 2011-08-26 07:44:22 +0000 | [diff] [blame] | 194 | unsigned long time_stamp; |
Alexander Duyck | 0603464 | 2011-08-26 07:44:22 +0000 | [diff] [blame] | 195 | struct sk_buff *skb; |
| 196 | unsigned int bytecount; |
| 197 | u16 gso_segs; |
Alexander Duyck | 7af40ad9 | 2011-08-26 07:45:15 +0000 | [diff] [blame] | 198 | __be16 protocol; |
Alexander Duyck | c9f14bf3 | 2012-09-18 01:56:27 +0000 | [diff] [blame] | 199 | DEFINE_DMA_UNMAP_ADDR(dma); |
| 200 | DEFINE_DMA_UNMAP_LEN(len); |
Alexander Duyck | ebe42d1 | 2011-08-26 07:45:09 +0000 | [diff] [blame] | 201 | u32 tx_flags; |
Alexander Duyck | 0603464 | 2011-08-26 07:44:22 +0000 | [diff] [blame] | 202 | }; |
| 203 | |
| 204 | struct igb_rx_buffer { |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 205 | dma_addr_t dma; |
Alexander Duyck | 0603464 | 2011-08-26 07:44:22 +0000 | [diff] [blame] | 206 | struct page *page; |
Alexander Duyck | 1a1c225 | 2012-09-25 00:30:52 +0000 | [diff] [blame] | 207 | unsigned int page_offset; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 208 | }; |
| 209 | |
Jesper Dangaard Brouer | 8c0ab70 | 2009-05-26 13:50:31 +0000 | [diff] [blame] | 210 | struct igb_tx_queue_stats { |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 211 | u64 packets; |
| 212 | u64 bytes; |
Alexander Duyck | 04a5fcaa | 2009-10-27 15:52:27 +0000 | [diff] [blame] | 213 | u64 restart_queue; |
Eric Dumazet | 12dcd86 | 2010-10-15 17:27:10 +0000 | [diff] [blame] | 214 | u64 restart_queue2; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 215 | }; |
| 216 | |
Jesper Dangaard Brouer | 8c0ab70 | 2009-05-26 13:50:31 +0000 | [diff] [blame] | 217 | struct igb_rx_queue_stats { |
| 218 | u64 packets; |
| 219 | u64 bytes; |
| 220 | u64 drops; |
Alexander Duyck | 04a5fcaa | 2009-10-27 15:52:27 +0000 | [diff] [blame] | 221 | u64 csum_err; |
| 222 | u64 alloc_failed; |
Jesper Dangaard Brouer | 8c0ab70 | 2009-05-26 13:50:31 +0000 | [diff] [blame] | 223 | }; |
| 224 | |
Alexander Duyck | 0ba8299 | 2011-08-26 07:45:47 +0000 | [diff] [blame] | 225 | struct igb_ring_container { |
| 226 | struct igb_ring *ring; /* pointer to linked list of rings */ |
| 227 | unsigned int total_bytes; /* total bytes processed this int */ |
| 228 | unsigned int total_packets; /* total packets processed this int */ |
| 229 | u16 work_limit; /* total work allowed per interrupt */ |
| 230 | u8 count; /* total number of rings in vector */ |
| 231 | u8 itr; /* current ITR setting for ring */ |
| 232 | }; |
| 233 | |
Alexander Duyck | 047e003 | 2009-10-27 15:49:27 +0000 | [diff] [blame] | 234 | struct igb_ring { |
Alexander Duyck | 238ac81 | 2011-08-26 07:43:48 +0000 | [diff] [blame] | 235 | struct igb_q_vector *q_vector; /* backlink to q_vector */ |
| 236 | struct net_device *netdev; /* back pointer to net_device */ |
| 237 | struct device *dev; /* device pointer for dma mapping */ |
Alexander Duyck | 0603464 | 2011-08-26 07:44:22 +0000 | [diff] [blame] | 238 | union { /* array of buffer info structs */ |
| 239 | struct igb_tx_buffer *tx_buffer_info; |
| 240 | struct igb_rx_buffer *rx_buffer_info; |
| 241 | }; |
Matthew Vick | fc58075 | 2012-12-13 07:20:35 +0000 | [diff] [blame] | 242 | unsigned long last_rx_timestamp; |
Alexander Duyck | 238ac81 | 2011-08-26 07:43:48 +0000 | [diff] [blame] | 243 | void *desc; /* descriptor ring memory */ |
| 244 | unsigned long flags; /* ring specific flags */ |
| 245 | void __iomem *tail; /* pointer to ring tail register */ |
Alexander Duyck | 5536d21 | 2012-09-25 00:31:17 +0000 | [diff] [blame] | 246 | dma_addr_t dma; /* phys address of the ring */ |
| 247 | unsigned int size; /* length of desc. ring in bytes */ |
Alexander Duyck | 238ac81 | 2011-08-26 07:43:48 +0000 | [diff] [blame] | 248 | |
| 249 | u16 count; /* number of desc. in the ring */ |
| 250 | u8 queue_index; /* logical index of the ring*/ |
| 251 | u8 reg_idx; /* physical index of the ring */ |
Alexander Duyck | 238ac81 | 2011-08-26 07:43:48 +0000 | [diff] [blame] | 252 | |
| 253 | /* everything past this point are written often */ |
Alexander Duyck | 5536d21 | 2012-09-25 00:31:17 +0000 | [diff] [blame] | 254 | u16 next_to_clean; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 255 | u16 next_to_use; |
Alexander Duyck | cbc8e55 | 2012-09-25 00:31:02 +0000 | [diff] [blame] | 256 | u16 next_to_alloc; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 257 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 258 | union { |
| 259 | /* TX */ |
| 260 | struct { |
Jesper Dangaard Brouer | 8c0ab70 | 2009-05-26 13:50:31 +0000 | [diff] [blame] | 261 | struct igb_tx_queue_stats tx_stats; |
Eric Dumazet | 12dcd86 | 2010-10-15 17:27:10 +0000 | [diff] [blame] | 262 | struct u64_stats_sync tx_syncp; |
| 263 | struct u64_stats_sync tx_syncp2; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 264 | }; |
| 265 | /* RX */ |
| 266 | struct { |
Alexander Duyck | 1a1c225 | 2012-09-25 00:30:52 +0000 | [diff] [blame] | 267 | struct sk_buff *skb; |
Jesper Dangaard Brouer | 8c0ab70 | 2009-05-26 13:50:31 +0000 | [diff] [blame] | 268 | struct igb_rx_queue_stats rx_stats; |
Eric Dumazet | 12dcd86 | 2010-10-15 17:27:10 +0000 | [diff] [blame] | 269 | struct u64_stats_sync rx_syncp; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 270 | }; |
| 271 | }; |
Alexander Duyck | 5536d21 | 2012-09-25 00:31:17 +0000 | [diff] [blame] | 272 | } ____cacheline_internodealigned_in_smp; |
| 273 | |
| 274 | struct igb_q_vector { |
| 275 | struct igb_adapter *adapter; /* backlink */ |
| 276 | int cpu; /* CPU for DCA */ |
| 277 | u32 eims_value; /* EIMS mask value */ |
| 278 | |
| 279 | u16 itr_val; |
| 280 | u8 set_itr; |
| 281 | void __iomem *itr_register; |
| 282 | |
| 283 | struct igb_ring_container rx, tx; |
| 284 | |
| 285 | struct napi_struct napi; |
| 286 | struct rcu_head rcu; /* to avoid race with update stats on free */ |
| 287 | char name[IFNAMSIZ + 9]; |
| 288 | |
| 289 | /* for dynamic allocation of rings associated with this q_vector */ |
| 290 | struct igb_ring ring[0] ____cacheline_internodealigned_in_smp; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 291 | }; |
| 292 | |
Alexander Duyck | 866cff0 | 2011-08-26 07:45:36 +0000 | [diff] [blame] | 293 | enum e1000_ring_flags_t { |
Alexander Duyck | 866cff0 | 2011-08-26 07:45:36 +0000 | [diff] [blame] | 294 | IGB_RING_FLAG_RX_SCTP_CSUM, |
Alexander Duyck | 8be10e9 | 2011-08-26 07:47:11 +0000 | [diff] [blame] | 295 | IGB_RING_FLAG_RX_LB_VLAN_BSWAP, |
Alexander Duyck | 866cff0 | 2011-08-26 07:45:36 +0000 | [diff] [blame] | 296 | IGB_RING_FLAG_TX_CTX_IDX, |
| 297 | IGB_RING_FLAG_TX_DETECT_HANG |
| 298 | }; |
Alexander Duyck | 85ad76b | 2009-10-27 15:52:46 +0000 | [diff] [blame] | 299 | |
Alexander Duyck | e032afc | 2011-08-26 07:44:48 +0000 | [diff] [blame] | 300 | #define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS) |
Alexander Duyck | 85ad76b | 2009-10-27 15:52:46 +0000 | [diff] [blame] | 301 | |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 302 | #define IGB_RX_DESC(R, i) \ |
Alexander Duyck | 6013690 | 2011-08-26 07:44:05 +0000 | [diff] [blame] | 303 | (&(((union e1000_adv_rx_desc *)((R)->desc))[i])) |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 304 | #define IGB_TX_DESC(R, i) \ |
Alexander Duyck | 6013690 | 2011-08-26 07:44:05 +0000 | [diff] [blame] | 305 | (&(((union e1000_adv_tx_desc *)((R)->desc))[i])) |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 306 | #define IGB_TX_CTXTDESC(R, i) \ |
Alexander Duyck | 6013690 | 2011-08-26 07:44:05 +0000 | [diff] [blame] | 307 | (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i])) |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 308 | |
Alexander Duyck | 3ceb90f | 2011-08-26 07:46:03 +0000 | [diff] [blame] | 309 | /* igb_test_staterr - tests bits within Rx descriptor status and error fields */ |
| 310 | static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc, |
| 311 | const u32 stat_err_bits) |
| 312 | { |
| 313 | return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); |
| 314 | } |
| 315 | |
Alexander Duyck | d7ee5b3 | 2009-10-27 15:54:23 +0000 | [diff] [blame] | 316 | /* igb_desc_unused - calculate if we have unused descriptors */ |
| 317 | static inline int igb_desc_unused(struct igb_ring *ring) |
| 318 | { |
| 319 | if (ring->next_to_clean > ring->next_to_use) |
| 320 | return ring->next_to_clean - ring->next_to_use - 1; |
| 321 | |
| 322 | return ring->count + ring->next_to_clean - ring->next_to_use - 1; |
| 323 | } |
| 324 | |
Carolyn Wyborny | e428893 | 2012-12-07 03:01:42 +0000 | [diff] [blame] | 325 | #ifdef CONFIG_IGB_HWMON |
| 326 | |
| 327 | #define IGB_HWMON_TYPE_LOC 0 |
| 328 | #define IGB_HWMON_TYPE_TEMP 1 |
| 329 | #define IGB_HWMON_TYPE_CAUTION 2 |
| 330 | #define IGB_HWMON_TYPE_MAX 3 |
| 331 | |
| 332 | struct hwmon_attr { |
| 333 | struct device_attribute dev_attr; |
| 334 | struct e1000_hw *hw; |
| 335 | struct e1000_thermal_diode_data *sensor; |
| 336 | char name[12]; |
| 337 | }; |
| 338 | |
| 339 | struct hwmon_buff { |
Guenter Roeck | e3670b8 | 2013-11-26 07:15:23 +0000 | [diff] [blame^] | 340 | struct attribute_group group; |
| 341 | const struct attribute_group *groups[2]; |
| 342 | struct attribute *attrs[E1000_MAX_SENSORS * 4 + 1]; |
| 343 | struct hwmon_attr hwmon_list[E1000_MAX_SENSORS * 4]; |
Carolyn Wyborny | e428893 | 2012-12-07 03:01:42 +0000 | [diff] [blame] | 344 | unsigned int n_hwmon; |
| 345 | }; |
| 346 | #endif |
| 347 | |
Laura Mihaela Vasilescu | c342b39 | 2013-07-31 20:19:48 +0000 | [diff] [blame] | 348 | #define IGB_RETA_SIZE 128 |
| 349 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 350 | /* board specific private data structure */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 351 | struct igb_adapter { |
Jiri Pirko | b2cb09b | 2011-07-21 03:27:27 +0000 | [diff] [blame] | 352 | unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; |
Alexander Duyck | 238ac81 | 2011-08-26 07:43:48 +0000 | [diff] [blame] | 353 | |
| 354 | struct net_device *netdev; |
| 355 | |
| 356 | unsigned long state; |
| 357 | unsigned int flags; |
| 358 | |
| 359 | unsigned int num_q_vectors; |
| 360 | struct msix_entry *msix_entries; |
Alexander Duyck | 2e5655e | 2009-10-27 23:50:38 +0000 | [diff] [blame] | 361 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 362 | /* Interrupt Throttle Rate */ |
Alexander Duyck | 4fc82ad | 2009-10-27 23:45:42 +0000 | [diff] [blame] | 363 | u32 rx_itr_setting; |
| 364 | u32 tx_itr_setting; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 365 | u16 tx_itr; |
| 366 | u16 rx_itr; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 367 | |
Alexander Duyck | 238ac81 | 2011-08-26 07:43:48 +0000 | [diff] [blame] | 368 | /* TX */ |
Alexander Duyck | 13fde97 | 2011-10-05 13:35:24 +0000 | [diff] [blame] | 369 | u16 tx_work_limit; |
Alexander Duyck | 238ac81 | 2011-08-26 07:43:48 +0000 | [diff] [blame] | 370 | u32 tx_timeout_count; |
| 371 | int num_tx_queues; |
| 372 | struct igb_ring *tx_ring[16]; |
| 373 | |
| 374 | /* RX */ |
| 375 | int num_rx_queues; |
| 376 | struct igb_ring *rx_ring[16]; |
| 377 | |
| 378 | u32 max_frame_size; |
| 379 | u32 min_frame_size; |
| 380 | |
| 381 | struct timer_list watchdog_timer; |
| 382 | struct timer_list phy_info_timer; |
| 383 | |
| 384 | u16 mng_vlan_id; |
| 385 | u32 bd_number; |
| 386 | u32 wol; |
| 387 | u32 en_mng_pt; |
| 388 | u16 link_speed; |
| 389 | u16 link_duplex; |
| 390 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 391 | struct work_struct reset_task; |
| 392 | struct work_struct watchdog_task; |
| 393 | bool fc_autoneg; |
| 394 | u8 tx_timeout_factor; |
| 395 | struct timer_list blink_timer; |
| 396 | unsigned long led_status; |
| 397 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 398 | /* OS defined structs */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 399 | struct pci_dev *pdev; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 400 | |
Eric Dumazet | 12dcd86 | 2010-10-15 17:27:10 +0000 | [diff] [blame] | 401 | spinlock_t stats64_lock; |
| 402 | struct rtnl_link_stats64 stats64; |
| 403 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 404 | /* structs defined in e1000_hw.h */ |
| 405 | struct e1000_hw hw; |
| 406 | struct e1000_hw_stats stats; |
| 407 | struct e1000_phy_info phy_info; |
| 408 | struct e1000_phy_stats phy_stats; |
| 409 | |
| 410 | u32 test_icr; |
| 411 | struct igb_ring test_tx_ring; |
| 412 | struct igb_ring test_rx_ring; |
| 413 | |
| 414 | int msg_enable; |
Alexander Duyck | 047e003 | 2009-10-27 15:49:27 +0000 | [diff] [blame] | 415 | |
Alexander Duyck | 047e003 | 2009-10-27 15:49:27 +0000 | [diff] [blame] | 416 | struct igb_q_vector *q_vector[MAX_Q_VECTORS]; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 417 | u32 eims_enable_mask; |
PJ Waskiewicz | 844290e | 2008-06-27 11:00:39 -0700 | [diff] [blame] | 418 | u32 eims_other; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 419 | |
| 420 | /* to not mess up cache alignment, always add to the bottom */ |
Alexander Duyck | 2e5655e | 2009-10-27 23:50:38 +0000 | [diff] [blame] | 421 | u16 tx_ring_count; |
| 422 | u16 rx_ring_count; |
Alexander Duyck | 1bfaf07 | 2009-02-19 20:39:23 -0800 | [diff] [blame] | 423 | unsigned int vfs_allocated_count; |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 424 | struct vf_data_storage *vf_data; |
Lior Levy | 17dc566 | 2011-02-08 02:28:46 +0000 | [diff] [blame] | 425 | int vf_rate_link_speed; |
Alexander Duyck | a99955f | 2009-11-12 18:37:19 +0000 | [diff] [blame] | 426 | u32 rss_queues; |
Greg Rose | 1380046 | 2010-11-06 02:08:26 +0000 | [diff] [blame] | 427 | u32 wvbr; |
Carolyn Wyborny | 1128c75 | 2011-10-14 00:13:49 +0000 | [diff] [blame] | 428 | u32 *shadow_vfta; |
Richard Cochran | d339b13 | 2012-03-16 10:55:32 +0000 | [diff] [blame] | 429 | |
| 430 | struct ptp_clock *ptp_clock; |
Matthew Vick | a79f4f8 | 2012-08-10 05:40:44 +0000 | [diff] [blame] | 431 | struct ptp_clock_info ptp_caps; |
| 432 | struct delayed_work ptp_overflow_work; |
Matthew Vick | 1f6e817 | 2012-08-18 07:26:33 +0000 | [diff] [blame] | 433 | struct work_struct ptp_tx_work; |
| 434 | struct sk_buff *ptp_tx_skb; |
Matthew Vick | 428f1f7 | 2012-12-13 07:20:34 +0000 | [diff] [blame] | 435 | unsigned long ptp_tx_start; |
Matthew Vick | fc58075 | 2012-12-13 07:20:35 +0000 | [diff] [blame] | 436 | unsigned long last_rx_ptp_check; |
Richard Cochran | d339b13 | 2012-03-16 10:55:32 +0000 | [diff] [blame] | 437 | spinlock_t tmreg_lock; |
| 438 | struct cyclecounter cc; |
| 439 | struct timecounter tc; |
Matthew Vick | 428f1f7 | 2012-12-13 07:20:34 +0000 | [diff] [blame] | 440 | u32 tx_hwtstamp_timeouts; |
Matthew Vick | fc58075 | 2012-12-13 07:20:35 +0000 | [diff] [blame] | 441 | u32 rx_hwtstamp_cleared; |
Matthew Vick | 3c89f6d | 2012-08-10 05:40:43 +0000 | [diff] [blame] | 442 | |
Carolyn Wyborny | d67974f | 2012-06-14 16:04:19 +0000 | [diff] [blame] | 443 | char fw_version[32]; |
Carolyn Wyborny | e428893 | 2012-12-07 03:01:42 +0000 | [diff] [blame] | 444 | #ifdef CONFIG_IGB_HWMON |
Guenter Roeck | e3670b8 | 2013-11-26 07:15:23 +0000 | [diff] [blame^] | 445 | struct hwmon_buff *igb_hwmon_buff; |
Carolyn Wyborny | e428893 | 2012-12-07 03:01:42 +0000 | [diff] [blame] | 446 | bool ets; |
| 447 | #endif |
Carolyn Wyborny | 441fc6f | 2012-12-07 03:00:30 +0000 | [diff] [blame] | 448 | struct i2c_algo_bit_data i2c_algo; |
| 449 | struct i2c_adapter i2c_adap; |
Carolyn Wyborny | 603e86f | 2013-02-20 07:40:55 +0000 | [diff] [blame] | 450 | struct i2c_client *i2c_client; |
Laura Mihaela Vasilescu | ed12cc9 | 2013-07-31 20:19:54 +0000 | [diff] [blame] | 451 | u32 rss_indir_tbl_init; |
| 452 | u8 rss_indir_tbl[IGB_RETA_SIZE]; |
Akeem G Abodunrin | aa9b8cc | 2013-08-28 02:22:43 +0000 | [diff] [blame] | 453 | |
| 454 | unsigned long link_check_timeout; |
Carolyn Wyborny | 56cec24 | 2013-10-17 05:36:26 +0000 | [diff] [blame] | 455 | int copper_tries; |
| 456 | struct e1000_info ei; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 457 | }; |
| 458 | |
Akeem G. Abodunrin | 039454a | 2012-11-13 04:03:21 +0000 | [diff] [blame] | 459 | #define IGB_FLAG_HAS_MSI (1 << 0) |
| 460 | #define IGB_FLAG_DCA_ENABLED (1 << 1) |
| 461 | #define IGB_FLAG_QUAD_PORT_A (1 << 2) |
| 462 | #define IGB_FLAG_QUEUE_PAIRS (1 << 3) |
| 463 | #define IGB_FLAG_DMAC (1 << 4) |
| 464 | #define IGB_FLAG_PTP (1 << 5) |
| 465 | #define IGB_FLAG_RSS_FIELD_IPV4_UDP (1 << 6) |
| 466 | #define IGB_FLAG_RSS_FIELD_IPV6_UDP (1 << 7) |
Matthew Vick | 63d4a8f | 2012-11-09 05:49:54 +0000 | [diff] [blame] | 467 | #define IGB_FLAG_WOL_SUPPORTED (1 << 8) |
Akeem G Abodunrin | aa9b8cc | 2013-08-28 02:22:43 +0000 | [diff] [blame] | 468 | #define IGB_FLAG_NEED_LINK_UPDATE (1 << 9) |
Carolyn Wyborny | 2bdfc4e | 2013-10-17 05:23:01 +0000 | [diff] [blame] | 469 | #define IGB_FLAG_MEDIA_RESET (1 << 10) |
Carolyn Wyborny | 56cec24 | 2013-10-17 05:36:26 +0000 | [diff] [blame] | 470 | #define IGB_FLAG_MAS_CAPABLE (1 << 11) |
| 471 | #define IGB_FLAG_MAS_ENABLE (1 << 12) |
| 472 | |
| 473 | /* Media Auto Sense */ |
| 474 | #define IGB_MAS_ENABLE_0 0X0001 |
| 475 | #define IGB_MAS_ENABLE_1 0X0002 |
| 476 | #define IGB_MAS_ENABLE_2 0X0004 |
| 477 | #define IGB_MAS_ENABLE_3 0X0008 |
Carolyn Wyborny | 831ec0b | 2011-03-11 20:43:54 -0800 | [diff] [blame] | 478 | |
| 479 | /* DMA Coalescing defines */ |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 480 | #define IGB_MIN_TXPBSIZE 20408 |
| 481 | #define IGB_TX_BUF_4096 4096 |
| 482 | #define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */ |
Alexander Duyck | 7dfc16f | 2008-07-08 15:10:46 -0700 | [diff] [blame] | 483 | |
Jeff Kirsher | b980ac1 | 2013-02-23 07:29:56 +0000 | [diff] [blame] | 484 | #define IGB_82576_TSYNC_SHIFT 19 |
| 485 | #define IGB_TS_HDR_LEN 16 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 486 | enum e1000_state_t { |
| 487 | __IGB_TESTING, |
| 488 | __IGB_RESETTING, |
| 489 | __IGB_DOWN |
| 490 | }; |
| 491 | |
| 492 | enum igb_boards { |
| 493 | board_82575, |
| 494 | }; |
| 495 | |
| 496 | extern char igb_driver_name[]; |
| 497 | extern char igb_driver_version[]; |
| 498 | |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 499 | int igb_up(struct igb_adapter *); |
| 500 | void igb_down(struct igb_adapter *); |
| 501 | void igb_reinit_locked(struct igb_adapter *); |
| 502 | void igb_reset(struct igb_adapter *); |
Laura Mihaela Vasilescu | 907b783 | 2013-10-01 04:33:56 -0700 | [diff] [blame] | 503 | int igb_reinit_queues(struct igb_adapter *); |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 504 | void igb_write_rss_indir_tbl(struct igb_adapter *); |
| 505 | int igb_set_spd_dplx(struct igb_adapter *, u32, u8); |
| 506 | int igb_setup_tx_resources(struct igb_ring *); |
| 507 | int igb_setup_rx_resources(struct igb_ring *); |
| 508 | void igb_free_tx_resources(struct igb_ring *); |
| 509 | void igb_free_rx_resources(struct igb_ring *); |
| 510 | void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *); |
| 511 | void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *); |
| 512 | void igb_setup_tctl(struct igb_adapter *); |
| 513 | void igb_setup_rctl(struct igb_adapter *); |
| 514 | netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *); |
| 515 | void igb_unmap_and_free_tx_resource(struct igb_ring *, struct igb_tx_buffer *); |
| 516 | void igb_alloc_rx_buffers(struct igb_ring *, u16); |
| 517 | void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *); |
| 518 | bool igb_has_link(struct igb_adapter *adapter); |
| 519 | void igb_set_ethtool_ops(struct net_device *); |
| 520 | void igb_power_up_link(struct igb_adapter *); |
| 521 | void igb_set_fw_version(struct igb_adapter *); |
| 522 | void igb_ptp_init(struct igb_adapter *adapter); |
| 523 | void igb_ptp_stop(struct igb_adapter *adapter); |
| 524 | void igb_ptp_reset(struct igb_adapter *adapter); |
| 525 | void igb_ptp_tx_work(struct work_struct *work); |
| 526 | void igb_ptp_rx_hang(struct igb_adapter *adapter); |
| 527 | void igb_ptp_tx_hwtstamp(struct igb_adapter *adapter); |
| 528 | void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb); |
| 529 | void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector, unsigned char *va, |
| 530 | struct sk_buff *skb); |
Matthew Vick | 20a4841 | 2013-04-24 07:42:06 +0000 | [diff] [blame] | 531 | static inline void igb_ptp_rx_hwtstamp(struct igb_ring *rx_ring, |
Alexander Duyck | b534550 | 2012-09-25 05:14:55 +0000 | [diff] [blame] | 532 | union e1000_adv_rx_desc *rx_desc, |
| 533 | struct sk_buff *skb) |
| 534 | { |
Alexander Duyck | 1a1c225 | 2012-09-25 00:30:52 +0000 | [diff] [blame] | 535 | if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) && |
| 536 | !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) |
Matthew Vick | 20a4841 | 2013-04-24 07:42:06 +0000 | [diff] [blame] | 537 | igb_ptp_rx_rgtstamp(rx_ring->q_vector, skb); |
| 538 | |
| 539 | /* Update the last_rx_timestamp timer in order to enable watchdog check |
| 540 | * for error case of latched timestamp on a dropped packet. |
| 541 | */ |
| 542 | rx_ring->last_rx_timestamp = jiffies; |
Alexander Duyck | b534550 | 2012-09-25 05:14:55 +0000 | [diff] [blame] | 543 | } |
Alexander Duyck | 1a1c225 | 2012-09-25 00:30:52 +0000 | [diff] [blame] | 544 | |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 545 | int igb_ptp_hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, |
| 546 | int cmd); |
Carolyn Wyborny | e428893 | 2012-12-07 03:01:42 +0000 | [diff] [blame] | 547 | #ifdef CONFIG_IGB_HWMON |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 548 | void igb_sysfs_exit(struct igb_adapter *adapter); |
| 549 | int igb_sysfs_init(struct igb_adapter *adapter); |
Carolyn Wyborny | e428893 | 2012-12-07 03:01:42 +0000 | [diff] [blame] | 550 | #endif |
Alexander Duyck | f5f4cf0 | 2008-11-21 21:30:24 -0800 | [diff] [blame] | 551 | static inline s32 igb_reset_phy(struct e1000_hw *hw) |
| 552 | { |
Alexander Duyck | a8d2a0c | 2009-02-06 23:17:26 +0000 | [diff] [blame] | 553 | if (hw->phy.ops.reset) |
| 554 | return hw->phy.ops.reset(hw); |
Alexander Duyck | f5f4cf0 | 2008-11-21 21:30:24 -0800 | [diff] [blame] | 555 | |
| 556 | return 0; |
| 557 | } |
| 558 | |
| 559 | static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data) |
| 560 | { |
Alexander Duyck | a8d2a0c | 2009-02-06 23:17:26 +0000 | [diff] [blame] | 561 | if (hw->phy.ops.read_reg) |
| 562 | return hw->phy.ops.read_reg(hw, offset, data); |
Alexander Duyck | f5f4cf0 | 2008-11-21 21:30:24 -0800 | [diff] [blame] | 563 | |
| 564 | return 0; |
| 565 | } |
| 566 | |
| 567 | static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data) |
| 568 | { |
Alexander Duyck | a8d2a0c | 2009-02-06 23:17:26 +0000 | [diff] [blame] | 569 | if (hw->phy.ops.write_reg) |
| 570 | return hw->phy.ops.write_reg(hw, offset, data); |
Alexander Duyck | f5f4cf0 | 2008-11-21 21:30:24 -0800 | [diff] [blame] | 571 | |
| 572 | return 0; |
| 573 | } |
| 574 | |
| 575 | static inline s32 igb_get_phy_info(struct e1000_hw *hw) |
| 576 | { |
| 577 | if (hw->phy.ops.get_phy_info) |
| 578 | return hw->phy.ops.get_phy_info(hw); |
| 579 | |
| 580 | return 0; |
| 581 | } |
| 582 | |
Eric Dumazet | bdbc063 | 2012-01-04 20:23:36 +0000 | [diff] [blame] | 583 | static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring) |
| 584 | { |
| 585 | return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index); |
| 586 | } |
| 587 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 588 | #endif /* _IGB_H_ */ |