blob: 8aaca0a1dca0781566d32788ea44b084f7eeb8a3 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Akeem G. Abodunrin4b9ea462013-01-08 18:31:12 +00004 Copyright(c) 2007-2013 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28
29/* Linux PRO/1000 Ethernet Driver main header file */
30
31#ifndef _IGB_H_
32#define _IGB_H_
33
34#include "e1000_mac.h"
35#include "e1000_82575.h"
36
Patrick Ohly38c845c2009-02-12 05:03:41 +000037#include <linux/clocksource.h>
Patrick Ohly33af6bc2009-02-12 05:03:43 +000038#include <linux/net_tstamp.h>
Richard Cochrand339b132012-03-16 10:55:32 +000039#include <linux/ptp_clock_kernel.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000040#include <linux/bitops.h>
41#include <linux/if_vlan.h>
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +000042#include <linux/i2c.h>
43#include <linux/i2c-algo-bit.h>
Patrick Ohly38c845c2009-02-12 05:03:41 +000044
Auke Kok9d5c8242008-01-24 02:22:38 -080045struct igb_adapter;
46
Jeff Kirsherb980ac12013-02-23 07:29:56 +000047#define E1000_PCS_CFG_IGN_SD 1
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +000048
Alexander Duyck0ba82992011-08-26 07:45:47 +000049/* Interrupt defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000050#define IGB_START_ITR 648 /* ~6000 ints/sec */
51#define IGB_4K_ITR 980
52#define IGB_20K_ITR 196
53#define IGB_70K_ITR 56
Auke Kok9d5c8242008-01-24 02:22:38 -080054
Auke Kok9d5c8242008-01-24 02:22:38 -080055/* TX/RX descriptor defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000056#define IGB_DEFAULT_TXD 256
57#define IGB_DEFAULT_TX_WORK 128
58#define IGB_MIN_TXD 80
59#define IGB_MAX_TXD 4096
Auke Kok9d5c8242008-01-24 02:22:38 -080060
Jeff Kirsherb980ac12013-02-23 07:29:56 +000061#define IGB_DEFAULT_RXD 256
62#define IGB_MIN_RXD 80
63#define IGB_MAX_RXD 4096
Auke Kok9d5c8242008-01-24 02:22:38 -080064
Jeff Kirsherb980ac12013-02-23 07:29:56 +000065#define IGB_DEFAULT_ITR 3 /* dynamic */
66#define IGB_MAX_ITR_USECS 10000
67#define IGB_MIN_ITR_USECS 10
68#define NON_Q_VECTORS 1
69#define MAX_Q_VECTORS 8
Auke Kok9d5c8242008-01-24 02:22:38 -080070
71/* Transmit and receive queues */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000072#define IGB_MAX_RX_QUEUES 8
73#define IGB_MAX_RX_QUEUES_82575 4
74#define IGB_MAX_RX_QUEUES_I211 2
75#define IGB_MAX_TX_QUEUES 8
76#define IGB_MAX_VF_MC_ENTRIES 30
77#define IGB_MAX_VF_FUNCTIONS 8
78#define IGB_MAX_VFTA_ENTRIES 128
79#define IGB_82576_VF_DEV_ID 0x10CA
80#define IGB_I350_VF_DEV_ID 0x1520
Alexander Duyck4ae196d2009-02-19 20:40:07 -080081
Carolyn Wybornyd67974f2012-06-14 16:04:19 +000082/* NVM version defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000083#define IGB_MAJOR_MASK 0xF000
84#define IGB_MINOR_MASK 0x0FF0
85#define IGB_BUILD_MASK 0x000F
86#define IGB_COMB_VER_MASK 0x00FF
87#define IGB_MAJOR_SHIFT 12
88#define IGB_MINOR_SHIFT 4
89#define IGB_COMB_VER_SHFT 8
90#define IGB_NVM_VER_INVALID 0xFFFF
91#define IGB_ETRACK_SHIFT 16
92#define NVM_ETRACK_WORD 0x0042
93#define NVM_COMB_VER_OFF 0x0083
94#define NVM_COMB_VER_PTR 0x003d
Carolyn Wybornyd67974f2012-06-14 16:04:19 +000095
Alexander Duyck4ae196d2009-02-19 20:40:07 -080096struct vf_data_storage {
97 unsigned char vf_mac_addresses[ETH_ALEN];
98 u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
99 u16 num_vf_mc_hashes;
Alexander Duyckae641bd2009-09-03 14:49:33 +0000100 u16 vlans_enabled;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000101 u32 flags;
102 unsigned long last_nack;
Williams, Mitch A8151d292010-02-10 01:44:24 +0000103 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
104 u16 pf_qos;
Lior Levy17dc5662011-02-08 02:28:46 +0000105 u16 tx_rate;
Lior Levy70ea4782013-03-03 20:27:48 +0000106 bool spoofchk_enabled;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800107};
108
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000109#define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
Alexander Duyck7d5753f2009-10-27 23:47:16 +0000110#define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
111#define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
Williams, Mitch A8151d292010-02-10 01:44:24 +0000112#define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000113
Auke Kok9d5c8242008-01-24 02:22:38 -0800114/* RX descriptor control thresholds.
115 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
116 * descriptors available in its onboard memory.
117 * Setting this to 0 disables RX descriptor prefetch.
118 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
119 * available in host memory.
120 * If PTHRESH is 0, this should also be 0.
121 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
122 * descriptors until either it has this many to write back, or the
123 * ITR timer expires.
124 */
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000125#define IGB_RX_PTHRESH ((hw->mac.type == e1000_i354) ? 12 : 8)
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000126#define IGB_RX_HTHRESH 8
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000127#define IGB_TX_PTHRESH ((hw->mac.type == e1000_i354) ? 20 : 8)
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000128#define IGB_TX_HTHRESH 1
129#define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
130 adapter->msix_entries) ? 1 : 4)
131#define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
132 adapter->msix_entries) ? 1 : 16)
Auke Kok9d5c8242008-01-24 02:22:38 -0800133
134/* this is the size past which hardware will drop packets when setting LPE=0 */
135#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
136
137/* Supported Rx Buffer Sizes */
Alexander Duyckde78d1f2012-09-25 00:31:12 +0000138#define IGB_RXBUFFER_256 256
139#define IGB_RXBUFFER_2048 2048
140#define IGB_RX_HDR_LEN IGB_RXBUFFER_256
141#define IGB_RX_BUFSZ IGB_RXBUFFER_2048
Auke Kok9d5c8242008-01-24 02:22:38 -0800142
Auke Kok9d5c8242008-01-24 02:22:38 -0800143/* How many Rx Buffers do we bundle into one write to the hardware ? */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000144#define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
Auke Kok9d5c8242008-01-24 02:22:38 -0800145
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000146#define AUTO_ALL_MODES 0
147#define IGB_EEPROM_APME 0x0400
Auke Kok9d5c8242008-01-24 02:22:38 -0800148
149#ifndef IGB_MASTER_SLAVE
150/* Switch to override PHY master/slave setting */
151#define IGB_MASTER_SLAVE e1000_ms_hw_default
152#endif
153
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000154#define IGB_MNG_VLAN_NONE -1
Auke Kok9d5c8242008-01-24 02:22:38 -0800155
Alexander Duyck1d9daf42012-11-13 04:03:23 +0000156enum igb_tx_flags {
157 /* cmd_type flags */
158 IGB_TX_FLAGS_VLAN = 0x01,
159 IGB_TX_FLAGS_TSO = 0x02,
160 IGB_TX_FLAGS_TSTAMP = 0x04,
161
162 /* olinfo flags */
163 IGB_TX_FLAGS_IPV4 = 0x10,
164 IGB_TX_FLAGS_CSUM = 0x20,
165};
166
167/* VLAN info */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000168#define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck2bbfebe2011-08-26 07:44:59 +0000169#define IGB_TX_FLAGS_VLAN_SHIFT 16
170
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000171/* The largest size we can write to the descriptor is 65535. In order to
Alexander Duyck21ba6fe2013-02-09 04:27:48 +0000172 * maintain a power of two alignment we have to limit ourselves to 32K.
173 */
174#define IGB_MAX_TXD_PWR 15
175#define IGB_MAX_DATA_PER_TXD (1 << IGB_MAX_TXD_PWR)
176
177/* Tx Descriptors needed, worst case */
178#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
179#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
180
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +0000181/* EEPROM byte offsets */
182#define IGB_SFF_8472_SWAP 0x5C
183#define IGB_SFF_8472_COMP 0x5E
184
185/* Bitmasks */
186#define IGB_SFF_ADDRESSING_MODE 0x4
187#define IGB_SFF_8472_UNSUP 0x00
188
Auke Kok9d5c8242008-01-24 02:22:38 -0800189/* wrapper around a pointer to a socket buffer,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000190 * so a DMA handle can be stored along with the buffer
191 */
Alexander Duyck06034642011-08-26 07:44:22 +0000192struct igb_tx_buffer {
Alexander Duyck8542db02011-08-26 07:44:43 +0000193 union e1000_adv_tx_desc *next_to_watch;
Alexander Duyck06034642011-08-26 07:44:22 +0000194 unsigned long time_stamp;
Alexander Duyck06034642011-08-26 07:44:22 +0000195 struct sk_buff *skb;
196 unsigned int bytecount;
197 u16 gso_segs;
Alexander Duyck7af40ad92011-08-26 07:45:15 +0000198 __be16 protocol;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000199 DEFINE_DMA_UNMAP_ADDR(dma);
200 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckebe42d12011-08-26 07:45:09 +0000201 u32 tx_flags;
Alexander Duyck06034642011-08-26 07:44:22 +0000202};
203
204struct igb_rx_buffer {
Auke Kok9d5c8242008-01-24 02:22:38 -0800205 dma_addr_t dma;
Alexander Duyck06034642011-08-26 07:44:22 +0000206 struct page *page;
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000207 unsigned int page_offset;
Auke Kok9d5c8242008-01-24 02:22:38 -0800208};
209
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000210struct igb_tx_queue_stats {
Auke Kok9d5c8242008-01-24 02:22:38 -0800211 u64 packets;
212 u64 bytes;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000213 u64 restart_queue;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000214 u64 restart_queue2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800215};
216
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000217struct igb_rx_queue_stats {
218 u64 packets;
219 u64 bytes;
220 u64 drops;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000221 u64 csum_err;
222 u64 alloc_failed;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000223};
224
Alexander Duyck0ba82992011-08-26 07:45:47 +0000225struct igb_ring_container {
226 struct igb_ring *ring; /* pointer to linked list of rings */
227 unsigned int total_bytes; /* total bytes processed this int */
228 unsigned int total_packets; /* total packets processed this int */
229 u16 work_limit; /* total work allowed per interrupt */
230 u8 count; /* total number of rings in vector */
231 u8 itr; /* current ITR setting for ring */
232};
233
Alexander Duyck047e0032009-10-27 15:49:27 +0000234struct igb_ring {
Alexander Duyck238ac812011-08-26 07:43:48 +0000235 struct igb_q_vector *q_vector; /* backlink to q_vector */
236 struct net_device *netdev; /* back pointer to net_device */
237 struct device *dev; /* device pointer for dma mapping */
Alexander Duyck06034642011-08-26 07:44:22 +0000238 union { /* array of buffer info structs */
239 struct igb_tx_buffer *tx_buffer_info;
240 struct igb_rx_buffer *rx_buffer_info;
241 };
Matthew Vickfc580752012-12-13 07:20:35 +0000242 unsigned long last_rx_timestamp;
Alexander Duyck238ac812011-08-26 07:43:48 +0000243 void *desc; /* descriptor ring memory */
244 unsigned long flags; /* ring specific flags */
245 void __iomem *tail; /* pointer to ring tail register */
Alexander Duyck5536d212012-09-25 00:31:17 +0000246 dma_addr_t dma; /* phys address of the ring */
247 unsigned int size; /* length of desc. ring in bytes */
Alexander Duyck238ac812011-08-26 07:43:48 +0000248
249 u16 count; /* number of desc. in the ring */
250 u8 queue_index; /* logical index of the ring*/
251 u8 reg_idx; /* physical index of the ring */
Alexander Duyck238ac812011-08-26 07:43:48 +0000252
253 /* everything past this point are written often */
Alexander Duyck5536d212012-09-25 00:31:17 +0000254 u16 next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -0800255 u16 next_to_use;
Alexander Duyckcbc8e552012-09-25 00:31:02 +0000256 u16 next_to_alloc;
Auke Kok9d5c8242008-01-24 02:22:38 -0800257
Auke Kok9d5c8242008-01-24 02:22:38 -0800258 union {
259 /* TX */
260 struct {
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000261 struct igb_tx_queue_stats tx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000262 struct u64_stats_sync tx_syncp;
263 struct u64_stats_sync tx_syncp2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800264 };
265 /* RX */
266 struct {
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000267 struct sk_buff *skb;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000268 struct igb_rx_queue_stats rx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000269 struct u64_stats_sync rx_syncp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800270 };
271 };
Alexander Duyck5536d212012-09-25 00:31:17 +0000272} ____cacheline_internodealigned_in_smp;
273
274struct igb_q_vector {
275 struct igb_adapter *adapter; /* backlink */
276 int cpu; /* CPU for DCA */
277 u32 eims_value; /* EIMS mask value */
278
279 u16 itr_val;
280 u8 set_itr;
281 void __iomem *itr_register;
282
283 struct igb_ring_container rx, tx;
284
285 struct napi_struct napi;
286 struct rcu_head rcu; /* to avoid race with update stats on free */
287 char name[IFNAMSIZ + 9];
288
289 /* for dynamic allocation of rings associated with this q_vector */
290 struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800291};
292
Alexander Duyck866cff02011-08-26 07:45:36 +0000293enum e1000_ring_flags_t {
Alexander Duyck866cff02011-08-26 07:45:36 +0000294 IGB_RING_FLAG_RX_SCTP_CSUM,
Alexander Duyck8be10e92011-08-26 07:47:11 +0000295 IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
Alexander Duyck866cff02011-08-26 07:45:36 +0000296 IGB_RING_FLAG_TX_CTX_IDX,
297 IGB_RING_FLAG_TX_DETECT_HANG
298};
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000299
Alexander Duycke032afc2011-08-26 07:44:48 +0000300#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000301
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000302#define IGB_RX_DESC(R, i) \
Alexander Duyck60136902011-08-26 07:44:05 +0000303 (&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000304#define IGB_TX_DESC(R, i) \
Alexander Duyck60136902011-08-26 07:44:05 +0000305 (&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000306#define IGB_TX_CTXTDESC(R, i) \
Alexander Duyck60136902011-08-26 07:44:05 +0000307 (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9d5c8242008-01-24 02:22:38 -0800308
Alexander Duyck3ceb90f2011-08-26 07:46:03 +0000309/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
310static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
311 const u32 stat_err_bits)
312{
313 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
314}
315
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000316/* igb_desc_unused - calculate if we have unused descriptors */
317static inline int igb_desc_unused(struct igb_ring *ring)
318{
319 if (ring->next_to_clean > ring->next_to_use)
320 return ring->next_to_clean - ring->next_to_use - 1;
321
322 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
323}
324
Carolyn Wybornye4288932012-12-07 03:01:42 +0000325#ifdef CONFIG_IGB_HWMON
326
327#define IGB_HWMON_TYPE_LOC 0
328#define IGB_HWMON_TYPE_TEMP 1
329#define IGB_HWMON_TYPE_CAUTION 2
330#define IGB_HWMON_TYPE_MAX 3
331
332struct hwmon_attr {
333 struct device_attribute dev_attr;
334 struct e1000_hw *hw;
335 struct e1000_thermal_diode_data *sensor;
336 char name[12];
337 };
338
339struct hwmon_buff {
Guenter Roecke3670b82013-11-26 07:15:23 +0000340 struct attribute_group group;
341 const struct attribute_group *groups[2];
342 struct attribute *attrs[E1000_MAX_SENSORS * 4 + 1];
343 struct hwmon_attr hwmon_list[E1000_MAX_SENSORS * 4];
Carolyn Wybornye4288932012-12-07 03:01:42 +0000344 unsigned int n_hwmon;
345 };
346#endif
347
Laura Mihaela Vasilescuc342b392013-07-31 20:19:48 +0000348#define IGB_RETA_SIZE 128
349
Auke Kok9d5c8242008-01-24 02:22:38 -0800350/* board specific private data structure */
Auke Kok9d5c8242008-01-24 02:22:38 -0800351struct igb_adapter {
Jiri Pirkob2cb09b2011-07-21 03:27:27 +0000352 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Alexander Duyck238ac812011-08-26 07:43:48 +0000353
354 struct net_device *netdev;
355
356 unsigned long state;
357 unsigned int flags;
358
359 unsigned int num_q_vectors;
360 struct msix_entry *msix_entries;
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000361
Auke Kok9d5c8242008-01-24 02:22:38 -0800362 /* Interrupt Throttle Rate */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000363 u32 rx_itr_setting;
364 u32 tx_itr_setting;
Auke Kok9d5c8242008-01-24 02:22:38 -0800365 u16 tx_itr;
366 u16 rx_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -0800367
Alexander Duyck238ac812011-08-26 07:43:48 +0000368 /* TX */
Alexander Duyck13fde972011-10-05 13:35:24 +0000369 u16 tx_work_limit;
Alexander Duyck238ac812011-08-26 07:43:48 +0000370 u32 tx_timeout_count;
371 int num_tx_queues;
372 struct igb_ring *tx_ring[16];
373
374 /* RX */
375 int num_rx_queues;
376 struct igb_ring *rx_ring[16];
377
378 u32 max_frame_size;
379 u32 min_frame_size;
380
381 struct timer_list watchdog_timer;
382 struct timer_list phy_info_timer;
383
384 u16 mng_vlan_id;
385 u32 bd_number;
386 u32 wol;
387 u32 en_mng_pt;
388 u16 link_speed;
389 u16 link_duplex;
390
Auke Kok9d5c8242008-01-24 02:22:38 -0800391 struct work_struct reset_task;
392 struct work_struct watchdog_task;
393 bool fc_autoneg;
394 u8 tx_timeout_factor;
395 struct timer_list blink_timer;
396 unsigned long led_status;
397
Auke Kok9d5c8242008-01-24 02:22:38 -0800398 /* OS defined structs */
Auke Kok9d5c8242008-01-24 02:22:38 -0800399 struct pci_dev *pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800400
Eric Dumazet12dcd862010-10-15 17:27:10 +0000401 spinlock_t stats64_lock;
402 struct rtnl_link_stats64 stats64;
403
Auke Kok9d5c8242008-01-24 02:22:38 -0800404 /* structs defined in e1000_hw.h */
405 struct e1000_hw hw;
406 struct e1000_hw_stats stats;
407 struct e1000_phy_info phy_info;
408 struct e1000_phy_stats phy_stats;
409
410 u32 test_icr;
411 struct igb_ring test_tx_ring;
412 struct igb_ring test_rx_ring;
413
414 int msg_enable;
Alexander Duyck047e0032009-10-27 15:49:27 +0000415
Alexander Duyck047e0032009-10-27 15:49:27 +0000416 struct igb_q_vector *q_vector[MAX_Q_VECTORS];
Auke Kok9d5c8242008-01-24 02:22:38 -0800417 u32 eims_enable_mask;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700418 u32 eims_other;
Auke Kok9d5c8242008-01-24 02:22:38 -0800419
420 /* to not mess up cache alignment, always add to the bottom */
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000421 u16 tx_ring_count;
422 u16 rx_ring_count;
Alexander Duyck1bfaf072009-02-19 20:39:23 -0800423 unsigned int vfs_allocated_count;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800424 struct vf_data_storage *vf_data;
Lior Levy17dc5662011-02-08 02:28:46 +0000425 int vf_rate_link_speed;
Alexander Duycka99955f2009-11-12 18:37:19 +0000426 u32 rss_queues;
Greg Rose13800462010-11-06 02:08:26 +0000427 u32 wvbr;
Carolyn Wyborny1128c752011-10-14 00:13:49 +0000428 u32 *shadow_vfta;
Richard Cochrand339b132012-03-16 10:55:32 +0000429
430 struct ptp_clock *ptp_clock;
Matthew Vicka79f4f82012-08-10 05:40:44 +0000431 struct ptp_clock_info ptp_caps;
432 struct delayed_work ptp_overflow_work;
Matthew Vick1f6e8172012-08-18 07:26:33 +0000433 struct work_struct ptp_tx_work;
434 struct sk_buff *ptp_tx_skb;
Matthew Vick428f1f72012-12-13 07:20:34 +0000435 unsigned long ptp_tx_start;
Matthew Vickfc580752012-12-13 07:20:35 +0000436 unsigned long last_rx_ptp_check;
Richard Cochrand339b132012-03-16 10:55:32 +0000437 spinlock_t tmreg_lock;
438 struct cyclecounter cc;
439 struct timecounter tc;
Matthew Vick428f1f72012-12-13 07:20:34 +0000440 u32 tx_hwtstamp_timeouts;
Matthew Vickfc580752012-12-13 07:20:35 +0000441 u32 rx_hwtstamp_cleared;
Matthew Vick3c89f6d2012-08-10 05:40:43 +0000442
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000443 char fw_version[32];
Carolyn Wybornye4288932012-12-07 03:01:42 +0000444#ifdef CONFIG_IGB_HWMON
Guenter Roecke3670b82013-11-26 07:15:23 +0000445 struct hwmon_buff *igb_hwmon_buff;
Carolyn Wybornye4288932012-12-07 03:01:42 +0000446 bool ets;
447#endif
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000448 struct i2c_algo_bit_data i2c_algo;
449 struct i2c_adapter i2c_adap;
Carolyn Wyborny603e86f2013-02-20 07:40:55 +0000450 struct i2c_client *i2c_client;
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +0000451 u32 rss_indir_tbl_init;
452 u8 rss_indir_tbl[IGB_RETA_SIZE];
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +0000453
454 unsigned long link_check_timeout;
Carolyn Wyborny56cec242013-10-17 05:36:26 +0000455 int copper_tries;
456 struct e1000_info ei;
Auke Kok9d5c8242008-01-24 02:22:38 -0800457};
458
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +0000459#define IGB_FLAG_HAS_MSI (1 << 0)
460#define IGB_FLAG_DCA_ENABLED (1 << 1)
461#define IGB_FLAG_QUAD_PORT_A (1 << 2)
462#define IGB_FLAG_QUEUE_PAIRS (1 << 3)
463#define IGB_FLAG_DMAC (1 << 4)
464#define IGB_FLAG_PTP (1 << 5)
465#define IGB_FLAG_RSS_FIELD_IPV4_UDP (1 << 6)
466#define IGB_FLAG_RSS_FIELD_IPV6_UDP (1 << 7)
Matthew Vick63d4a8f2012-11-09 05:49:54 +0000467#define IGB_FLAG_WOL_SUPPORTED (1 << 8)
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +0000468#define IGB_FLAG_NEED_LINK_UPDATE (1 << 9)
Carolyn Wyborny2bdfc4e2013-10-17 05:23:01 +0000469#define IGB_FLAG_MEDIA_RESET (1 << 10)
Carolyn Wyborny56cec242013-10-17 05:36:26 +0000470#define IGB_FLAG_MAS_CAPABLE (1 << 11)
471#define IGB_FLAG_MAS_ENABLE (1 << 12)
472
473/* Media Auto Sense */
474#define IGB_MAS_ENABLE_0 0X0001
475#define IGB_MAS_ENABLE_1 0X0002
476#define IGB_MAS_ENABLE_2 0X0004
477#define IGB_MAS_ENABLE_3 0X0008
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -0800478
479/* DMA Coalescing defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000480#define IGB_MIN_TXPBSIZE 20408
481#define IGB_TX_BUF_4096 4096
482#define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700483
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000484#define IGB_82576_TSYNC_SHIFT 19
485#define IGB_TS_HDR_LEN 16
Auke Kok9d5c8242008-01-24 02:22:38 -0800486enum e1000_state_t {
487 __IGB_TESTING,
488 __IGB_RESETTING,
489 __IGB_DOWN
490};
491
492enum igb_boards {
493 board_82575,
494};
495
496extern char igb_driver_name[];
497extern char igb_driver_version[];
498
Joe Perches5ccc9212013-09-23 11:37:59 -0700499int igb_up(struct igb_adapter *);
500void igb_down(struct igb_adapter *);
501void igb_reinit_locked(struct igb_adapter *);
502void igb_reset(struct igb_adapter *);
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -0700503int igb_reinit_queues(struct igb_adapter *);
Joe Perches5ccc9212013-09-23 11:37:59 -0700504void igb_write_rss_indir_tbl(struct igb_adapter *);
505int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
506int igb_setup_tx_resources(struct igb_ring *);
507int igb_setup_rx_resources(struct igb_ring *);
508void igb_free_tx_resources(struct igb_ring *);
509void igb_free_rx_resources(struct igb_ring *);
510void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
511void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
512void igb_setup_tctl(struct igb_adapter *);
513void igb_setup_rctl(struct igb_adapter *);
514netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
515void igb_unmap_and_free_tx_resource(struct igb_ring *, struct igb_tx_buffer *);
516void igb_alloc_rx_buffers(struct igb_ring *, u16);
517void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
518bool igb_has_link(struct igb_adapter *adapter);
519void igb_set_ethtool_ops(struct net_device *);
520void igb_power_up_link(struct igb_adapter *);
521void igb_set_fw_version(struct igb_adapter *);
522void igb_ptp_init(struct igb_adapter *adapter);
523void igb_ptp_stop(struct igb_adapter *adapter);
524void igb_ptp_reset(struct igb_adapter *adapter);
525void igb_ptp_tx_work(struct work_struct *work);
526void igb_ptp_rx_hang(struct igb_adapter *adapter);
527void igb_ptp_tx_hwtstamp(struct igb_adapter *adapter);
528void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb);
529void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector, unsigned char *va,
530 struct sk_buff *skb);
Matthew Vick20a48412013-04-24 07:42:06 +0000531static inline void igb_ptp_rx_hwtstamp(struct igb_ring *rx_ring,
Alexander Duyckb5345502012-09-25 05:14:55 +0000532 union e1000_adv_rx_desc *rx_desc,
533 struct sk_buff *skb)
534{
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000535 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
536 !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
Matthew Vick20a48412013-04-24 07:42:06 +0000537 igb_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
538
539 /* Update the last_rx_timestamp timer in order to enable watchdog check
540 * for error case of latched timestamp on a dropped packet.
541 */
542 rx_ring->last_rx_timestamp = jiffies;
Alexander Duyckb5345502012-09-25 05:14:55 +0000543}
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000544
Joe Perches5ccc9212013-09-23 11:37:59 -0700545int igb_ptp_hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr,
546 int cmd);
Carolyn Wybornye4288932012-12-07 03:01:42 +0000547#ifdef CONFIG_IGB_HWMON
Joe Perches5ccc9212013-09-23 11:37:59 -0700548void igb_sysfs_exit(struct igb_adapter *adapter);
549int igb_sysfs_init(struct igb_adapter *adapter);
Carolyn Wybornye4288932012-12-07 03:01:42 +0000550#endif
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800551static inline s32 igb_reset_phy(struct e1000_hw *hw)
552{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000553 if (hw->phy.ops.reset)
554 return hw->phy.ops.reset(hw);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800555
556 return 0;
557}
558
559static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
560{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000561 if (hw->phy.ops.read_reg)
562 return hw->phy.ops.read_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800563
564 return 0;
565}
566
567static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
568{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000569 if (hw->phy.ops.write_reg)
570 return hw->phy.ops.write_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800571
572 return 0;
573}
574
575static inline s32 igb_get_phy_info(struct e1000_hw *hw)
576{
577 if (hw->phy.ops.get_phy_info)
578 return hw->phy.ops.get_phy_info(hw);
579
580 return 0;
581}
582
Eric Dumazetbdbc0632012-01-04 20:23:36 +0000583static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
584{
585 return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
586}
587
Auke Kok9d5c8242008-01-24 02:22:38 -0800588#endif /* _IGB_H_ */