blob: 00a36dacfe2fac2c66d397716d0f5b4e89f34c04 [file] [log] [blame]
Leilk Liua5682312015-08-07 15:19:50 +08001/*
2 * Copyright (c) 2015 MediaTek Inc.
3 * Author: Leilk Liu <leilk.liu@mediatek.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <linux/clk.h>
16#include <linux/device.h>
17#include <linux/err.h>
18#include <linux/interrupt.h>
Leilk Liudd69a0a2015-08-24 11:45:15 +080019#include <linux/io.h>
Leilk Liua5682312015-08-07 15:19:50 +080020#include <linux/ioport.h>
21#include <linux/module.h>
22#include <linux/of.h>
Leilk Liu37457602015-10-26 16:09:44 +080023#include <linux/of_gpio.h>
Leilk Liua5682312015-08-07 15:19:50 +080024#include <linux/platform_device.h>
25#include <linux/platform_data/spi-mt65xx.h>
26#include <linux/pm_runtime.h>
27#include <linux/spi/spi.h>
28
29#define SPI_CFG0_REG 0x0000
30#define SPI_CFG1_REG 0x0004
31#define SPI_TX_SRC_REG 0x0008
32#define SPI_RX_DST_REG 0x000c
33#define SPI_TX_DATA_REG 0x0010
34#define SPI_RX_DATA_REG 0x0014
35#define SPI_CMD_REG 0x0018
36#define SPI_STATUS0_REG 0x001c
37#define SPI_PAD_SEL_REG 0x0024
38
39#define SPI_CFG0_SCK_HIGH_OFFSET 0
40#define SPI_CFG0_SCK_LOW_OFFSET 8
41#define SPI_CFG0_CS_HOLD_OFFSET 16
42#define SPI_CFG0_CS_SETUP_OFFSET 24
43
44#define SPI_CFG1_CS_IDLE_OFFSET 0
45#define SPI_CFG1_PACKET_LOOP_OFFSET 8
46#define SPI_CFG1_PACKET_LENGTH_OFFSET 16
47#define SPI_CFG1_GET_TICK_DLY_OFFSET 30
48
49#define SPI_CFG1_CS_IDLE_MASK 0xff
50#define SPI_CFG1_PACKET_LOOP_MASK 0xff00
51#define SPI_CFG1_PACKET_LENGTH_MASK 0x3ff0000
52
Leilk Liua71d6ea2015-08-20 17:19:08 +080053#define SPI_CMD_ACT BIT(0)
54#define SPI_CMD_RESUME BIT(1)
Leilk Liua5682312015-08-07 15:19:50 +080055#define SPI_CMD_RST BIT(2)
56#define SPI_CMD_PAUSE_EN BIT(4)
57#define SPI_CMD_DEASSERT BIT(5)
58#define SPI_CMD_CPHA BIT(8)
59#define SPI_CMD_CPOL BIT(9)
60#define SPI_CMD_RX_DMA BIT(10)
61#define SPI_CMD_TX_DMA BIT(11)
62#define SPI_CMD_TXMSBF BIT(12)
63#define SPI_CMD_RXMSBF BIT(13)
64#define SPI_CMD_RX_ENDIAN BIT(14)
65#define SPI_CMD_TX_ENDIAN BIT(15)
66#define SPI_CMD_FINISH_IE BIT(16)
67#define SPI_CMD_PAUSE_IE BIT(17)
68
Leilk Liua5682312015-08-07 15:19:50 +080069#define MT8173_SPI_MAX_PAD_SEL 3
70
Leilk Liu50f8fec2015-08-24 11:45:16 +080071#define MTK_SPI_PAUSE_INT_STATUS 0x2
72
Leilk Liua5682312015-08-07 15:19:50 +080073#define MTK_SPI_IDLE 0
74#define MTK_SPI_PAUSED 1
75
76#define MTK_SPI_MAX_FIFO_SIZE 32
77#define MTK_SPI_PACKET_SIZE 1024
78
79struct mtk_spi_compatible {
Leilk Liuaf579372015-08-20 17:19:07 +080080 bool need_pad_sel;
81 /* Must explicitly send dummy Tx bytes to do Rx only transfer */
82 bool must_tx;
Leilk Liua5682312015-08-07 15:19:50 +080083};
84
85struct mtk_spi {
86 void __iomem *base;
87 u32 state;
Leilk Liu37457602015-10-26 16:09:44 +080088 int pad_num;
89 u32 *pad_sel;
Leilk Liuadcbcfe2015-08-31 21:18:57 +080090 struct clk *parent_clk, *sel_clk, *spi_clk;
Leilk Liua5682312015-08-07 15:19:50 +080091 struct spi_transfer *cur_transfer;
92 u32 xfer_len;
93 struct scatterlist *tx_sgl, *rx_sgl;
94 u32 tx_sgl_len, rx_sgl_len;
95 const struct mtk_spi_compatible *dev_comp;
96};
97
Leilk Liuaf579372015-08-20 17:19:07 +080098static const struct mtk_spi_compatible mt6589_compat;
99static const struct mtk_spi_compatible mt8135_compat;
Leilk Liua5682312015-08-07 15:19:50 +0800100static const struct mtk_spi_compatible mt8173_compat = {
Leilk Liuaf579372015-08-20 17:19:07 +0800101 .need_pad_sel = true,
102 .must_tx = true,
Leilk Liua5682312015-08-07 15:19:50 +0800103};
104
105/*
106 * A piece of default chip info unless the platform
107 * supplies it.
108 */
109static const struct mtk_chip_config mtk_default_chip_info = {
110 .rx_mlsb = 1,
111 .tx_mlsb = 1,
Leilk Liua5682312015-08-07 15:19:50 +0800112};
113
114static const struct of_device_id mtk_spi_of_match[] = {
115 { .compatible = "mediatek,mt6589-spi", .data = (void *)&mt6589_compat },
116 { .compatible = "mediatek,mt8135-spi", .data = (void *)&mt8135_compat },
117 { .compatible = "mediatek,mt8173-spi", .data = (void *)&mt8173_compat },
118 {}
119};
120MODULE_DEVICE_TABLE(of, mtk_spi_of_match);
121
122static void mtk_spi_reset(struct mtk_spi *mdata)
123{
124 u32 reg_val;
125
126 /* set the software reset bit in SPI_CMD_REG. */
127 reg_val = readl(mdata->base + SPI_CMD_REG);
128 reg_val |= SPI_CMD_RST;
129 writel(reg_val, mdata->base + SPI_CMD_REG);
130
131 reg_val = readl(mdata->base + SPI_CMD_REG);
132 reg_val &= ~SPI_CMD_RST;
133 writel(reg_val, mdata->base + SPI_CMD_REG);
134}
135
Leilk Liu79b5d3f2015-10-26 16:09:41 +0800136static int mtk_spi_prepare_message(struct spi_master *master,
137 struct spi_message *msg)
Leilk Liua5682312015-08-07 15:19:50 +0800138{
Leilk Liu79b5d3f2015-10-26 16:09:41 +0800139 u16 cpha, cpol;
Leilk Liua5682312015-08-07 15:19:50 +0800140 u32 reg_val;
Leilk Liu79b5d3f2015-10-26 16:09:41 +0800141 struct spi_device *spi = msg->spi;
Leilk Liu58a984c72015-10-26 16:09:43 +0800142 struct mtk_chip_config *chip_config = spi->controller_data;
Leilk Liu79b5d3f2015-10-26 16:09:41 +0800143 struct mtk_spi *mdata = spi_master_get_devdata(master);
144
145 cpha = spi->mode & SPI_CPHA ? 1 : 0;
146 cpol = spi->mode & SPI_CPOL ? 1 : 0;
147
Leilk Liu79b5d3f2015-10-26 16:09:41 +0800148 reg_val = readl(mdata->base + SPI_CMD_REG);
149 if (cpha)
150 reg_val |= SPI_CMD_CPHA;
151 else
152 reg_val &= ~SPI_CMD_CPHA;
153 if (cpol)
154 reg_val |= SPI_CMD_CPOL;
155 else
156 reg_val &= ~SPI_CMD_CPOL;
Leilk Liua5682312015-08-07 15:19:50 +0800157
158 /* set the mlsbx and mlsbtx */
Leilk Liua71d6ea2015-08-20 17:19:08 +0800159 if (chip_config->tx_mlsb)
160 reg_val |= SPI_CMD_TXMSBF;
161 else
162 reg_val &= ~SPI_CMD_TXMSBF;
163 if (chip_config->rx_mlsb)
164 reg_val |= SPI_CMD_RXMSBF;
165 else
166 reg_val &= ~SPI_CMD_RXMSBF;
Leilk Liua5682312015-08-07 15:19:50 +0800167
168 /* set the tx/rx endian */
Leilk Liu44f636d2015-08-20 17:19:06 +0800169#ifdef __LITTLE_ENDIAN
170 reg_val &= ~SPI_CMD_TX_ENDIAN;
171 reg_val &= ~SPI_CMD_RX_ENDIAN;
172#else
173 reg_val |= SPI_CMD_TX_ENDIAN;
174 reg_val |= SPI_CMD_RX_ENDIAN;
175#endif
Leilk Liua5682312015-08-07 15:19:50 +0800176
177 /* set finish and pause interrupt always enable */
Leilk Liu15293322015-08-27 21:09:04 +0800178 reg_val |= SPI_CMD_FINISH_IE | SPI_CMD_PAUSE_IE;
Leilk Liua5682312015-08-07 15:19:50 +0800179
180 /* disable dma mode */
181 reg_val &= ~(SPI_CMD_TX_DMA | SPI_CMD_RX_DMA);
182
183 /* disable deassert mode */
184 reg_val &= ~SPI_CMD_DEASSERT;
185
186 writel(reg_val, mdata->base + SPI_CMD_REG);
187
188 /* pad select */
189 if (mdata->dev_comp->need_pad_sel)
Leilk Liu37457602015-10-26 16:09:44 +0800190 writel(mdata->pad_sel[spi->chip_select],
191 mdata->base + SPI_PAD_SEL_REG);
Leilk Liua5682312015-08-07 15:19:50 +0800192
193 return 0;
194}
195
196static void mtk_spi_set_cs(struct spi_device *spi, bool enable)
197{
198 u32 reg_val;
199 struct mtk_spi *mdata = spi_master_get_devdata(spi->master);
200
201 reg_val = readl(mdata->base + SPI_CMD_REG);
Leilk Liu6583d202015-09-07 19:37:57 +0800202 if (!enable) {
Leilk Liua5682312015-08-07 15:19:50 +0800203 reg_val |= SPI_CMD_PAUSE_EN;
Leilk Liu6583d202015-09-07 19:37:57 +0800204 writel(reg_val, mdata->base + SPI_CMD_REG);
205 } else {
Leilk Liua5682312015-08-07 15:19:50 +0800206 reg_val &= ~SPI_CMD_PAUSE_EN;
Leilk Liu6583d202015-09-07 19:37:57 +0800207 writel(reg_val, mdata->base + SPI_CMD_REG);
208 mdata->state = MTK_SPI_IDLE;
209 mtk_spi_reset(mdata);
210 }
Leilk Liua5682312015-08-07 15:19:50 +0800211}
212
213static void mtk_spi_prepare_transfer(struct spi_master *master,
214 struct spi_transfer *xfer)
215{
Leilk Liu2ce0acf2015-08-24 11:45:18 +0800216 u32 spi_clk_hz, div, sck_time, cs_time, reg_val = 0;
Leilk Liua5682312015-08-07 15:19:50 +0800217 struct mtk_spi *mdata = spi_master_get_devdata(master);
218
219 spi_clk_hz = clk_get_rate(mdata->spi_clk);
220 if (xfer->speed_hz < spi_clk_hz / 2)
221 div = DIV_ROUND_UP(spi_clk_hz, xfer->speed_hz);
222 else
223 div = 1;
224
Leilk Liu2ce0acf2015-08-24 11:45:18 +0800225 sck_time = (div + 1) / 2;
226 cs_time = sck_time * 2;
Leilk Liua5682312015-08-07 15:19:50 +0800227
Leilk Liu2ce0acf2015-08-24 11:45:18 +0800228 reg_val |= (((sck_time - 1) & 0xff) << SPI_CFG0_SCK_HIGH_OFFSET);
229 reg_val |= (((sck_time - 1) & 0xff) << SPI_CFG0_SCK_LOW_OFFSET);
230 reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_HOLD_OFFSET);
231 reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_SETUP_OFFSET);
Leilk Liua5682312015-08-07 15:19:50 +0800232 writel(reg_val, mdata->base + SPI_CFG0_REG);
233
234 reg_val = readl(mdata->base + SPI_CFG1_REG);
235 reg_val &= ~SPI_CFG1_CS_IDLE_MASK;
Leilk Liu2ce0acf2015-08-24 11:45:18 +0800236 reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG1_CS_IDLE_OFFSET);
Leilk Liua5682312015-08-07 15:19:50 +0800237 writel(reg_val, mdata->base + SPI_CFG1_REG);
238}
239
240static void mtk_spi_setup_packet(struct spi_master *master)
241{
242 u32 packet_size, packet_loop, reg_val;
243 struct mtk_spi *mdata = spi_master_get_devdata(master);
244
Leilk Liu50f8fec2015-08-24 11:45:16 +0800245 packet_size = min_t(u32, mdata->xfer_len, MTK_SPI_PACKET_SIZE);
Leilk Liua5682312015-08-07 15:19:50 +0800246 packet_loop = mdata->xfer_len / packet_size;
247
248 reg_val = readl(mdata->base + SPI_CFG1_REG);
Leilk Liu50f8fec2015-08-24 11:45:16 +0800249 reg_val &= ~(SPI_CFG1_PACKET_LENGTH_MASK | SPI_CFG1_PACKET_LOOP_MASK);
Leilk Liua5682312015-08-07 15:19:50 +0800250 reg_val |= (packet_size - 1) << SPI_CFG1_PACKET_LENGTH_OFFSET;
251 reg_val |= (packet_loop - 1) << SPI_CFG1_PACKET_LOOP_OFFSET;
252 writel(reg_val, mdata->base + SPI_CFG1_REG);
253}
254
255static void mtk_spi_enable_transfer(struct spi_master *master)
256{
Leilk Liu50f8fec2015-08-24 11:45:16 +0800257 u32 cmd;
Leilk Liua5682312015-08-07 15:19:50 +0800258 struct mtk_spi *mdata = spi_master_get_devdata(master);
259
260 cmd = readl(mdata->base + SPI_CMD_REG);
261 if (mdata->state == MTK_SPI_IDLE)
Leilk Liua71d6ea2015-08-20 17:19:08 +0800262 cmd |= SPI_CMD_ACT;
Leilk Liua5682312015-08-07 15:19:50 +0800263 else
Leilk Liua71d6ea2015-08-20 17:19:08 +0800264 cmd |= SPI_CMD_RESUME;
Leilk Liua5682312015-08-07 15:19:50 +0800265 writel(cmd, mdata->base + SPI_CMD_REG);
266}
267
Leilk Liu50f8fec2015-08-24 11:45:16 +0800268static int mtk_spi_get_mult_delta(u32 xfer_len)
Leilk Liua5682312015-08-07 15:19:50 +0800269{
Leilk Liu50f8fec2015-08-24 11:45:16 +0800270 u32 mult_delta;
Leilk Liua5682312015-08-07 15:19:50 +0800271
272 if (xfer_len > MTK_SPI_PACKET_SIZE)
273 mult_delta = xfer_len % MTK_SPI_PACKET_SIZE;
274 else
275 mult_delta = 0;
276
277 return mult_delta;
278}
279
280static void mtk_spi_update_mdata_len(struct spi_master *master)
281{
282 int mult_delta;
283 struct mtk_spi *mdata = spi_master_get_devdata(master);
284
285 if (mdata->tx_sgl_len && mdata->rx_sgl_len) {
286 if (mdata->tx_sgl_len > mdata->rx_sgl_len) {
287 mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
288 mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
289 mdata->rx_sgl_len = mult_delta;
290 mdata->tx_sgl_len -= mdata->xfer_len;
291 } else {
292 mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
293 mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
294 mdata->tx_sgl_len = mult_delta;
295 mdata->rx_sgl_len -= mdata->xfer_len;
296 }
297 } else if (mdata->tx_sgl_len) {
298 mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
299 mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
300 mdata->tx_sgl_len = mult_delta;
301 } else if (mdata->rx_sgl_len) {
302 mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
303 mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
304 mdata->rx_sgl_len = mult_delta;
305 }
306}
307
308static void mtk_spi_setup_dma_addr(struct spi_master *master,
309 struct spi_transfer *xfer)
310{
311 struct mtk_spi *mdata = spi_master_get_devdata(master);
312
313 if (mdata->tx_sgl)
Leilk Liu39ba9282015-08-13 20:06:41 +0800314 writel(xfer->tx_dma, mdata->base + SPI_TX_SRC_REG);
Leilk Liua5682312015-08-07 15:19:50 +0800315 if (mdata->rx_sgl)
Leilk Liu39ba9282015-08-13 20:06:41 +0800316 writel(xfer->rx_dma, mdata->base + SPI_RX_DST_REG);
Leilk Liua5682312015-08-07 15:19:50 +0800317}
318
319static int mtk_spi_fifo_transfer(struct spi_master *master,
320 struct spi_device *spi,
321 struct spi_transfer *xfer)
322{
Leilk Liu44f636d2015-08-20 17:19:06 +0800323 int cnt;
Leilk Liua5682312015-08-07 15:19:50 +0800324 struct mtk_spi *mdata = spi_master_get_devdata(master);
325
326 mdata->cur_transfer = xfer;
327 mdata->xfer_len = xfer->len;
328 mtk_spi_prepare_transfer(master, xfer);
329 mtk_spi_setup_packet(master);
330
331 if (xfer->len % 4)
332 cnt = xfer->len / 4 + 1;
333 else
334 cnt = xfer->len / 4;
Leilk Liu44f636d2015-08-20 17:19:06 +0800335 iowrite32_rep(mdata->base + SPI_TX_DATA_REG, xfer->tx_buf, cnt);
Leilk Liua5682312015-08-07 15:19:50 +0800336
337 mtk_spi_enable_transfer(master);
338
339 return 1;
340}
341
342static int mtk_spi_dma_transfer(struct spi_master *master,
343 struct spi_device *spi,
344 struct spi_transfer *xfer)
345{
346 int cmd;
347 struct mtk_spi *mdata = spi_master_get_devdata(master);
348
349 mdata->tx_sgl = NULL;
350 mdata->rx_sgl = NULL;
351 mdata->tx_sgl_len = 0;
352 mdata->rx_sgl_len = 0;
353 mdata->cur_transfer = xfer;
354
355 mtk_spi_prepare_transfer(master, xfer);
356
357 cmd = readl(mdata->base + SPI_CMD_REG);
358 if (xfer->tx_buf)
359 cmd |= SPI_CMD_TX_DMA;
360 if (xfer->rx_buf)
361 cmd |= SPI_CMD_RX_DMA;
362 writel(cmd, mdata->base + SPI_CMD_REG);
363
364 if (xfer->tx_buf)
365 mdata->tx_sgl = xfer->tx_sg.sgl;
366 if (xfer->rx_buf)
367 mdata->rx_sgl = xfer->rx_sg.sgl;
368
369 if (mdata->tx_sgl) {
370 xfer->tx_dma = sg_dma_address(mdata->tx_sgl);
371 mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
372 }
373 if (mdata->rx_sgl) {
374 xfer->rx_dma = sg_dma_address(mdata->rx_sgl);
375 mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
376 }
377
378 mtk_spi_update_mdata_len(master);
379 mtk_spi_setup_packet(master);
380 mtk_spi_setup_dma_addr(master, xfer);
381 mtk_spi_enable_transfer(master);
382
383 return 1;
384}
385
386static int mtk_spi_transfer_one(struct spi_master *master,
387 struct spi_device *spi,
388 struct spi_transfer *xfer)
389{
390 if (master->can_dma(master, spi, xfer))
391 return mtk_spi_dma_transfer(master, spi, xfer);
392 else
393 return mtk_spi_fifo_transfer(master, spi, xfer);
394}
395
396static bool mtk_spi_can_dma(struct spi_master *master,
397 struct spi_device *spi,
398 struct spi_transfer *xfer)
399{
400 return xfer->len > MTK_SPI_MAX_FIFO_SIZE;
401}
402
Leilk Liu58a984c72015-10-26 16:09:43 +0800403static int mtk_spi_setup(struct spi_device *spi)
404{
405 struct mtk_spi *mdata = spi_master_get_devdata(spi->master);
406
407 if (!spi->controller_data)
408 spi->controller_data = (void *)&mtk_default_chip_info;
409
Nicolas Boichat98c8dcc2015-11-09 12:14:51 +0800410 if (mdata->dev_comp->need_pad_sel && gpio_is_valid(spi->cs_gpio))
Leilk Liu37457602015-10-26 16:09:44 +0800411 gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
412
Leilk Liu58a984c72015-10-26 16:09:43 +0800413 return 0;
414}
415
Leilk Liua5682312015-08-07 15:19:50 +0800416static irqreturn_t mtk_spi_interrupt(int irq, void *dev_id)
417{
Leilk Liu44f636d2015-08-20 17:19:06 +0800418 u32 cmd, reg_val, cnt;
Leilk Liua5682312015-08-07 15:19:50 +0800419 struct spi_master *master = dev_id;
420 struct mtk_spi *mdata = spi_master_get_devdata(master);
421 struct spi_transfer *trans = mdata->cur_transfer;
422
423 reg_val = readl(mdata->base + SPI_STATUS0_REG);
Leilk Liu50f8fec2015-08-24 11:45:16 +0800424 if (reg_val & MTK_SPI_PAUSE_INT_STATUS)
Leilk Liua5682312015-08-07 15:19:50 +0800425 mdata->state = MTK_SPI_PAUSED;
426 else
427 mdata->state = MTK_SPI_IDLE;
428
429 if (!master->can_dma(master, master->cur_msg->spi, trans)) {
Leilk Liua5682312015-08-07 15:19:50 +0800430 if (trans->rx_buf) {
Leilk Liu44f636d2015-08-20 17:19:06 +0800431 if (mdata->xfer_len % 4)
432 cnt = mdata->xfer_len / 4 + 1;
433 else
434 cnt = mdata->xfer_len / 4;
435 ioread32_rep(mdata->base + SPI_RX_DATA_REG,
436 trans->rx_buf, cnt);
Leilk Liua5682312015-08-07 15:19:50 +0800437 }
438 spi_finalize_current_transfer(master);
439 return IRQ_HANDLED;
440 }
441
442 if (mdata->tx_sgl)
443 trans->tx_dma += mdata->xfer_len;
444 if (mdata->rx_sgl)
445 trans->rx_dma += mdata->xfer_len;
446
447 if (mdata->tx_sgl && (mdata->tx_sgl_len == 0)) {
448 mdata->tx_sgl = sg_next(mdata->tx_sgl);
449 if (mdata->tx_sgl) {
450 trans->tx_dma = sg_dma_address(mdata->tx_sgl);
451 mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
452 }
453 }
454 if (mdata->rx_sgl && (mdata->rx_sgl_len == 0)) {
455 mdata->rx_sgl = sg_next(mdata->rx_sgl);
456 if (mdata->rx_sgl) {
457 trans->rx_dma = sg_dma_address(mdata->rx_sgl);
458 mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
459 }
460 }
461
462 if (!mdata->tx_sgl && !mdata->rx_sgl) {
463 /* spi disable dma */
464 cmd = readl(mdata->base + SPI_CMD_REG);
465 cmd &= ~SPI_CMD_TX_DMA;
466 cmd &= ~SPI_CMD_RX_DMA;
467 writel(cmd, mdata->base + SPI_CMD_REG);
468
469 spi_finalize_current_transfer(master);
470 return IRQ_HANDLED;
471 }
472
473 mtk_spi_update_mdata_len(master);
474 mtk_spi_setup_packet(master);
475 mtk_spi_setup_dma_addr(master, trans);
476 mtk_spi_enable_transfer(master);
477
478 return IRQ_HANDLED;
479}
480
481static int mtk_spi_probe(struct platform_device *pdev)
482{
483 struct spi_master *master;
484 struct mtk_spi *mdata;
485 const struct of_device_id *of_id;
486 struct resource *res;
Leilk Liu37457602015-10-26 16:09:44 +0800487 int i, irq, ret;
Leilk Liua5682312015-08-07 15:19:50 +0800488
489 master = spi_alloc_master(&pdev->dev, sizeof(*mdata));
490 if (!master) {
491 dev_err(&pdev->dev, "failed to alloc spi master\n");
492 return -ENOMEM;
493 }
494
495 master->auto_runtime_pm = true;
496 master->dev.of_node = pdev->dev.of_node;
497 master->mode_bits = SPI_CPOL | SPI_CPHA;
498
499 master->set_cs = mtk_spi_set_cs;
Leilk Liua5682312015-08-07 15:19:50 +0800500 master->prepare_message = mtk_spi_prepare_message;
501 master->transfer_one = mtk_spi_transfer_one;
502 master->can_dma = mtk_spi_can_dma;
Leilk Liu58a984c72015-10-26 16:09:43 +0800503 master->setup = mtk_spi_setup;
Leilk Liua5682312015-08-07 15:19:50 +0800504
505 of_id = of_match_node(mtk_spi_of_match, pdev->dev.of_node);
506 if (!of_id) {
507 dev_err(&pdev->dev, "failed to probe of_node\n");
508 ret = -EINVAL;
509 goto err_put_master;
510 }
511
512 mdata = spi_master_get_devdata(master);
513 mdata->dev_comp = of_id->data;
514 if (mdata->dev_comp->must_tx)
515 master->flags = SPI_MASTER_MUST_TX;
516
517 if (mdata->dev_comp->need_pad_sel) {
Leilk Liu37457602015-10-26 16:09:44 +0800518 mdata->pad_num = of_property_count_u32_elems(
519 pdev->dev.of_node,
520 "mediatek,pad-select");
521 if (mdata->pad_num < 0) {
522 dev_err(&pdev->dev,
523 "No 'mediatek,pad-select' property\n");
524 ret = -EINVAL;
Leilk Liua5682312015-08-07 15:19:50 +0800525 goto err_put_master;
526 }
527
Leilk Liu37457602015-10-26 16:09:44 +0800528 mdata->pad_sel = devm_kmalloc_array(&pdev->dev, mdata->pad_num,
529 sizeof(u32), GFP_KERNEL);
530 if (!mdata->pad_sel) {
531 ret = -ENOMEM;
Leilk Liua5682312015-08-07 15:19:50 +0800532 goto err_put_master;
533 }
Leilk Liu37457602015-10-26 16:09:44 +0800534
535 for (i = 0; i < mdata->pad_num; i++) {
536 of_property_read_u32_index(pdev->dev.of_node,
537 "mediatek,pad-select",
538 i, &mdata->pad_sel[i]);
539 if (mdata->pad_sel[i] > MT8173_SPI_MAX_PAD_SEL) {
540 dev_err(&pdev->dev, "wrong pad-sel[%d]: %u\n",
541 i, mdata->pad_sel[i]);
542 ret = -EINVAL;
543 goto err_put_master;
544 }
545 }
Leilk Liua5682312015-08-07 15:19:50 +0800546 }
547
548 platform_set_drvdata(pdev, master);
549
550 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
551 if (!res) {
552 ret = -ENODEV;
553 dev_err(&pdev->dev, "failed to determine base address\n");
554 goto err_put_master;
555 }
556
557 mdata->base = devm_ioremap_resource(&pdev->dev, res);
558 if (IS_ERR(mdata->base)) {
559 ret = PTR_ERR(mdata->base);
560 goto err_put_master;
561 }
562
563 irq = platform_get_irq(pdev, 0);
564 if (irq < 0) {
565 dev_err(&pdev->dev, "failed to get irq (%d)\n", irq);
566 ret = irq;
567 goto err_put_master;
568 }
569
570 if (!pdev->dev.dma_mask)
571 pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
572
573 ret = devm_request_irq(&pdev->dev, irq, mtk_spi_interrupt,
574 IRQF_TRIGGER_NONE, dev_name(&pdev->dev), master);
575 if (ret) {
576 dev_err(&pdev->dev, "failed to register irq (%d)\n", ret);
577 goto err_put_master;
578 }
579
Leilk Liua5682312015-08-07 15:19:50 +0800580 mdata->parent_clk = devm_clk_get(&pdev->dev, "parent-clk");
581 if (IS_ERR(mdata->parent_clk)) {
582 ret = PTR_ERR(mdata->parent_clk);
583 dev_err(&pdev->dev, "failed to get parent-clk: %d\n", ret);
584 goto err_put_master;
585 }
586
Leilk Liuadcbcfe2015-08-31 21:18:57 +0800587 mdata->sel_clk = devm_clk_get(&pdev->dev, "sel-clk");
588 if (IS_ERR(mdata->sel_clk)) {
Javier Martinez Canillase26d15f2015-09-15 14:46:45 +0200589 ret = PTR_ERR(mdata->sel_clk);
Leilk Liuadcbcfe2015-08-31 21:18:57 +0800590 dev_err(&pdev->dev, "failed to get sel-clk: %d\n", ret);
591 goto err_put_master;
592 }
593
594 mdata->spi_clk = devm_clk_get(&pdev->dev, "spi-clk");
595 if (IS_ERR(mdata->spi_clk)) {
Javier Martinez Canillase26d15f2015-09-15 14:46:45 +0200596 ret = PTR_ERR(mdata->spi_clk);
Leilk Liuadcbcfe2015-08-31 21:18:57 +0800597 dev_err(&pdev->dev, "failed to get spi-clk: %d\n", ret);
598 goto err_put_master;
599 }
600
Leilk Liua5682312015-08-07 15:19:50 +0800601 ret = clk_prepare_enable(mdata->spi_clk);
602 if (ret < 0) {
603 dev_err(&pdev->dev, "failed to enable spi_clk (%d)\n", ret);
604 goto err_put_master;
605 }
606
Leilk Liuadcbcfe2015-08-31 21:18:57 +0800607 ret = clk_set_parent(mdata->sel_clk, mdata->parent_clk);
Leilk Liua5682312015-08-07 15:19:50 +0800608 if (ret < 0) {
609 dev_err(&pdev->dev, "failed to clk_set_parent (%d)\n", ret);
Leilk Liue38da372015-11-25 17:50:38 +0800610 clk_disable_unprepare(mdata->spi_clk);
611 goto err_put_master;
Leilk Liua5682312015-08-07 15:19:50 +0800612 }
613
614 clk_disable_unprepare(mdata->spi_clk);
615
616 pm_runtime_enable(&pdev->dev);
617
618 ret = devm_spi_register_master(&pdev->dev, master);
619 if (ret) {
620 dev_err(&pdev->dev, "failed to register master (%d)\n", ret);
Leilk Liue38da372015-11-25 17:50:38 +0800621 goto err_disable_runtime_pm;
Leilk Liua5682312015-08-07 15:19:50 +0800622 }
623
Leilk Liu37457602015-10-26 16:09:44 +0800624 if (mdata->dev_comp->need_pad_sel) {
625 if (mdata->pad_num != master->num_chipselect) {
626 dev_err(&pdev->dev,
627 "pad_num does not match num_chipselect(%d != %d)\n",
628 mdata->pad_num, master->num_chipselect);
629 ret = -EINVAL;
Leilk Liue38da372015-11-25 17:50:38 +0800630 goto err_disable_runtime_pm;
Leilk Liu37457602015-10-26 16:09:44 +0800631 }
632
Nicolas Boichat98c8dcc2015-11-09 12:14:51 +0800633 if (!master->cs_gpios && master->num_chipselect > 1) {
634 dev_err(&pdev->dev,
635 "cs_gpios not specified and num_chipselect > 1\n");
636 ret = -EINVAL;
Leilk Liue38da372015-11-25 17:50:38 +0800637 goto err_disable_runtime_pm;
Nicolas Boichat98c8dcc2015-11-09 12:14:51 +0800638 }
639
640 if (master->cs_gpios) {
641 for (i = 0; i < master->num_chipselect; i++) {
642 ret = devm_gpio_request(&pdev->dev,
643 master->cs_gpios[i],
644 dev_name(&pdev->dev));
645 if (ret) {
646 dev_err(&pdev->dev,
647 "can't get CS GPIO %i\n", i);
Leilk Liue38da372015-11-25 17:50:38 +0800648 goto err_disable_runtime_pm;
Nicolas Boichat98c8dcc2015-11-09 12:14:51 +0800649 }
Leilk Liu37457602015-10-26 16:09:44 +0800650 }
651 }
652 }
653
Leilk Liua5682312015-08-07 15:19:50 +0800654 return 0;
655
Leilk Liue38da372015-11-25 17:50:38 +0800656err_disable_runtime_pm:
657 pm_runtime_disable(&pdev->dev);
Leilk Liua5682312015-08-07 15:19:50 +0800658err_put_master:
659 spi_master_put(master);
660
661 return ret;
662}
663
664static int mtk_spi_remove(struct platform_device *pdev)
665{
666 struct spi_master *master = platform_get_drvdata(pdev);
667 struct mtk_spi *mdata = spi_master_get_devdata(master);
668
669 pm_runtime_disable(&pdev->dev);
670
671 mtk_spi_reset(mdata);
Leilk Liua5682312015-08-07 15:19:50 +0800672 spi_master_put(master);
673
674 return 0;
675}
676
677#ifdef CONFIG_PM_SLEEP
678static int mtk_spi_suspend(struct device *dev)
679{
680 int ret;
681 struct spi_master *master = dev_get_drvdata(dev);
682 struct mtk_spi *mdata = spi_master_get_devdata(master);
683
684 ret = spi_master_suspend(master);
685 if (ret)
686 return ret;
687
688 if (!pm_runtime_suspended(dev))
689 clk_disable_unprepare(mdata->spi_clk);
690
691 return ret;
692}
693
694static int mtk_spi_resume(struct device *dev)
695{
696 int ret;
697 struct spi_master *master = dev_get_drvdata(dev);
698 struct mtk_spi *mdata = spi_master_get_devdata(master);
699
700 if (!pm_runtime_suspended(dev)) {
701 ret = clk_prepare_enable(mdata->spi_clk);
Leilk Liu13da5a02015-08-24 11:45:17 +0800702 if (ret < 0) {
703 dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
Leilk Liua5682312015-08-07 15:19:50 +0800704 return ret;
Leilk Liu13da5a02015-08-24 11:45:17 +0800705 }
Leilk Liua5682312015-08-07 15:19:50 +0800706 }
707
708 ret = spi_master_resume(master);
709 if (ret < 0)
710 clk_disable_unprepare(mdata->spi_clk);
711
712 return ret;
713}
714#endif /* CONFIG_PM_SLEEP */
715
716#ifdef CONFIG_PM
717static int mtk_spi_runtime_suspend(struct device *dev)
718{
719 struct spi_master *master = dev_get_drvdata(dev);
720 struct mtk_spi *mdata = spi_master_get_devdata(master);
721
722 clk_disable_unprepare(mdata->spi_clk);
723
724 return 0;
725}
726
727static int mtk_spi_runtime_resume(struct device *dev)
728{
729 struct spi_master *master = dev_get_drvdata(dev);
730 struct mtk_spi *mdata = spi_master_get_devdata(master);
Leilk Liu13da5a02015-08-24 11:45:17 +0800731 int ret;
Leilk Liua5682312015-08-07 15:19:50 +0800732
Leilk Liu13da5a02015-08-24 11:45:17 +0800733 ret = clk_prepare_enable(mdata->spi_clk);
734 if (ret < 0) {
735 dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
736 return ret;
737 }
738
739 return 0;
Leilk Liua5682312015-08-07 15:19:50 +0800740}
741#endif /* CONFIG_PM */
742
743static const struct dev_pm_ops mtk_spi_pm = {
744 SET_SYSTEM_SLEEP_PM_OPS(mtk_spi_suspend, mtk_spi_resume)
745 SET_RUNTIME_PM_OPS(mtk_spi_runtime_suspend,
746 mtk_spi_runtime_resume, NULL)
747};
748
kbuild test robot4299aaa2015-08-07 22:33:11 +0800749static struct platform_driver mtk_spi_driver = {
Leilk Liua5682312015-08-07 15:19:50 +0800750 .driver = {
751 .name = "mtk-spi",
752 .pm = &mtk_spi_pm,
753 .of_match_table = mtk_spi_of_match,
754 },
755 .probe = mtk_spi_probe,
756 .remove = mtk_spi_remove,
757};
758
759module_platform_driver(mtk_spi_driver);
760
761MODULE_DESCRIPTION("MTK SPI Controller driver");
762MODULE_AUTHOR("Leilk Liu <leilk.liu@mediatek.com>");
763MODULE_LICENSE("GPL v2");
Axel Line4001882015-08-11 09:15:30 +0800764MODULE_ALIAS("platform:mtk-spi");