blob: 1640c12d8b3a913dc9712c13c8d0273f1d91bc37 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2007 Ben Skeggs.
3 *
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining
7 * a copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sublicense, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial
16 * portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "nouveau_drv.h"
31
32struct nv50_instmem_priv {
33 uint32_t save1700[5]; /* 0x1700->0x1710 */
34
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100035 struct nouveau_gpuobj *pramin_pt;
36 struct nouveau_gpuobj *pramin_bar;
37 struct nouveau_gpuobj *fb_bar;
Ben Skeggs6ee73862009-12-11 19:24:15 +100038};
39
Ben Skeggsfbd28952010-09-01 15:24:34 +100040static void
41nv50_channel_del(struct nouveau_channel **pchan)
42{
43 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
Ben Skeggsfbd28952010-09-01 15:24:34 +100045 chan = *pchan;
46 *pchan = NULL;
47 if (!chan)
48 return;
49
50 nouveau_gpuobj_ref(NULL, &chan->ramfc);
51 nouveau_gpuobj_ref(NULL, &chan->vm_pd);
52 if (chan->ramin_heap.free_stack.next)
53 drm_mm_takedown(&chan->ramin_heap);
54 nouveau_gpuobj_ref(NULL, &chan->ramin);
55 kfree(chan);
56}
57
58static int
59nv50_channel_new(struct drm_device *dev, u32 size,
60 struct nouveau_channel **pchan)
61{
62 struct drm_nouveau_private *dev_priv = dev->dev_private;
63 u32 pgd = (dev_priv->chipset == 0x50) ? 0x1400 : 0x0200;
64 u32 fc = (dev_priv->chipset == 0x50) ? 0x0000 : 0x4200;
65 struct nouveau_channel *chan;
66 int ret;
67
68 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
69 if (!chan)
70 return -ENOMEM;
71 chan->dev = dev;
72
73 ret = nouveau_gpuobj_new(dev, NULL, size, 0x1000, 0, &chan->ramin);
74 if (ret) {
75 nv50_channel_del(&chan);
76 return ret;
77 }
78
79 ret = drm_mm_init(&chan->ramin_heap, 0x6000, chan->ramin->size);
80 if (ret) {
81 nv50_channel_del(&chan);
82 return ret;
83 }
84
85 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
86 chan->ramin->pinst + pgd,
87 chan->ramin->vinst + pgd,
88 0x4000, NVOBJ_FLAG_ZERO_ALLOC,
89 &chan->vm_pd);
90 if (ret) {
91 nv50_channel_del(&chan);
92 return ret;
93 }
94
95 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
96 chan->ramin->pinst + fc,
97 chan->ramin->vinst + fc, 0x100,
98 NVOBJ_FLAG_ZERO_ALLOC, &chan->ramfc);
99 if (ret) {
100 nv50_channel_del(&chan);
101 return ret;
102 }
103
104 *pchan = chan;
105 return 0;
106}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000107
108int
109nv50_instmem_init(struct drm_device *dev)
110{
111 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000112 struct nv50_instmem_priv *priv;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000113 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000114 int ret, i;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000115 u32 tmp;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000116
117 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
118 if (!priv)
119 return -ENOMEM;
120 dev_priv->engine.instmem.priv = priv;
121
122 /* Save state, will restore at takedown. */
123 for (i = 0x1700; i <= 0x1710; i += 4)
124 priv->save1700[(i-0x1700)/4] = nv_rd32(dev, i);
125
Ben Skeggsfbd28952010-09-01 15:24:34 +1000126 /* Global PRAMIN heap */
127 ret = drm_mm_init(&dev_priv->ramin_heap, 0, dev_priv->ramin_size);
128 if (ret) {
129 NV_ERROR(dev, "Failed to init RAMIN heap\n");
130 return -ENOMEM;
131 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000132
Ben Skeggsfbd28952010-09-01 15:24:34 +1000133 /* we need a channel to plug into the hw to control the BARs */
Ben Skeggscff5c132010-10-06 16:16:59 +1000134 ret = nv50_channel_new(dev, 128*1024, &dev_priv->channels.ptr[0]);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000135 if (ret)
136 return ret;
Ben Skeggscff5c132010-10-06 16:16:59 +1000137 chan = dev_priv->channels.ptr[127] = dev_priv->channels.ptr[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138
Ben Skeggsfbd28952010-09-01 15:24:34 +1000139 /* allocate page table for PRAMIN BAR */
140 ret = nouveau_gpuobj_new(dev, chan, (dev_priv->ramin_size >> 12) * 8,
141 0x1000, NVOBJ_FLAG_ZERO_ALLOC,
142 &priv->pramin_pt);
143 if (ret)
144 return ret;
145
146 nv_wo32(chan->vm_pd, 0x0000, priv->pramin_pt->vinst | 0x63);
147 nv_wo32(chan->vm_pd, 0x0004, 0);
148
149 /* DMA object for PRAMIN BAR */
150 ret = nouveau_gpuobj_new(dev, chan, 6*4, 16, 0, &priv->pramin_bar);
151 if (ret)
152 return ret;
153 nv_wo32(priv->pramin_bar, 0x00, 0x7fc00000);
154 nv_wo32(priv->pramin_bar, 0x04, dev_priv->ramin_size - 1);
155 nv_wo32(priv->pramin_bar, 0x08, 0x00000000);
156 nv_wo32(priv->pramin_bar, 0x0c, 0x00000000);
157 nv_wo32(priv->pramin_bar, 0x10, 0x00000000);
158 nv_wo32(priv->pramin_bar, 0x14, 0x00000000);
159
160 /* map channel into PRAMIN, gpuobj didn't do it for us */
161 ret = nv50_instmem_bind(dev, chan->ramin);
162 if (ret)
163 return ret;
164
165 /* poke regs... */
166 nv_wr32(dev, 0x001704, 0x00000000 | (chan->ramin->vinst >> 12));
167 nv_wr32(dev, 0x001704, 0x40000000 | (chan->ramin->vinst >> 12));
168 nv_wr32(dev, 0x00170c, 0x80000000 | (priv->pramin_bar->cinst >> 4));
169
170 tmp = nv_ri32(dev, 0);
171 nv_wi32(dev, 0, ~tmp);
172 if (nv_ri32(dev, 0) != ~tmp) {
173 NV_ERROR(dev, "PRAMIN readback failed\n");
174 return -EIO;
175 }
176 nv_wi32(dev, 0, tmp);
177
178 dev_priv->ramin_available = true;
179
180 /* Determine VM layout */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000181 dev_priv->vm_gart_base = roundup(NV50_VM_BLOCK, NV50_VM_BLOCK);
182 dev_priv->vm_gart_size = NV50_VM_BLOCK;
183
184 dev_priv->vm_vram_base = dev_priv->vm_gart_base + dev_priv->vm_gart_size;
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000185 dev_priv->vm_vram_size = dev_priv->vram_size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000186 if (dev_priv->vm_vram_size > NV50_VM_MAX_VRAM)
187 dev_priv->vm_vram_size = NV50_VM_MAX_VRAM;
188 dev_priv->vm_vram_size = roundup(dev_priv->vm_vram_size, NV50_VM_BLOCK);
189 dev_priv->vm_vram_pt_nr = dev_priv->vm_vram_size / NV50_VM_BLOCK;
190
191 dev_priv->vm_end = dev_priv->vm_vram_base + dev_priv->vm_vram_size;
192
193 NV_DEBUG(dev, "NV50VM: GART 0x%016llx-0x%016llx\n",
194 dev_priv->vm_gart_base,
195 dev_priv->vm_gart_base + dev_priv->vm_gart_size - 1);
196 NV_DEBUG(dev, "NV50VM: VRAM 0x%016llx-0x%016llx\n",
197 dev_priv->vm_vram_base,
198 dev_priv->vm_vram_base + dev_priv->vm_vram_size - 1);
199
Ben Skeggs6ee73862009-12-11 19:24:15 +1000200 /* VRAM page table(s), mapped into VM at +1GiB */
201 for (i = 0; i < dev_priv->vm_vram_pt_nr; i++) {
Ben Skeggsfbd28952010-09-01 15:24:34 +1000202 ret = nouveau_gpuobj_new(dev, NULL, NV50_VM_BLOCK / 0x10000 * 8,
203 0, NVOBJ_FLAG_ZERO_ALLOC,
204 &chan->vm_vram_pt[i]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000205 if (ret) {
Ben Skeggsfbd28952010-09-01 15:24:34 +1000206 NV_ERROR(dev, "Error creating VRAM PGT: %d\n", ret);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000207 dev_priv->vm_vram_pt_nr = i;
208 return ret;
209 }
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000210 dev_priv->vm_vram_pt[i] = chan->vm_vram_pt[i];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000211
Ben Skeggsfbd28952010-09-01 15:24:34 +1000212 nv_wo32(chan->vm_pd, 0x10 + (i*8),
213 chan->vm_vram_pt[i]->vinst | 0x61);
214 nv_wo32(chan->vm_pd, 0x14 + (i*8), 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000215 }
216
Ben Skeggs6ee73862009-12-11 19:24:15 +1000217 /* DMA object for FB BAR */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000218 ret = nouveau_gpuobj_new(dev, chan, 6*4, 16, 0, &priv->fb_bar);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000219 if (ret)
220 return ret;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000221 nv_wo32(priv->fb_bar, 0x00, 0x7fc00000);
222 nv_wo32(priv->fb_bar, 0x04, 0x40000000 +
223 pci_resource_len(dev->pdev, 1) - 1);
224 nv_wo32(priv->fb_bar, 0x08, 0x40000000);
225 nv_wo32(priv->fb_bar, 0x0c, 0x00000000);
226 nv_wo32(priv->fb_bar, 0x10, 0x00000000);
227 nv_wo32(priv->fb_bar, 0x14, 0x00000000);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000228
Ben Skeggs038b8b22010-09-20 18:27:39 +1000229 dev_priv->engine.instmem.flush(dev);
230
Ben Skeggsfbd28952010-09-01 15:24:34 +1000231 nv_wr32(dev, 0x001708, 0x80000000 | (priv->fb_bar->cinst >> 4));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000232 for (i = 0; i < 8; i++)
233 nv_wr32(dev, 0x1900 + (i*4), 0);
234
Ben Skeggs6ee73862009-12-11 19:24:15 +1000235 return 0;
236}
237
238void
239nv50_instmem_takedown(struct drm_device *dev)
240{
241 struct drm_nouveau_private *dev_priv = dev->dev_private;
242 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggscff5c132010-10-06 16:16:59 +1000243 struct nouveau_channel *chan = dev_priv->channels.ptr[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000244 int i;
245
246 NV_DEBUG(dev, "\n");
247
248 if (!priv)
249 return;
250
Ben Skeggsfbd28952010-09-01 15:24:34 +1000251 dev_priv->ramin_available = false;
252
Ben Skeggs6ee73862009-12-11 19:24:15 +1000253 /* Restore state from before init */
254 for (i = 0x1700; i <= 0x1710; i += 4)
255 nv_wr32(dev, i, priv->save1700[(i - 0x1700) / 4]);
256
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000257 nouveau_gpuobj_ref(NULL, &priv->fb_bar);
258 nouveau_gpuobj_ref(NULL, &priv->pramin_bar);
259 nouveau_gpuobj_ref(NULL, &priv->pramin_pt);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000260
261 /* Destroy dummy channel */
262 if (chan) {
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000263 for (i = 0; i < dev_priv->vm_vram_pt_nr; i++)
264 nouveau_gpuobj_ref(NULL, &chan->vm_vram_pt[i]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000265 dev_priv->vm_vram_pt_nr = 0;
266
Ben Skeggscff5c132010-10-06 16:16:59 +1000267 nv50_channel_del(&dev_priv->channels.ptr[0]);
268 dev_priv->channels.ptr[127] = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000269 }
270
271 dev_priv->engine.instmem.priv = NULL;
272 kfree(priv);
273}
274
275int
276nv50_instmem_suspend(struct drm_device *dev)
277{
278 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000279
Ben Skeggsdc1e5c02010-10-25 15:23:59 +1000280 dev_priv->ramin_available = false;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000281 return 0;
282}
283
284void
285nv50_instmem_resume(struct drm_device *dev)
286{
287 struct drm_nouveau_private *dev_priv = dev->dev_private;
288 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggscff5c132010-10-06 16:16:59 +1000289 struct nouveau_channel *chan = dev_priv->channels.ptr[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000290 int i;
291
Ben Skeggs6ee73862009-12-11 19:24:15 +1000292 /* Poke the relevant regs, and pray it works :) */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000293 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000294 nv_wr32(dev, NV50_PUNK_UNK1710, 0);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000295 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000296 NV50_PUNK_BAR_CFG_BASE_VALID);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000297 nv_wr32(dev, NV50_PUNK_BAR1_CTXDMA, (priv->fb_bar->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000298 NV50_PUNK_BAR1_CTXDMA_VALID);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000299 nv_wr32(dev, NV50_PUNK_BAR3_CTXDMA, (priv->pramin_bar->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000300 NV50_PUNK_BAR3_CTXDMA_VALID);
301
302 for (i = 0; i < 8; i++)
303 nv_wr32(dev, 0x1900 + (i*4), 0);
Ben Skeggsdc1e5c02010-10-25 15:23:59 +1000304
305 dev_priv->ramin_available = true;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000306}
307
308int
309nv50_instmem_populate(struct drm_device *dev, struct nouveau_gpuobj *gpuobj,
Ben Skeggs91004682010-10-15 09:15:26 +1000310 u32 *size, u32 align)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000311{
312 int ret;
313
314 if (gpuobj->im_backing)
315 return -EINVAL;
316
Ben Skeggs91004682010-10-15 09:15:26 +1000317 *size = ALIGN(*size, 4096);
318 if (*size == 0)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000319 return -EINVAL;
320
Ben Skeggs91004682010-10-15 09:15:26 +1000321 ret = nouveau_bo_new(dev, NULL, *size, align, TTM_PL_FLAG_VRAM,
322 0, 0x0000, true, false, &gpuobj->im_backing);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000323 if (ret) {
324 NV_ERROR(dev, "error getting PRAMIN backing pages: %d\n", ret);
325 return ret;
326 }
327
328 ret = nouveau_bo_pin(gpuobj->im_backing, TTM_PL_FLAG_VRAM);
329 if (ret) {
330 NV_ERROR(dev, "error pinning PRAMIN backing VRAM: %d\n", ret);
331 nouveau_bo_ref(NULL, &gpuobj->im_backing);
332 return ret;
333 }
334
Ben Skeggsd961db72010-08-05 10:48:18 +1000335 gpuobj->vinst = gpuobj->im_backing->bo.mem.start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000336 return 0;
337}
338
339void
340nv50_instmem_clear(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
341{
342 struct drm_nouveau_private *dev_priv = dev->dev_private;
343
344 if (gpuobj && gpuobj->im_backing) {
345 if (gpuobj->im_bound)
346 dev_priv->engine.instmem.unbind(dev, gpuobj);
347 nouveau_bo_unpin(gpuobj->im_backing);
348 nouveau_bo_ref(NULL, &gpuobj->im_backing);
349 gpuobj->im_backing = NULL;
350 }
351}
352
353int
354nv50_instmem_bind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
355{
356 struct drm_nouveau_private *dev_priv = dev->dev_private;
357 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000358 struct nouveau_gpuobj *pramin_pt = priv->pramin_pt;
Ben Skeggs76befb82010-02-20 08:06:36 +1000359 uint32_t pte, pte_end;
360 uint64_t vram;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000361
362 if (!gpuobj->im_backing || !gpuobj->im_pramin || gpuobj->im_bound)
363 return -EINVAL;
364
Ben Skeggsb833ac22010-06-01 15:32:24 +1000365 NV_DEBUG(dev, "st=0x%lx sz=0x%lx\n",
Ben Skeggs6ee73862009-12-11 19:24:15 +1000366 gpuobj->im_pramin->start, gpuobj->im_pramin->size);
367
Ben Skeggs76befb82010-02-20 08:06:36 +1000368 pte = (gpuobj->im_pramin->start >> 12) << 1;
369 pte_end = ((gpuobj->im_pramin->size >> 12) << 1) + pte;
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000370 vram = gpuobj->vinst;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000371
Ben Skeggsb833ac22010-06-01 15:32:24 +1000372 NV_DEBUG(dev, "pramin=0x%lx, pte=%d, pte_end=%d\n",
Ben Skeggs6ee73862009-12-11 19:24:15 +1000373 gpuobj->im_pramin->start, pte, pte_end);
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000374 NV_DEBUG(dev, "first vram page: 0x%010llx\n", gpuobj->vinst);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000375
Ben Skeggs76befb82010-02-20 08:06:36 +1000376 vram |= 1;
377 if (dev_priv->vram_sys_base) {
378 vram += dev_priv->vram_sys_base;
379 vram |= 0x30;
380 }
381
Ben Skeggs6ee73862009-12-11 19:24:15 +1000382 while (pte < pte_end) {
Ben Skeggsb3beb162010-09-01 15:24:29 +1000383 nv_wo32(pramin_pt, (pte * 4) + 0, lower_32_bits(vram));
384 nv_wo32(pramin_pt, (pte * 4) + 4, upper_32_bits(vram));
Ben Skeggsfbd28952010-09-01 15:24:34 +1000385 vram += 0x1000;
Ben Skeggsb3beb162010-09-01 15:24:29 +1000386 pte += 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000387 }
Ben Skeggsf56cb862010-07-08 11:29:10 +1000388 dev_priv->engine.instmem.flush(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000389
Ben Skeggs63187212010-07-08 11:39:18 +1000390 nv50_vm_flush(dev, 6);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000391
392 gpuobj->im_bound = 1;
393 return 0;
394}
395
396int
397nv50_instmem_unbind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
398{
399 struct drm_nouveau_private *dev_priv = dev->dev_private;
400 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
401 uint32_t pte, pte_end;
402
403 if (gpuobj->im_bound == 0)
404 return -EINVAL;
405
Ben Skeggsfbd28952010-09-01 15:24:34 +1000406 /* can happen during late takedown */
407 if (unlikely(!dev_priv->ramin_available))
408 return 0;
409
Ben Skeggs76befb82010-02-20 08:06:36 +1000410 pte = (gpuobj->im_pramin->start >> 12) << 1;
411 pte_end = ((gpuobj->im_pramin->size >> 12) << 1) + pte;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000412
Ben Skeggs6ee73862009-12-11 19:24:15 +1000413 while (pte < pte_end) {
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000414 nv_wo32(priv->pramin_pt, (pte * 4) + 0, 0x00000000);
415 nv_wo32(priv->pramin_pt, (pte * 4) + 4, 0x00000000);
Ben Skeggsb3beb162010-09-01 15:24:29 +1000416 pte += 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000417 }
Ben Skeggsf56cb862010-07-08 11:29:10 +1000418 dev_priv->engine.instmem.flush(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000419
420 gpuobj->im_bound = 0;
421 return 0;
422}
423
424void
Ben Skeggsf56cb862010-07-08 11:29:10 +1000425nv50_instmem_flush(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000426{
Ben Skeggs734ee832010-07-15 11:02:54 +1000427 nv_wr32(dev, 0x00330c, 0x00000001);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200428 if (!nv_wait(dev, 0x00330c, 0x00000002, 0x00000000))
Ben Skeggs734ee832010-07-15 11:02:54 +1000429 NV_ERROR(dev, "PRAMIN flush timeout\n");
430}
431
432void
433nv84_instmem_flush(struct drm_device *dev)
434{
Ben Skeggsf56cb862010-07-08 11:29:10 +1000435 nv_wr32(dev, 0x070000, 0x00000001);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200436 if (!nv_wait(dev, 0x070000, 0x00000002, 0x00000000))
Ben Skeggsf56cb862010-07-08 11:29:10 +1000437 NV_ERROR(dev, "PRAMIN flush timeout\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000438}
439
Ben Skeggs63187212010-07-08 11:39:18 +1000440void
441nv50_vm_flush(struct drm_device *dev, int engine)
442{
443 nv_wr32(dev, 0x100c80, (engine << 16) | 1);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200444 if (!nv_wait(dev, 0x100c80, 0x00000001, 0x00000000))
Ben Skeggs63187212010-07-08 11:39:18 +1000445 NV_ERROR(dev, "vm flush timeout: engine %d\n", engine);
446}
447