blob: d932594449c1c74312fb208ea196c4c69939edce [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2007 Ben Skeggs.
3 *
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining
7 * a copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sublicense, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial
16 * portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "nouveau_drv.h"
31
32struct nv50_instmem_priv {
33 uint32_t save1700[5]; /* 0x1700->0x1710 */
34
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100035 struct nouveau_gpuobj *pramin_pt;
36 struct nouveau_gpuobj *pramin_bar;
37 struct nouveau_gpuobj *fb_bar;
Ben Skeggs6ee73862009-12-11 19:24:15 +100038};
39
Ben Skeggsfbd28952010-09-01 15:24:34 +100040static void
41nv50_channel_del(struct nouveau_channel **pchan)
42{
43 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
Ben Skeggsfbd28952010-09-01 15:24:34 +100045 chan = *pchan;
46 *pchan = NULL;
47 if (!chan)
48 return;
49
50 nouveau_gpuobj_ref(NULL, &chan->ramfc);
51 nouveau_gpuobj_ref(NULL, &chan->vm_pd);
52 if (chan->ramin_heap.free_stack.next)
53 drm_mm_takedown(&chan->ramin_heap);
54 nouveau_gpuobj_ref(NULL, &chan->ramin);
55 kfree(chan);
56}
57
58static int
59nv50_channel_new(struct drm_device *dev, u32 size,
60 struct nouveau_channel **pchan)
61{
62 struct drm_nouveau_private *dev_priv = dev->dev_private;
63 u32 pgd = (dev_priv->chipset == 0x50) ? 0x1400 : 0x0200;
64 u32 fc = (dev_priv->chipset == 0x50) ? 0x0000 : 0x4200;
65 struct nouveau_channel *chan;
66 int ret;
67
68 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
69 if (!chan)
70 return -ENOMEM;
71 chan->dev = dev;
72
73 ret = nouveau_gpuobj_new(dev, NULL, size, 0x1000, 0, &chan->ramin);
74 if (ret) {
75 nv50_channel_del(&chan);
76 return ret;
77 }
78
79 ret = drm_mm_init(&chan->ramin_heap, 0x6000, chan->ramin->size);
80 if (ret) {
81 nv50_channel_del(&chan);
82 return ret;
83 }
84
85 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
86 chan->ramin->pinst + pgd,
87 chan->ramin->vinst + pgd,
88 0x4000, NVOBJ_FLAG_ZERO_ALLOC,
89 &chan->vm_pd);
90 if (ret) {
91 nv50_channel_del(&chan);
92 return ret;
93 }
94
95 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
96 chan->ramin->pinst + fc,
97 chan->ramin->vinst + fc, 0x100,
98 NVOBJ_FLAG_ZERO_ALLOC, &chan->ramfc);
99 if (ret) {
100 nv50_channel_del(&chan);
101 return ret;
102 }
103
104 *pchan = chan;
105 return 0;
106}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000107
108int
109nv50_instmem_init(struct drm_device *dev)
110{
111 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000112 struct nv50_instmem_priv *priv;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000113 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000114 int ret, i;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000115 u32 tmp;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000116
117 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
118 if (!priv)
119 return -ENOMEM;
120 dev_priv->engine.instmem.priv = priv;
121
122 /* Save state, will restore at takedown. */
123 for (i = 0x1700; i <= 0x1710; i += 4)
124 priv->save1700[(i-0x1700)/4] = nv_rd32(dev, i);
125
Ben Skeggsfbd28952010-09-01 15:24:34 +1000126 /* Global PRAMIN heap */
127 ret = drm_mm_init(&dev_priv->ramin_heap, 0, dev_priv->ramin_size);
128 if (ret) {
129 NV_ERROR(dev, "Failed to init RAMIN heap\n");
130 return -ENOMEM;
131 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000132
Ben Skeggsfbd28952010-09-01 15:24:34 +1000133 /* we need a channel to plug into the hw to control the BARs */
134 ret = nv50_channel_new(dev, 128*1024, &dev_priv->fifos[0]);
135 if (ret)
136 return ret;
137 chan = dev_priv->fifos[127] = dev_priv->fifos[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138
Ben Skeggsfbd28952010-09-01 15:24:34 +1000139 /* allocate page table for PRAMIN BAR */
140 ret = nouveau_gpuobj_new(dev, chan, (dev_priv->ramin_size >> 12) * 8,
141 0x1000, NVOBJ_FLAG_ZERO_ALLOC,
142 &priv->pramin_pt);
143 if (ret)
144 return ret;
145
146 nv_wo32(chan->vm_pd, 0x0000, priv->pramin_pt->vinst | 0x63);
147 nv_wo32(chan->vm_pd, 0x0004, 0);
148
149 /* DMA object for PRAMIN BAR */
150 ret = nouveau_gpuobj_new(dev, chan, 6*4, 16, 0, &priv->pramin_bar);
151 if (ret)
152 return ret;
153 nv_wo32(priv->pramin_bar, 0x00, 0x7fc00000);
154 nv_wo32(priv->pramin_bar, 0x04, dev_priv->ramin_size - 1);
155 nv_wo32(priv->pramin_bar, 0x08, 0x00000000);
156 nv_wo32(priv->pramin_bar, 0x0c, 0x00000000);
157 nv_wo32(priv->pramin_bar, 0x10, 0x00000000);
158 nv_wo32(priv->pramin_bar, 0x14, 0x00000000);
159
160 /* map channel into PRAMIN, gpuobj didn't do it for us */
161 ret = nv50_instmem_bind(dev, chan->ramin);
162 if (ret)
163 return ret;
164
165 /* poke regs... */
166 nv_wr32(dev, 0x001704, 0x00000000 | (chan->ramin->vinst >> 12));
167 nv_wr32(dev, 0x001704, 0x40000000 | (chan->ramin->vinst >> 12));
168 nv_wr32(dev, 0x00170c, 0x80000000 | (priv->pramin_bar->cinst >> 4));
169
170 tmp = nv_ri32(dev, 0);
171 nv_wi32(dev, 0, ~tmp);
172 if (nv_ri32(dev, 0) != ~tmp) {
173 NV_ERROR(dev, "PRAMIN readback failed\n");
174 return -EIO;
175 }
176 nv_wi32(dev, 0, tmp);
177
178 dev_priv->ramin_available = true;
179
180 /* Determine VM layout */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000181 dev_priv->vm_gart_base = roundup(NV50_VM_BLOCK, NV50_VM_BLOCK);
182 dev_priv->vm_gart_size = NV50_VM_BLOCK;
183
184 dev_priv->vm_vram_base = dev_priv->vm_gart_base + dev_priv->vm_gart_size;
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000185 dev_priv->vm_vram_size = dev_priv->vram_size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000186 if (dev_priv->vm_vram_size > NV50_VM_MAX_VRAM)
187 dev_priv->vm_vram_size = NV50_VM_MAX_VRAM;
188 dev_priv->vm_vram_size = roundup(dev_priv->vm_vram_size, NV50_VM_BLOCK);
189 dev_priv->vm_vram_pt_nr = dev_priv->vm_vram_size / NV50_VM_BLOCK;
190
191 dev_priv->vm_end = dev_priv->vm_vram_base + dev_priv->vm_vram_size;
192
193 NV_DEBUG(dev, "NV50VM: GART 0x%016llx-0x%016llx\n",
194 dev_priv->vm_gart_base,
195 dev_priv->vm_gart_base + dev_priv->vm_gart_size - 1);
196 NV_DEBUG(dev, "NV50VM: VRAM 0x%016llx-0x%016llx\n",
197 dev_priv->vm_vram_base,
198 dev_priv->vm_vram_base + dev_priv->vm_vram_size - 1);
199
Ben Skeggs6ee73862009-12-11 19:24:15 +1000200 /* VRAM page table(s), mapped into VM at +1GiB */
201 for (i = 0; i < dev_priv->vm_vram_pt_nr; i++) {
Ben Skeggsfbd28952010-09-01 15:24:34 +1000202 ret = nouveau_gpuobj_new(dev, NULL, NV50_VM_BLOCK / 0x10000 * 8,
203 0, NVOBJ_FLAG_ZERO_ALLOC,
204 &chan->vm_vram_pt[i]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000205 if (ret) {
Ben Skeggsfbd28952010-09-01 15:24:34 +1000206 NV_ERROR(dev, "Error creating VRAM PGT: %d\n", ret);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000207 dev_priv->vm_vram_pt_nr = i;
208 return ret;
209 }
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000210 dev_priv->vm_vram_pt[i] = chan->vm_vram_pt[i];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000211
Ben Skeggsfbd28952010-09-01 15:24:34 +1000212 nv_wo32(chan->vm_pd, 0x10 + (i*8),
213 chan->vm_vram_pt[i]->vinst | 0x61);
214 nv_wo32(chan->vm_pd, 0x14 + (i*8), 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000215 }
216
Ben Skeggs6ee73862009-12-11 19:24:15 +1000217 /* DMA object for FB BAR */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000218 ret = nouveau_gpuobj_new(dev, chan, 6*4, 16, 0, &priv->fb_bar);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000219 if (ret)
220 return ret;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000221 nv_wo32(priv->fb_bar, 0x00, 0x7fc00000);
222 nv_wo32(priv->fb_bar, 0x04, 0x40000000 +
223 pci_resource_len(dev->pdev, 1) - 1);
224 nv_wo32(priv->fb_bar, 0x08, 0x40000000);
225 nv_wo32(priv->fb_bar, 0x0c, 0x00000000);
226 nv_wo32(priv->fb_bar, 0x10, 0x00000000);
227 nv_wo32(priv->fb_bar, 0x14, 0x00000000);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000228
Ben Skeggsfbd28952010-09-01 15:24:34 +1000229 nv_wr32(dev, 0x001708, 0x80000000 | (priv->fb_bar->cinst >> 4));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000230 for (i = 0; i < 8; i++)
231 nv_wr32(dev, 0x1900 + (i*4), 0);
232
Ben Skeggs6ee73862009-12-11 19:24:15 +1000233 /*XXX: incorrect, but needed to make hash func "work" */
234 dev_priv->ramht_offset = 0x10000;
235 dev_priv->ramht_bits = 9;
Ben Skeggs46d4cae2010-08-13 10:22:41 +1000236 dev_priv->ramht_size = (1 << dev_priv->ramht_bits) * 8;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000237 return 0;
238}
239
240void
241nv50_instmem_takedown(struct drm_device *dev)
242{
243 struct drm_nouveau_private *dev_priv = dev->dev_private;
244 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
245 struct nouveau_channel *chan = dev_priv->fifos[0];
246 int i;
247
248 NV_DEBUG(dev, "\n");
249
250 if (!priv)
251 return;
252
Ben Skeggsfbd28952010-09-01 15:24:34 +1000253 dev_priv->ramin_available = false;
254
Ben Skeggs6ee73862009-12-11 19:24:15 +1000255 /* Restore state from before init */
256 for (i = 0x1700; i <= 0x1710; i += 4)
257 nv_wr32(dev, i, priv->save1700[(i - 0x1700) / 4]);
258
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000259 nouveau_gpuobj_ref(NULL, &priv->fb_bar);
260 nouveau_gpuobj_ref(NULL, &priv->pramin_bar);
261 nouveau_gpuobj_ref(NULL, &priv->pramin_pt);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000262
263 /* Destroy dummy channel */
264 if (chan) {
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000265 for (i = 0; i < dev_priv->vm_vram_pt_nr; i++)
266 nouveau_gpuobj_ref(NULL, &chan->vm_vram_pt[i]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000267 dev_priv->vm_vram_pt_nr = 0;
268
Ben Skeggsfbd28952010-09-01 15:24:34 +1000269 nv50_channel_del(&dev_priv->fifos[0]);
270 dev_priv->fifos[127] = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000271 }
272
273 dev_priv->engine.instmem.priv = NULL;
274 kfree(priv);
275}
276
277int
278nv50_instmem_suspend(struct drm_device *dev)
279{
280 struct drm_nouveau_private *dev_priv = dev->dev_private;
281 struct nouveau_channel *chan = dev_priv->fifos[0];
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000282 struct nouveau_gpuobj *ramin = chan->ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000283 int i;
284
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000285 ramin->im_backing_suspend = vmalloc(ramin->size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000286 if (!ramin->im_backing_suspend)
287 return -ENOMEM;
288
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000289 for (i = 0; i < ramin->size; i += 4)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000290 ramin->im_backing_suspend[i/4] = nv_ri32(dev, i);
291 return 0;
292}
293
294void
295nv50_instmem_resume(struct drm_device *dev)
296{
297 struct drm_nouveau_private *dev_priv = dev->dev_private;
298 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
299 struct nouveau_channel *chan = dev_priv->fifos[0];
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000300 struct nouveau_gpuobj *ramin = chan->ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000301 int i;
302
Ben Skeggsfbd28952010-09-01 15:24:34 +1000303 dev_priv->ramin_available = false;
304 dev_priv->ramin_base = ~0;
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000305 for (i = 0; i < ramin->size; i += 4)
Ben Skeggsfbd28952010-09-01 15:24:34 +1000306 nv_wo32(ramin, i, ramin->im_backing_suspend[i/4]);
307 dev_priv->ramin_available = true;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000308 vfree(ramin->im_backing_suspend);
309 ramin->im_backing_suspend = NULL;
310
311 /* Poke the relevant regs, and pray it works :) */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000312 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000313 nv_wr32(dev, NV50_PUNK_UNK1710, 0);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000314 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000315 NV50_PUNK_BAR_CFG_BASE_VALID);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000316 nv_wr32(dev, NV50_PUNK_BAR1_CTXDMA, (priv->fb_bar->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317 NV50_PUNK_BAR1_CTXDMA_VALID);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000318 nv_wr32(dev, NV50_PUNK_BAR3_CTXDMA, (priv->pramin_bar->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000319 NV50_PUNK_BAR3_CTXDMA_VALID);
320
321 for (i = 0; i < 8; i++)
322 nv_wr32(dev, 0x1900 + (i*4), 0);
323}
324
325int
326nv50_instmem_populate(struct drm_device *dev, struct nouveau_gpuobj *gpuobj,
327 uint32_t *sz)
328{
329 int ret;
330
331 if (gpuobj->im_backing)
332 return -EINVAL;
333
Ben Skeggsfbd28952010-09-01 15:24:34 +1000334 *sz = ALIGN(*sz, 4096);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000335 if (*sz == 0)
336 return -EINVAL;
337
338 ret = nouveau_bo_new(dev, NULL, *sz, 0, TTM_PL_FLAG_VRAM, 0, 0x0000,
339 true, false, &gpuobj->im_backing);
340 if (ret) {
341 NV_ERROR(dev, "error getting PRAMIN backing pages: %d\n", ret);
342 return ret;
343 }
344
345 ret = nouveau_bo_pin(gpuobj->im_backing, TTM_PL_FLAG_VRAM);
346 if (ret) {
347 NV_ERROR(dev, "error pinning PRAMIN backing VRAM: %d\n", ret);
348 nouveau_bo_ref(NULL, &gpuobj->im_backing);
349 return ret;
350 }
351
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000352 gpuobj->vinst = gpuobj->im_backing->bo.mem.mm_node->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000353 return 0;
354}
355
356void
357nv50_instmem_clear(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
358{
359 struct drm_nouveau_private *dev_priv = dev->dev_private;
360
361 if (gpuobj && gpuobj->im_backing) {
362 if (gpuobj->im_bound)
363 dev_priv->engine.instmem.unbind(dev, gpuobj);
364 nouveau_bo_unpin(gpuobj->im_backing);
365 nouveau_bo_ref(NULL, &gpuobj->im_backing);
366 gpuobj->im_backing = NULL;
367 }
368}
369
370int
371nv50_instmem_bind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
372{
373 struct drm_nouveau_private *dev_priv = dev->dev_private;
374 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000375 struct nouveau_gpuobj *pramin_pt = priv->pramin_pt;
Ben Skeggs76befb82010-02-20 08:06:36 +1000376 uint32_t pte, pte_end;
377 uint64_t vram;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000378
379 if (!gpuobj->im_backing || !gpuobj->im_pramin || gpuobj->im_bound)
380 return -EINVAL;
381
Ben Skeggsb833ac22010-06-01 15:32:24 +1000382 NV_DEBUG(dev, "st=0x%lx sz=0x%lx\n",
Ben Skeggs6ee73862009-12-11 19:24:15 +1000383 gpuobj->im_pramin->start, gpuobj->im_pramin->size);
384
Ben Skeggs76befb82010-02-20 08:06:36 +1000385 pte = (gpuobj->im_pramin->start >> 12) << 1;
386 pte_end = ((gpuobj->im_pramin->size >> 12) << 1) + pte;
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000387 vram = gpuobj->vinst;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000388
Ben Skeggsb833ac22010-06-01 15:32:24 +1000389 NV_DEBUG(dev, "pramin=0x%lx, pte=%d, pte_end=%d\n",
Ben Skeggs6ee73862009-12-11 19:24:15 +1000390 gpuobj->im_pramin->start, pte, pte_end);
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000391 NV_DEBUG(dev, "first vram page: 0x%010llx\n", gpuobj->vinst);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000392
Ben Skeggs76befb82010-02-20 08:06:36 +1000393 vram |= 1;
394 if (dev_priv->vram_sys_base) {
395 vram += dev_priv->vram_sys_base;
396 vram |= 0x30;
397 }
398
Ben Skeggs6ee73862009-12-11 19:24:15 +1000399 while (pte < pte_end) {
Ben Skeggsb3beb162010-09-01 15:24:29 +1000400 nv_wo32(pramin_pt, (pte * 4) + 0, lower_32_bits(vram));
401 nv_wo32(pramin_pt, (pte * 4) + 4, upper_32_bits(vram));
Ben Skeggsfbd28952010-09-01 15:24:34 +1000402 vram += 0x1000;
Ben Skeggsb3beb162010-09-01 15:24:29 +1000403 pte += 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000404 }
Ben Skeggsf56cb862010-07-08 11:29:10 +1000405 dev_priv->engine.instmem.flush(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000406
Ben Skeggs63187212010-07-08 11:39:18 +1000407 nv50_vm_flush(dev, 4);
408 nv50_vm_flush(dev, 6);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000409
410 gpuobj->im_bound = 1;
411 return 0;
412}
413
414int
415nv50_instmem_unbind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
416{
417 struct drm_nouveau_private *dev_priv = dev->dev_private;
418 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
419 uint32_t pte, pte_end;
420
421 if (gpuobj->im_bound == 0)
422 return -EINVAL;
423
Ben Skeggsfbd28952010-09-01 15:24:34 +1000424 /* can happen during late takedown */
425 if (unlikely(!dev_priv->ramin_available))
426 return 0;
427
Ben Skeggs76befb82010-02-20 08:06:36 +1000428 pte = (gpuobj->im_pramin->start >> 12) << 1;
429 pte_end = ((gpuobj->im_pramin->size >> 12) << 1) + pte;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000430
Ben Skeggs6ee73862009-12-11 19:24:15 +1000431 while (pte < pte_end) {
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000432 nv_wo32(priv->pramin_pt, (pte * 4) + 0, 0x00000000);
433 nv_wo32(priv->pramin_pt, (pte * 4) + 4, 0x00000000);
Ben Skeggsb3beb162010-09-01 15:24:29 +1000434 pte += 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000435 }
Ben Skeggsf56cb862010-07-08 11:29:10 +1000436 dev_priv->engine.instmem.flush(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000437
438 gpuobj->im_bound = 0;
439 return 0;
440}
441
442void
Ben Skeggsf56cb862010-07-08 11:29:10 +1000443nv50_instmem_flush(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000444{
Ben Skeggs734ee832010-07-15 11:02:54 +1000445 nv_wr32(dev, 0x00330c, 0x00000001);
Ben Skeggsbf563a62010-07-26 09:11:04 +1000446 if (!nv_wait(0x00330c, 0x00000002, 0x00000000))
Ben Skeggs734ee832010-07-15 11:02:54 +1000447 NV_ERROR(dev, "PRAMIN flush timeout\n");
448}
449
450void
451nv84_instmem_flush(struct drm_device *dev)
452{
Ben Skeggsf56cb862010-07-08 11:29:10 +1000453 nv_wr32(dev, 0x070000, 0x00000001);
Ben Skeggsbf563a62010-07-26 09:11:04 +1000454 if (!nv_wait(0x070000, 0x00000002, 0x00000000))
Ben Skeggsf56cb862010-07-08 11:29:10 +1000455 NV_ERROR(dev, "PRAMIN flush timeout\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000456}
457
Ben Skeggs63187212010-07-08 11:39:18 +1000458void
459nv50_vm_flush(struct drm_device *dev, int engine)
460{
461 nv_wr32(dev, 0x100c80, (engine << 16) | 1);
462 if (!nv_wait(0x100c80, 0x00000001, 0x00000000))
463 NV_ERROR(dev, "vm flush timeout: engine %d\n", engine);
464}
465