blob: ef918a2328bba044173e61a799d23f8ae3cf2576 [file] [log] [blame]
David Gibsona0e60b22005-11-01 17:28:10 +11001/*
2 * PowerPC atomic bit operations.
3 *
4 * Merged version by David Gibson <david@gibson.dropbear.id.au>.
5 * Based on ppc64 versions by: Dave Engebretsen, Todd Inglett, Don
6 * Reed, Pat McCarthy, Peter Bergner, Anton Blanchard. They
7 * originally took it from the ppc32 code.
8 *
9 * Within a word, bits are numbered LSB first. Lot's of places make
10 * this assumption by directly testing bits with (val & (1<<nr)).
11 * This can cause confusion for large (> 1 word) bitmaps on a
12 * big-endian system because, unlike little endian, the number of each
13 * bit depends on the word size.
14 *
15 * The bitop functions are defined to work on unsigned longs, so for a
16 * ppc64 system the bits end up numbered:
17 * |63..............0|127............64|191...........128|255...........196|
18 * and on ppc32:
19 * |31.....0|63....31|95....64|127...96|159..128|191..160|223..192|255..224|
20 *
21 * There are a few little-endian macros used mostly for filesystem
22 * bitmaps, these work on similar bit arrays layouts, but
23 * byte-oriented:
24 * |7...0|15...8|23...16|31...24|39...32|47...40|55...48|63...56|
25 *
26 * The main difference is that bit 3-5 (64b) or 3-4 (32b) in the bit
27 * number field needs to be reversed compared to the big-endian bit
28 * fields. This can be achieved by XOR with 0x38 (64b) or 0x18 (32b).
29 *
30 * This program is free software; you can redistribute it and/or
31 * modify it under the terms of the GNU General Public License
32 * as published by the Free Software Foundation; either version
33 * 2 of the License, or (at your option) any later version.
34 */
35
36#ifndef _ASM_POWERPC_BITOPS_H
37#define _ASM_POWERPC_BITOPS_H
38
39#ifdef __KERNEL__
40
Jiri Slaby06245172007-10-18 23:40:26 -070041#ifndef _LINUX_BITOPS_H
42#error only <linux/bitops.h> can be included directly
43#endif
44
David Gibsona0e60b22005-11-01 17:28:10 +110045#include <linux/compiler.h>
David Gibson3ddfbcf2005-11-10 12:56:55 +110046#include <asm/asm-compat.h>
David Gibsona0e60b22005-11-01 17:28:10 +110047#include <asm/synch.h>
48
49/*
50 * clear_bit doesn't imply a memory barrier
51 */
52#define smp_mb__before_clear_bit() smp_mb()
53#define smp_mb__after_clear_bit() smp_mb()
54
David Gibsona0e60b22005-11-01 17:28:10 +110055#define BITOP_LE_SWIZZLE ((BITS_PER_LONG-1) & ~0x7)
56
Geoff Thorpe0d2d3e32009-07-07 15:23:56 +000057/* Macro for generating the ***_bits() functions */
58#define DEFINE_BITOP(fn, op, prefix, postfix) \
59static __inline__ void fn(unsigned long mask, \
60 volatile unsigned long *_p) \
61{ \
62 unsigned long old; \
63 unsigned long *p = (unsigned long *)_p; \
64 __asm__ __volatile__ ( \
65 prefix \
Anton Blanchard864b9e62010-02-10 01:02:36 +000066"1:" PPC_LLARX(%0,0,%3,0) "\n" \
Geoff Thorpe0d2d3e32009-07-07 15:23:56 +000067 stringify_in_c(op) "%0,%0,%2\n" \
68 PPC405_ERR77(0,%3) \
69 PPC_STLCX "%0,0,%3\n" \
70 "bne- 1b\n" \
71 postfix \
72 : "=&r" (old), "+m" (*p) \
73 : "r" (mask), "r" (p) \
74 : "cc", "memory"); \
75}
76
77DEFINE_BITOP(set_bits, or, "", "")
78DEFINE_BITOP(clear_bits, andc, "", "")
Anton Blanchardf10e2e52010-02-10 01:04:06 +000079DEFINE_BITOP(clear_bits_unlock, andc, PPC_RELEASE_BARRIER, "")
Geoff Thorpe0d2d3e32009-07-07 15:23:56 +000080DEFINE_BITOP(change_bits, xor, "", "")
81
David Gibsona0e60b22005-11-01 17:28:10 +110082static __inline__ void set_bit(int nr, volatile unsigned long *addr)
83{
Akinobu Mita2237f4f2012-11-04 02:03:44 +000084 set_bits(BIT_MASK(nr), addr + BIT_WORD(nr));
David Gibsona0e60b22005-11-01 17:28:10 +110085}
86
87static __inline__ void clear_bit(int nr, volatile unsigned long *addr)
88{
Akinobu Mita2237f4f2012-11-04 02:03:44 +000089 clear_bits(BIT_MASK(nr), addr + BIT_WORD(nr));
David Gibsona0e60b22005-11-01 17:28:10 +110090}
91
Nick Piggin66ffb042007-10-18 03:06:53 -070092static __inline__ void clear_bit_unlock(int nr, volatile unsigned long *addr)
93{
Akinobu Mita2237f4f2012-11-04 02:03:44 +000094 clear_bits_unlock(BIT_MASK(nr), addr + BIT_WORD(nr));
Nick Piggin66ffb042007-10-18 03:06:53 -070095}
96
David Gibsona0e60b22005-11-01 17:28:10 +110097static __inline__ void change_bit(int nr, volatile unsigned long *addr)
98{
Akinobu Mita2237f4f2012-11-04 02:03:44 +000099 change_bits(BIT_MASK(nr), addr + BIT_WORD(nr));
David Gibsona0e60b22005-11-01 17:28:10 +1100100}
101
Geoff Thorpe0d2d3e32009-07-07 15:23:56 +0000102/* Like DEFINE_BITOP(), with changes to the arguments to 'op' and the output
103 * operands. */
Anton Blanchard864b9e62010-02-10 01:02:36 +0000104#define DEFINE_TESTOP(fn, op, prefix, postfix, eh) \
105static __inline__ unsigned long fn( \
106 unsigned long mask, \
107 volatile unsigned long *_p) \
108{ \
109 unsigned long old, t; \
110 unsigned long *p = (unsigned long *)_p; \
111 __asm__ __volatile__ ( \
112 prefix \
113"1:" PPC_LLARX(%0,0,%3,eh) "\n" \
114 stringify_in_c(op) "%1,%0,%2\n" \
115 PPC405_ERR77(0,%3) \
116 PPC_STLCX "%1,0,%3\n" \
117 "bne- 1b\n" \
118 postfix \
119 : "=&r" (old), "=&r" (t) \
120 : "r" (mask), "r" (p) \
121 : "cc", "memory"); \
122 return (old & mask); \
Geoff Thorpe0d2d3e32009-07-07 15:23:56 +0000123}
124
Benjamin Herrenschmidtb97021f2011-11-15 17:11:27 +0000125DEFINE_TESTOP(test_and_set_bits, or, PPC_ATOMIC_ENTRY_BARRIER,
126 PPC_ATOMIC_EXIT_BARRIER, 0)
Anton Blanchardf10e2e52010-02-10 01:04:06 +0000127DEFINE_TESTOP(test_and_set_bits_lock, or, "",
128 PPC_ACQUIRE_BARRIER, 1)
Benjamin Herrenschmidtb97021f2011-11-15 17:11:27 +0000129DEFINE_TESTOP(test_and_clear_bits, andc, PPC_ATOMIC_ENTRY_BARRIER,
130 PPC_ATOMIC_EXIT_BARRIER, 0)
131DEFINE_TESTOP(test_and_change_bits, xor, PPC_ATOMIC_ENTRY_BARRIER,
132 PPC_ATOMIC_EXIT_BARRIER, 0)
Geoff Thorpe0d2d3e32009-07-07 15:23:56 +0000133
David Gibsona0e60b22005-11-01 17:28:10 +1100134static __inline__ int test_and_set_bit(unsigned long nr,
135 volatile unsigned long *addr)
136{
Akinobu Mita2237f4f2012-11-04 02:03:44 +0000137 return test_and_set_bits(BIT_MASK(nr), addr + BIT_WORD(nr)) != 0;
David Gibsona0e60b22005-11-01 17:28:10 +1100138}
139
Nick Piggin66ffb042007-10-18 03:06:53 -0700140static __inline__ int test_and_set_bit_lock(unsigned long nr,
141 volatile unsigned long *addr)
142{
Akinobu Mita2237f4f2012-11-04 02:03:44 +0000143 return test_and_set_bits_lock(BIT_MASK(nr),
144 addr + BIT_WORD(nr)) != 0;
Nick Piggin66ffb042007-10-18 03:06:53 -0700145}
146
David Gibsona0e60b22005-11-01 17:28:10 +1100147static __inline__ int test_and_clear_bit(unsigned long nr,
148 volatile unsigned long *addr)
149{
Akinobu Mita2237f4f2012-11-04 02:03:44 +0000150 return test_and_clear_bits(BIT_MASK(nr), addr + BIT_WORD(nr)) != 0;
David Gibsona0e60b22005-11-01 17:28:10 +1100151}
152
153static __inline__ int test_and_change_bit(unsigned long nr,
154 volatile unsigned long *addr)
155{
Akinobu Mita2237f4f2012-11-04 02:03:44 +0000156 return test_and_change_bits(BIT_MASK(nr), addr + BIT_WORD(nr)) != 0;
David Gibsona0e60b22005-11-01 17:28:10 +1100157}
158
Akinobu Mitae779b2f2006-03-26 01:39:33 -0800159#include <asm-generic/bitops/non-atomic.h>
David Gibsona0e60b22005-11-01 17:28:10 +1100160
Nick Piggin66ffb042007-10-18 03:06:53 -0700161static __inline__ void __clear_bit_unlock(int nr, volatile unsigned long *addr)
162{
Anton Blanchardf10e2e52010-02-10 01:04:06 +0000163 __asm__ __volatile__(PPC_RELEASE_BARRIER "" ::: "memory");
Nick Piggin66ffb042007-10-18 03:06:53 -0700164 __clear_bit(nr, addr);
165}
166
David Gibsona0e60b22005-11-01 17:28:10 +1100167/*
168 * Return the zero-based bit position (LE, not IBM bit numbering) of
169 * the most significant 1-bit in a double word.
170 */
David Howellsef55d532006-12-08 02:37:53 -0800171static __inline__ __attribute__((const))
172int __ilog2(unsigned long x)
David Gibsona0e60b22005-11-01 17:28:10 +1100173{
174 int lz;
175
David Gibson3ddfbcf2005-11-10 12:56:55 +1100176 asm (PPC_CNTLZL "%0,%1" : "=r" (lz) : "r" (x));
David Gibsona0e60b22005-11-01 17:28:10 +1100177 return BITS_PER_LONG - 1 - lz;
178}
179
David Howellsef55d532006-12-08 02:37:53 -0800180static inline __attribute__((const))
181int __ilog2_u32(u32 n)
182{
183 int bit;
184 asm ("cntlzw %0,%1" : "=r" (bit) : "r" (n));
185 return 31 - bit;
186}
187
188#ifdef __powerpc64__
189static inline __attribute__((const))
David Howells02241692006-12-11 13:16:05 +0000190int __ilog2_u64(u64 n)
David Howellsef55d532006-12-08 02:37:53 -0800191{
192 int bit;
193 asm ("cntlzd %0,%1" : "=r" (bit) : "r" (n));
194 return 63 - bit;
195}
196#endif
197
David Gibsona0e60b22005-11-01 17:28:10 +1100198/*
199 * Determines the bit position of the least significant 0 bit in the
200 * specified double word. The returned bit position will be
201 * zero-based, starting from the right side (63/31 - 0).
202 */
203static __inline__ unsigned long ffz(unsigned long x)
204{
205 /* no zero exists anywhere in the 8 byte area. */
206 if ((x = ~x) == 0)
207 return BITS_PER_LONG;
208
209 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300210 * Calculate the bit position of the least significant '1' bit in x
211 * (since x has been changed this will actually be the least significant
David Gibsona0e60b22005-11-01 17:28:10 +1100212 * '0' bit in * the original x). Note: (x & -x) gives us a mask that
213 * is the least significant * (RIGHT-most) 1-bit of the value in x.
214 */
215 return __ilog2(x & -x);
216}
217
218static __inline__ int __ffs(unsigned long x)
219{
220 return __ilog2(x & -x);
221}
222
223/*
224 * ffs: find first bit set. This is defined the same way as
225 * the libc and compiler builtin ffs routines, therefore
226 * differs in spirit from the above ffz (man ffs).
227 */
228static __inline__ int ffs(int x)
229{
230 unsigned long i = (unsigned long)x;
231 return __ilog2(i & -i) + 1;
232}
233
234/*
235 * fls: find last (most-significant) bit set.
236 * Note fls(0) = 0, fls(1) = 1, fls(0x80000000) = 32.
237 */
238static __inline__ int fls(unsigned int x)
239{
240 int lz;
241
242 asm ("cntlzw %0,%1" : "=r" (lz) : "r" (x));
243 return 32 - lz;
244}
Paul Mackerras9f264be2008-04-18 14:26:08 +1000245
Alexander van Heukelum56a6b1e2008-03-15 18:31:49 +0100246static __inline__ unsigned long __fls(unsigned long x)
247{
248 return __ilog2(x);
249}
250
Paul Mackerras9f264be2008-04-18 14:26:08 +1000251/*
252 * 64-bit can do this using one cntlzd (count leading zeroes doubleword)
253 * instruction; for 32-bit we use the generic version, which does two
254 * 32-bit fls calls.
255 */
256#ifdef __powerpc64__
257static __inline__ int fls64(__u64 x)
258{
259 int lz;
260
261 asm ("cntlzd %0,%1" : "=r" (lz) : "r" (x));
262 return 64 - lz;
263}
264#else
Akinobu Mitae779b2f2006-03-26 01:39:33 -0800265#include <asm-generic/bitops/fls64.h>
Paul Mackerras9f264be2008-04-18 14:26:08 +1000266#endif /* __powerpc64__ */
267
Anton Blanchard64ff3122010-08-12 16:28:09 +0000268#ifdef CONFIG_PPC64
269unsigned int __arch_hweight8(unsigned int w);
270unsigned int __arch_hweight16(unsigned int w);
271unsigned int __arch_hweight32(unsigned int w);
272unsigned long __arch_hweight64(__u64 w);
273#include <asm-generic/bitops/const_hweight.h>
274#else
Akinobu Mitae779b2f2006-03-26 01:39:33 -0800275#include <asm-generic/bitops/hweight.h>
Anton Blanchard64ff3122010-08-12 16:28:09 +0000276#endif
277
Alexander van Heukelum47b9d9b2008-04-16 15:55:08 +0200278#include <asm-generic/bitops/find.h>
David Gibsona0e60b22005-11-01 17:28:10 +1100279
280/* Little-endian versions */
Akinobu Mita79597be2012-11-04 02:03:45 +0000281#include <asm-generic/bitops/le.h>
David Gibsona0e60b22005-11-01 17:28:10 +1100282
David Gibsona0e60b22005-11-01 17:28:10 +1100283/* Bitmap functions for the ext2 filesystem */
284
Akinobu Mita148817b2011-07-26 16:09:04 -0700285#include <asm-generic/bitops/ext2-atomic-setbit.h>
David Gibsona0e60b22005-11-01 17:28:10 +1100286
Akinobu Mitae779b2f2006-03-26 01:39:33 -0800287#include <asm-generic/bitops/sched.h>
David Gibsona0e60b22005-11-01 17:28:10 +1100288
289#endif /* __KERNEL__ */
290
291#endif /* _ASM_POWERPC_BITOPS_H */