blob: 79b76e13d90425db1ed1320b1bfe9f11aecfd767 [file] [log] [blame]
Tero Kristoa8acecc2013-07-18 11:52:33 +03001/*
2 * TI clock drivers support
3 *
4 * Copyright (C) 2013 Texas Instruments, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15#ifndef __LINUX_CLK_TI_H__
16#define __LINUX_CLK_TI_H__
17
Stephen Boyde3870882015-01-22 15:40:20 -080018#include <linux/clk-provider.h>
Tero Kristoa8acecc2013-07-18 11:52:33 +030019#include <linux/clkdev.h>
20
21/**
Tero Kristof38b0dd2013-06-12 16:04:34 +030022 * struct dpll_data - DPLL registers and integration data
23 * @mult_div1_reg: register containing the DPLL M and N bitfields
24 * @mult_mask: mask of the DPLL M bitfield in @mult_div1_reg
25 * @div1_mask: mask of the DPLL N bitfield in @mult_div1_reg
26 * @clk_bypass: struct clk pointer to the clock's bypass clock input
27 * @clk_ref: struct clk pointer to the clock's reference clock input
28 * @control_reg: register containing the DPLL mode bitfield
29 * @enable_mask: mask of the DPLL mode bitfield in @control_reg
30 * @last_rounded_rate: cache of the last rate result of omap2_dpll_round_rate()
31 * @last_rounded_m: cache of the last M result of omap2_dpll_round_rate()
32 * @last_rounded_m4xen: cache of the last M4X result of
33 * omap4_dpll_regm4xen_round_rate()
34 * @last_rounded_lpmode: cache of the last lpmode result of
35 * omap4_dpll_lpmode_recalc()
36 * @max_multiplier: maximum valid non-bypass multiplier value (actual)
37 * @last_rounded_n: cache of the last N result of omap2_dpll_round_rate()
38 * @min_divider: minimum valid non-bypass divider value (actual)
39 * @max_divider: maximum valid non-bypass divider value (actual)
40 * @modes: possible values of @enable_mask
41 * @autoidle_reg: register containing the DPLL autoidle mode bitfield
42 * @idlest_reg: register containing the DPLL idle status bitfield
43 * @autoidle_mask: mask of the DPLL autoidle mode bitfield in @autoidle_reg
44 * @freqsel_mask: mask of the DPLL jitter correction bitfield in @control_reg
Andrii Tseglytskyice369a52014-05-16 05:45:58 -050045 * @dcc_mask: mask of the DPLL DCC correction bitfield @mult_div1_reg
46 * @dcc_rate: rate atleast which DCC @dcc_mask must be set
Tero Kristof38b0dd2013-06-12 16:04:34 +030047 * @idlest_mask: mask of the DPLL idle status bitfield in @idlest_reg
48 * @lpmode_mask: mask of the DPLL low-power mode bitfield in @control_reg
49 * @m4xen_mask: mask of the DPLL M4X multiplier bitfield in @control_reg
50 * @auto_recal_bit: bitshift of the driftguard enable bit in @control_reg
51 * @recal_en_bit: bitshift of the PRM_IRQENABLE_* bit for recalibration IRQs
52 * @recal_st_bit: bitshift of the PRM_IRQSTATUS_* bit for recalibration IRQs
53 * @flags: DPLL type/features (see below)
54 *
55 * Possible values for @flags:
56 * DPLL_J_TYPE: "J-type DPLL" (only some 36xx, 4xxx DPLLs)
57 *
58 * @freqsel_mask is only used on the OMAP34xx family and AM35xx.
59 *
60 * XXX Some DPLLs have multiple bypass inputs, so it's not technically
61 * correct to only have one @clk_bypass pointer.
62 *
63 * XXX The runtime-variable fields (@last_rounded_rate, @last_rounded_m,
64 * @last_rounded_n) should be separated from the runtime-fixed fields
65 * and placed into a different structure, so that the runtime-fixed data
66 * can be placed into read-only space.
67 */
68struct dpll_data {
69 void __iomem *mult_div1_reg;
70 u32 mult_mask;
71 u32 div1_mask;
72 struct clk *clk_bypass;
73 struct clk *clk_ref;
74 void __iomem *control_reg;
75 u32 enable_mask;
76 unsigned long last_rounded_rate;
77 u16 last_rounded_m;
78 u8 last_rounded_m4xen;
79 u8 last_rounded_lpmode;
80 u16 max_multiplier;
81 u8 last_rounded_n;
82 u8 min_divider;
83 u16 max_divider;
84 u8 modes;
85 void __iomem *autoidle_reg;
86 void __iomem *idlest_reg;
87 u32 autoidle_mask;
88 u32 freqsel_mask;
89 u32 idlest_mask;
90 u32 dco_mask;
91 u32 sddiv_mask;
Andrii Tseglytskyice369a52014-05-16 05:45:58 -050092 u32 dcc_mask;
93 unsigned long dcc_rate;
Tero Kristof38b0dd2013-06-12 16:04:34 +030094 u32 lpmode_mask;
95 u32 m4xen_mask;
96 u8 auto_recal_bit;
97 u8 recal_en_bit;
98 u8 recal_st_bit;
99 u8 flags;
100};
101
Tero Kristo4d008582014-02-24 16:06:34 +0200102struct clk_hw_omap;
103
104/**
105 * struct clk_hw_omap_ops - OMAP clk ops
106 * @find_idlest: find idlest register information for a clock
107 * @find_companion: find companion clock register information for a clock,
108 * basically converts CM_ICLKEN* <-> CM_FCLKEN*
109 * @allow_idle: enables autoidle hardware functionality for a clock
110 * @deny_idle: prevent autoidle hardware functionality for a clock
111 */
112struct clk_hw_omap_ops {
113 void (*find_idlest)(struct clk_hw_omap *oclk,
114 void __iomem **idlest_reg,
115 u8 *idlest_bit, u8 *idlest_val);
116 void (*find_companion)(struct clk_hw_omap *oclk,
117 void __iomem **other_reg,
118 u8 *other_bit);
119 void (*allow_idle)(struct clk_hw_omap *oclk);
120 void (*deny_idle)(struct clk_hw_omap *oclk);
121};
Tero Kristof38b0dd2013-06-12 16:04:34 +0300122
123/**
124 * struct clk_hw_omap - OMAP struct clk
125 * @node: list_head connecting this clock into the full clock list
126 * @enable_reg: register to write to enable the clock (see @enable_bit)
127 * @enable_bit: bitshift to write to enable/disable the clock (see @enable_reg)
128 * @flags: see "struct clk.flags possibilities" above
129 * @clksel_reg: for clksel clks, register va containing src/divisor select
130 * @clksel_mask: bitmask in @clksel_reg for the src/divisor selector
131 * @clksel: for clksel clks, pointer to struct clksel for this clock
132 * @dpll_data: for DPLLs, pointer to struct dpll_data for this clock
133 * @clkdm_name: clockdomain name that this clock is contained in
134 * @clkdm: pointer to struct clockdomain, resolved from @clkdm_name at runtime
135 * @ops: clock ops for this clock
136 */
137struct clk_hw_omap {
138 struct clk_hw hw;
139 struct list_head node;
140 unsigned long fixed_rate;
141 u8 fixed_div;
142 void __iomem *enable_reg;
143 u8 enable_bit;
144 u8 flags;
145 void __iomem *clksel_reg;
146 u32 clksel_mask;
147 const struct clksel *clksel;
148 struct dpll_data *dpll_data;
149 const char *clkdm_name;
150 struct clockdomain *clkdm;
151 const struct clk_hw_omap_ops *ops;
152};
153
154/*
155 * struct clk_hw_omap.flags possibilities
156 *
157 * XXX document the rest of the clock flags here
158 *
159 * ENABLE_REG_32BIT: (OMAP1 only) clock control register must be accessed
160 * with 32bit ops, by default OMAP1 uses 16bit ops.
161 * CLOCK_IDLE_CONTROL: (OMAP1 only) clock has autoidle support.
162 * CLOCK_NO_IDLE_PARENT: (OMAP1 only) when clock is enabled, its parent
163 * clock is put to no-idle mode.
164 * ENABLE_ON_INIT: Clock is enabled on init.
165 * INVERT_ENABLE: By default, clock enable bit behavior is '1' enable, '0'
166 * disable. This inverts the behavior making '0' enable and '1' disable.
167 * CLOCK_CLKOUTX2: (OMAP4 only) DPLL CLKOUT and CLKOUTX2 GATE_CTRL
168 * bits share the same register. This flag allows the
169 * omap4_dpllmx*() code to determine which GATE_CTRL bit field
170 * should be used. This is a temporary solution - a better approach
171 * would be to associate clock type-specific data with the clock,
172 * similar to the struct dpll_data approach.
173 * MEMMAP_ADDRESSING: Use memmap addressing to access clock registers.
174 */
175#define ENABLE_REG_32BIT (1 << 0) /* Use 32-bit access */
176#define CLOCK_IDLE_CONTROL (1 << 1)
177#define CLOCK_NO_IDLE_PARENT (1 << 2)
178#define ENABLE_ON_INIT (1 << 3) /* Enable upon framework init */
179#define INVERT_ENABLE (1 << 4) /* 0 enables, 1 disables */
180#define CLOCK_CLKOUTX2 (1 << 5)
181#define MEMMAP_ADDRESSING (1 << 6)
182
183/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
184#define DPLL_LOW_POWER_STOP 0x1
185#define DPLL_LOW_POWER_BYPASS 0x5
186#define DPLL_LOCKED 0x7
187
188/* DPLL Type and DCO Selection Flags */
189#define DPLL_J_TYPE 0x1
190
Tero Kristo975e1542013-09-09 15:46:45 +0300191/* Composite clock component types */
192enum {
193 CLK_COMPONENT_TYPE_GATE = 0,
194 CLK_COMPONENT_TYPE_DIVIDER,
195 CLK_COMPONENT_TYPE_MUX,
196 CLK_COMPONENT_TYPE_MAX,
197};
198
Tero Kristof38b0dd2013-06-12 16:04:34 +0300199/**
Tero Kristoa8acecc2013-07-18 11:52:33 +0300200 * struct ti_dt_clk - OMAP DT clock alias declarations
201 * @lk: clock lookup definition
202 * @node_name: clock DT node to map to
203 */
204struct ti_dt_clk {
205 struct clk_lookup lk;
206 char *node_name;
207};
208
209#define DT_CLK(dev, con, name) \
210 { \
211 .lk = { \
212 .dev_id = dev, \
213 .con_id = con, \
214 }, \
215 .node_name = name, \
216 }
217
Tero Kristo74807df2015-01-29 22:25:40 +0200218/* Static memmap indices */
219enum {
220 TI_CLKM_CM = 0,
Tero Kristo3a3e1c82015-02-23 15:57:32 +0200221 TI_CLKM_CM2,
Tero Kristo74807df2015-01-29 22:25:40 +0200222 TI_CLKM_PRM,
223 TI_CLKM_SCRM,
Tero Kristofe874142014-03-12 18:33:45 +0200224 TI_CLKM_CTRL,
225 CLK_MAX_MEMMAPS
Tero Kristo74807df2015-01-29 22:25:40 +0200226};
227
Tero Kristo819b4862013-10-22 11:39:36 +0300228typedef void (*ti_of_clk_init_cb_t)(struct clk_hw *, struct device_node *);
229
230/**
231 * struct clk_omap_reg - OMAP register declaration
232 * @offset: offset from the master IP module base address
233 * @index: index of the master IP module
234 */
235struct clk_omap_reg {
236 u16 offset;
237 u16 index;
238};
239
240/**
241 * struct ti_clk_ll_ops - low-level register access ops for a clock
242 * @clk_readl: pointer to register read function
243 * @clk_writel: pointer to register write function
244 *
245 * Low-level register access ops are generally used by the basic clock types
246 * (clk-gate, clk-mux, clk-divider etc.) to provide support for various
247 * low-level hardware interfaces (direct MMIO, regmap etc.), but can also be
248 * used by other hardware-specific clock drivers if needed.
249 */
250struct ti_clk_ll_ops {
251 u32 (*clk_readl)(void __iomem *reg);
252 void (*clk_writel)(u32 val, void __iomem *reg);
253};
254
255extern struct ti_clk_ll_ops *ti_clk_ll_ops;
256
Tero Kristob4761192013-09-13 12:02:15 +0300257extern const struct clk_ops ti_clk_divider_ops;
Tero Kristo6a369c52013-09-13 20:22:27 +0300258extern const struct clk_ops ti_clk_mux_ops;
Tero Kristob4761192013-09-13 12:02:15 +0300259
Tero Kristof38b0dd2013-06-12 16:04:34 +0300260#define to_clk_hw_omap(_hw) container_of(_hw, struct clk_hw_omap, hw)
261
262void omap2_init_clk_hw_omap_clocks(struct clk *clk);
263int omap3_noncore_dpll_enable(struct clk_hw *hw);
264void omap3_noncore_dpll_disable(struct clk_hw *hw);
Tero Kristod539efa2014-10-03 16:57:11 +0300265int omap3_noncore_dpll_set_parent(struct clk_hw *hw, u8 index);
Tero Kristof38b0dd2013-06-12 16:04:34 +0300266int omap3_noncore_dpll_set_rate(struct clk_hw *hw, unsigned long rate,
267 unsigned long parent_rate);
Tero Kristod539efa2014-10-03 16:57:11 +0300268int omap3_noncore_dpll_set_rate_and_parent(struct clk_hw *hw,
269 unsigned long rate,
270 unsigned long parent_rate,
271 u8 index);
272long omap3_noncore_dpll_determine_rate(struct clk_hw *hw,
273 unsigned long rate,
Tomeu Vizoso1c8e6002015-01-23 12:03:31 +0100274 unsigned long min_rate,
275 unsigned long max_rate,
Tero Kristod539efa2014-10-03 16:57:11 +0300276 unsigned long *best_parent_rate,
Tero Kristo6f8e8532014-12-12 15:22:00 +0200277 struct clk_hw **best_parent_clk);
Tero Kristof38b0dd2013-06-12 16:04:34 +0300278unsigned long omap4_dpll_regm4xen_recalc(struct clk_hw *hw,
279 unsigned long parent_rate);
280long omap4_dpll_regm4xen_round_rate(struct clk_hw *hw,
281 unsigned long target_rate,
282 unsigned long *parent_rate);
Tero Kristo83501ff2014-10-03 16:57:12 +0300283long omap4_dpll_regm4xen_determine_rate(struct clk_hw *hw,
284 unsigned long rate,
Tomeu Vizoso1c8e6002015-01-23 12:03:31 +0100285 unsigned long min_rate,
286 unsigned long max_rate,
Tero Kristo83501ff2014-10-03 16:57:12 +0300287 unsigned long *best_parent_rate,
Tero Kristo6f8e8532014-12-12 15:22:00 +0200288 struct clk_hw **best_parent_clk);
Tero Kristof38b0dd2013-06-12 16:04:34 +0300289u8 omap2_init_dpll_parent(struct clk_hw *hw);
290unsigned long omap3_dpll_recalc(struct clk_hw *hw, unsigned long parent_rate);
291long omap2_dpll_round_rate(struct clk_hw *hw, unsigned long target_rate,
292 unsigned long *parent_rate);
293void omap2_init_clk_clkdm(struct clk_hw *clk);
294unsigned long omap3_clkoutx2_recalc(struct clk_hw *hw,
295 unsigned long parent_rate);
Tomi Valkeinen994c41e2014-01-30 13:17:20 +0200296int omap3_clkoutx2_set_rate(struct clk_hw *hw, unsigned long rate,
297 unsigned long parent_rate);
298long omap3_clkoutx2_round_rate(struct clk_hw *hw, unsigned long rate,
299 unsigned long *prate);
Tero Kristof60b1ea2013-06-18 18:55:59 +0300300int omap2_clkops_enable_clkdm(struct clk_hw *hw);
301void omap2_clkops_disable_clkdm(struct clk_hw *hw);
Tero Kristo21876ea2013-07-18 15:57:51 +0300302int omap2_clk_disable_autoidle_all(void);
Tero Kristo45622e22013-07-19 11:36:01 +0300303void omap2_clk_enable_init_clocks(const char **clk_names, u8 num_clocks);
Tero Kristof38b0dd2013-06-12 16:04:34 +0300304int omap3_dpll4_set_rate(struct clk_hw *clk, unsigned long rate,
305 unsigned long parent_rate);
Tero Kristoe3ab6012014-10-03 16:57:13 +0300306int omap3_dpll4_set_rate_and_parent(struct clk_hw *hw, unsigned long rate,
307 unsigned long parent_rate, u8 index);
Tero Kristo975e1542013-09-09 15:46:45 +0300308int omap2_dflt_clk_enable(struct clk_hw *hw);
309void omap2_dflt_clk_disable(struct clk_hw *hw);
310int omap2_dflt_clk_is_enabled(struct clk_hw *hw);
Tero Kristoaafd9002013-08-02 14:04:19 +0300311void omap3_clk_lock_dpll5(void);
Tero Kristoaa76fcf2014-02-21 17:36:21 +0200312unsigned long omap2_dpllcore_recalc(struct clk_hw *hw,
313 unsigned long parent_rate);
314int omap2_reprogram_dpllcore(struct clk_hw *clk, unsigned long rate,
315 unsigned long parent_rate);
316void omap2xxx_clkt_dpllcore_init(struct clk_hw *hw);
Tero Kristo61f25ca2014-02-24 18:49:35 +0200317void omap2xxx_clkt_vps_init(void);
Tero Kristof38b0dd2013-06-12 16:04:34 +0300318
Tero Kristo819b4862013-10-22 11:39:36 +0300319void __iomem *ti_clk_get_reg_addr(struct device_node *node, int index);
Tero Kristoa8acecc2013-07-18 11:52:33 +0300320void ti_dt_clocks_register(struct ti_dt_clk *oclks);
Tero Kristo819b4862013-10-22 11:39:36 +0300321void ti_dt_clk_init_provider(struct device_node *np, int index);
Tero Kristoc08ee142014-09-12 15:01:57 +0300322void ti_dt_clk_init_retry_clks(void);
Tero Kristo3cd4a592013-08-21 19:39:15 +0300323void ti_dt_clockdomains_setup(void);
Tero Kristo819b4862013-10-22 11:39:36 +0300324int ti_clk_retry_init(struct device_node *node, struct clk_hw *hw,
325 ti_of_clk_init_cb_t func);
Tero Kristob1a07b42013-06-18 16:27:57 +0300326int of_ti_clk_autoidle_setup(struct device_node *node);
Tero Kristo975e1542013-09-09 15:46:45 +0300327int ti_clk_add_component(struct device_node *node, struct clk_hw *hw, int type);
Tero Kristob1a07b42013-06-18 16:27:57 +0300328
Tero Kristoaafd9002013-08-02 14:04:19 +0300329int omap3430_dt_clk_init(void);
330int omap3630_dt_clk_init(void);
331int am35xx_dt_clk_init(void);
332int ti81xx_dt_clk_init(void);
Tero Kristo21876ea2013-07-18 15:57:51 +0300333int omap4xxx_dt_clk_init(void);
Tero Kristo52b14722013-07-18 17:15:51 +0300334int omap5xxx_dt_clk_init(void);
Tero Kristo251a449d2013-07-18 17:41:00 +0300335int dra7xx_dt_clk_init(void);
Tero Kristo45622e22013-07-19 11:36:01 +0300336int am33xx_dt_clk_init(void);
Tero Kristoffab2392013-09-20 17:02:40 +0300337int am43xx_dt_clk_init(void);
Tero Kristobe67c3b2014-02-24 17:52:57 +0200338int omap2420_dt_clk_init(void);
339int omap2430_dt_clk_init(void);
Tero Kristo21876ea2013-07-18 15:57:51 +0300340
Tero Kristob1a07b42013-06-18 16:27:57 +0300341#ifdef CONFIG_OF
342void of_ti_clk_allow_autoidle_all(void);
343void of_ti_clk_deny_autoidle_all(void);
344#else
345static inline void of_ti_clk_allow_autoidle_all(void) { }
346static inline void of_ti_clk_deny_autoidle_all(void) { }
347#endif
Tero Kristoa8acecc2013-07-18 11:52:33 +0300348
Tero Kristoaa76fcf2014-02-21 17:36:21 +0200349extern const struct clk_hw_omap_ops clkhwops_omap2xxx_dpll;
Tero Kristode742572014-02-25 19:16:07 +0200350extern const struct clk_hw_omap_ops clkhwops_omap2430_i2chs_wait;
Tero Kristof38b0dd2013-06-12 16:04:34 +0300351extern const struct clk_hw_omap_ops clkhwops_omap3_dpll;
352extern const struct clk_hw_omap_ops clkhwops_omap4_dpllmx;
Tero Kristof60b1ea2013-06-18 18:55:59 +0300353extern const struct clk_hw_omap_ops clkhwops_wait;
354extern const struct clk_hw_omap_ops clkhwops_omap3430es2_dss_usbhost_wait;
355extern const struct clk_hw_omap_ops clkhwops_am35xx_ipss_module_wait;
Tero Kristo24582b32013-07-15 13:14:20 +0300356extern const struct clk_hw_omap_ops clkhwops_am35xx_ipss_wait;
357extern const struct clk_hw_omap_ops clkhwops_iclk;
Tero Kristof60b1ea2013-06-18 18:55:59 +0300358extern const struct clk_hw_omap_ops clkhwops_iclk_wait;
Tero Kristo24582b32013-07-15 13:14:20 +0300359extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_ssi_wait;
360extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_dss_usbhost_wait;
361extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_hsotgusb_wait;
Tero Kristof38b0dd2013-06-12 16:04:34 +0300362
Arnd Bergmann6793a30a2015-02-03 17:59:32 +0100363#ifdef CONFIG_ATAGS
Tero Kristo74807df2015-01-29 22:25:40 +0200364int omap3430_clk_legacy_init(void);
365int omap3430es1_clk_legacy_init(void);
366int omap36xx_clk_legacy_init(void);
367int am35xx_clk_legacy_init(void);
Arnd Bergmann6793a30a2015-02-03 17:59:32 +0100368#else
369static inline int omap3430_clk_legacy_init(void) { return -ENXIO; }
370static inline int omap3430es1_clk_legacy_init(void) { return -ENXIO; }
371static inline int omap36xx_clk_legacy_init(void) { return -ENXIO; }
372static inline int am35xx_clk_legacy_init(void) { return -ENXIO; }
373#endif
374
Tero Kristo74807df2015-01-29 22:25:40 +0200375
Tero Kristoa8acecc2013-07-18 11:52:33 +0300376#endif