blob: e9337ad52f59b2159a9419b7d177f2cf6baccfe3 [file] [log] [blame]
Shawn Guo73d2b4c2011-10-17 08:42:16 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
13/dts-v1/;
Shawn Guo36dffd82013-04-07 10:49:34 +080014#include "imx53.dtsi"
Shawn Guo73d2b4c2011-10-17 08:42:16 +080015
16/ {
17 model = "Freescale i.MX53 Automotive Reference Design Board";
18 compatible = "fsl,imx53-ard", "fsl,imx53";
19
Shawn Guo73d2b4c2011-10-17 08:42:16 +080020 memory {
21 reg = <0x70000000 0x40000000>;
22 };
23
Shawn Guo73d2b4c2011-10-17 08:42:16 +080024 eim-cs1@f4000000 {
25 #address-cells = <1>;
26 #size-cells = <1>;
27 compatible = "fsl,eim-bus", "simple-bus";
28 reg = <0xf4000000 0x3ff0000>;
29 ranges;
30
31 lan9220@f4000000 {
32 compatible = "smsc,lan9220", "smsc,lan9115";
33 reg = <0xf4000000 0x2000000>;
34 phy-mode = "mii";
Richard Zhao4d191862011-12-14 09:26:44 +080035 interrupt-parent = <&gpio2>;
Shawn Guo65dee072012-08-02 22:08:26 +080036 interrupts = <31 0x8>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080037 reg-io-width = <4>;
Shawn Guo1eec0c52012-08-02 22:48:39 +080038 /*
39 * VDD33A and VDDVARIO of LAN9220 are supplied by
40 * SW4_3V3 of LTC3589. Before the regulator driver
41 * for this PMIC is available, we use a fixed dummy
42 * 3V3 regulator to get LAN9220 driver probing work.
43 */
44 vdd33a-supply = <&reg_3p3v>;
45 vddvario-supply = <&reg_3p3v>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080046 smsc,irq-push-pull;
47 };
48 };
49
Shawn Guo1eec0c52012-08-02 22:48:39 +080050 regulators {
51 compatible = "simple-bus";
Shawn Guo352d3182014-02-07 23:18:30 +080052 #address-cells = <1>;
53 #size-cells = <0>;
Shawn Guo1eec0c52012-08-02 22:48:39 +080054
Shawn Guo352d3182014-02-07 23:18:30 +080055 reg_3p3v: regulator@0 {
Shawn Guo1eec0c52012-08-02 22:48:39 +080056 compatible = "regulator-fixed";
Shawn Guo352d3182014-02-07 23:18:30 +080057 reg = <0>;
Shawn Guo1eec0c52012-08-02 22:48:39 +080058 regulator-name = "3P3V";
59 regulator-min-microvolt = <3300000>;
60 regulator-max-microvolt = <3300000>;
61 regulator-always-on;
62 };
63 };
64
Shawn Guo73d2b4c2011-10-17 08:42:16 +080065 gpio-keys {
66 compatible = "gpio-keys";
67
68 home {
69 label = "Home";
Richard Zhao4d191862011-12-14 09:26:44 +080070 gpios = <&gpio5 10 0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080071 linux,code = <102>; /* KEY_HOME */
72 gpio-key,wakeup;
73 };
74
75 back {
76 label = "Back";
Richard Zhao4d191862011-12-14 09:26:44 +080077 gpios = <&gpio5 11 0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080078 linux,code = <158>; /* KEY_BACK */
79 gpio-key,wakeup;
80 };
81
82 program {
83 label = "Program";
Richard Zhao4d191862011-12-14 09:26:44 +080084 gpios = <&gpio5 12 0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080085 linux,code = <362>; /* KEY_PROGRAM */
86 gpio-key,wakeup;
87 };
88
89 volume-up {
90 label = "Volume Up";
Richard Zhao4d191862011-12-14 09:26:44 +080091 gpios = <&gpio5 13 0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080092 linux,code = <115>; /* KEY_VOLUMEUP */
93 };
94
95 volume-down {
96 label = "Volume Down";
Richard Zhao4d191862011-12-14 09:26:44 +080097 gpios = <&gpio4 0 0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080098 linux,code = <114>; /* KEY_VOLUMEDOWN */
99 };
100 };
101};
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800102
103&esdhc1 {
104 pinctrl-names = "default";
Shawn Guo7ac0f702013-11-04 14:45:46 +0800105 pinctrl-0 = <&pinctrl_esdhc1>;
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800106 cd-gpios = <&gpio1 1 0>;
107 wp-gpios = <&gpio1 9 0>;
108 status = "okay";
109};
110
111&iomuxc {
112 pinctrl-names = "default";
113 pinctrl-0 = <&pinctrl_hog>;
114
Shawn Guo7ac0f702013-11-04 14:45:46 +0800115 imx53-ard {
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800116 pinctrl_hog: hoggrp {
117 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800118 MX53_PAD_GPIO_1__GPIO1_1 0x80000000
119 MX53_PAD_GPIO_9__GPIO1_9 0x80000000
120 MX53_PAD_EIM_EB3__GPIO2_31 0x80000000
121 MX53_PAD_GPIO_10__GPIO4_0 0x80000000
122 MX53_PAD_DISP0_DAT16__GPIO5_10 0x80000000
123 MX53_PAD_DISP0_DAT17__GPIO5_11 0x80000000
124 MX53_PAD_DISP0_DAT18__GPIO5_12 0x80000000
125 MX53_PAD_DISP0_DAT19__GPIO5_13 0x80000000
126 MX53_PAD_EIM_D16__EMI_WEIM_D_16 0x80000000
127 MX53_PAD_EIM_D17__EMI_WEIM_D_17 0x80000000
128 MX53_PAD_EIM_D18__EMI_WEIM_D_18 0x80000000
129 MX53_PAD_EIM_D19__EMI_WEIM_D_19 0x80000000
130 MX53_PAD_EIM_D20__EMI_WEIM_D_20 0x80000000
131 MX53_PAD_EIM_D21__EMI_WEIM_D_21 0x80000000
132 MX53_PAD_EIM_D22__EMI_WEIM_D_22 0x80000000
133 MX53_PAD_EIM_D23__EMI_WEIM_D_23 0x80000000
134 MX53_PAD_EIM_D24__EMI_WEIM_D_24 0x80000000
135 MX53_PAD_EIM_D25__EMI_WEIM_D_25 0x80000000
136 MX53_PAD_EIM_D26__EMI_WEIM_D_26 0x80000000
137 MX53_PAD_EIM_D27__EMI_WEIM_D_27 0x80000000
138 MX53_PAD_EIM_D28__EMI_WEIM_D_28 0x80000000
139 MX53_PAD_EIM_D29__EMI_WEIM_D_29 0x80000000
140 MX53_PAD_EIM_D30__EMI_WEIM_D_30 0x80000000
141 MX53_PAD_EIM_D31__EMI_WEIM_D_31 0x80000000
142 MX53_PAD_EIM_DA0__EMI_NAND_WEIM_DA_0 0x80000000
143 MX53_PAD_EIM_DA1__EMI_NAND_WEIM_DA_1 0x80000000
144 MX53_PAD_EIM_DA2__EMI_NAND_WEIM_DA_2 0x80000000
145 MX53_PAD_EIM_DA3__EMI_NAND_WEIM_DA_3 0x80000000
146 MX53_PAD_EIM_DA4__EMI_NAND_WEIM_DA_4 0x80000000
147 MX53_PAD_EIM_DA5__EMI_NAND_WEIM_DA_5 0x80000000
148 MX53_PAD_EIM_DA6__EMI_NAND_WEIM_DA_6 0x80000000
149 MX53_PAD_EIM_OE__EMI_WEIM_OE 0x80000000
150 MX53_PAD_EIM_RW__EMI_WEIM_RW 0x80000000
151 MX53_PAD_EIM_CS1__EMI_WEIM_CS_1 0x80000000
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800152 >;
153 };
Shawn Guo7ac0f702013-11-04 14:45:46 +0800154
155 pinctrl_esdhc1: esdhc1grp {
156 fsl,pins = <
157 MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
158 MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
159 MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
160 MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
161 MX53_PAD_PATA_DATA8__ESDHC1_DAT4 0x1d5
162 MX53_PAD_PATA_DATA9__ESDHC1_DAT5 0x1d5
163 MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
164 MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
165 MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
166 MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
167 >;
168 };
169
170 pinctrl_uart1: uart1grp {
171 fsl,pins = <
172 MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1e4
173 MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1e4
174 >;
175 };
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800176 };
177};
178
179&uart1 {
180 pinctrl-names = "default";
Shawn Guo7ac0f702013-11-04 14:45:46 +0800181 pinctrl-0 = <&pinctrl_uart1>;
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800182 status = "okay";
183};