blob: 260df47509494e06a6747f18891ab0ce75278fa2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1992 Linus Torvalds
Ralf Baechle89742e52007-10-18 13:51:15 +01007 * Copyright (C) 1994 - 2001, 2003, 07 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 */
Ralf Baechle584d98b2007-10-11 23:46:09 +01009#include <linux/clockchips.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/init.h>
11#include <linux/interrupt.h>
12#include <linux/kernel.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010013#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/spinlock.h>
David Howellsca4d3e672010-10-07 14:08:54 +010015#include <linux/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
Thomas Bogendoerferea202c62007-08-25 11:01:50 +020017#include <asm/irq_cpu.h>
Ralf Baechle89742e52007-10-18 13:51:15 +010018#include <asm/i8253.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/i8259.h>
20#include <asm/io.h>
21#include <asm/jazz.h>
Thomas Bogendoerferea202c62007-08-25 11:01:50 +020022#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Ralf Baechle4a41abe52010-02-27 12:53:31 +010024static DEFINE_RAW_SPINLOCK(r4030_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Thomas Gleixnerdb00bed2011-03-23 21:08:52 +000026static void enable_r4030_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070027{
Thomas Gleixnerdb00bed2011-03-23 21:08:52 +000028 unsigned int mask = 1 << (d->irq - JAZZ_IRQ_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 unsigned long flags;
30
Ralf Baechle4a41abe52010-02-27 12:53:31 +010031 raw_spin_lock_irqsave(&r4030_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 mask |= r4030_read_reg16(JAZZ_IO_IRQ_ENABLE);
33 r4030_write_reg16(JAZZ_IO_IRQ_ENABLE, mask);
Ralf Baechle4a41abe52010-02-27 12:53:31 +010034 raw_spin_unlock_irqrestore(&r4030_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070035}
36
Thomas Gleixnerdb00bed2011-03-23 21:08:52 +000037void disable_r4030_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070038{
Thomas Gleixnerdb00bed2011-03-23 21:08:52 +000039 unsigned int mask = ~(1 << (d->irq - JAZZ_IRQ_START));
Linus Torvalds1da177e2005-04-16 15:20:36 -070040 unsigned long flags;
41
Ralf Baechle4a41abe52010-02-27 12:53:31 +010042 raw_spin_lock_irqsave(&r4030_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 mask &= r4030_read_reg16(JAZZ_IO_IRQ_ENABLE);
44 r4030_write_reg16(JAZZ_IO_IRQ_ENABLE, mask);
Ralf Baechle4a41abe52010-02-27 12:53:31 +010045 raw_spin_unlock_irqrestore(&r4030_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070046}
47
Ralf Baechle94dee172006-07-02 14:41:42 +010048static struct irq_chip r4030_irq_type = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +090049 .name = "R4030",
Thomas Gleixnerdb00bed2011-03-23 21:08:52 +000050 .irq_mask = disable_r4030_irq,
51 .irq_unmask = enable_r4030_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -070052};
53
54void __init init_r4030_ints(void)
55{
56 int i;
57
Thomas Bogendoerferea202c62007-08-25 11:01:50 +020058 for (i = JAZZ_IRQ_START; i <= JAZZ_IRQ_END; i++)
Thomas Gleixnere4ec7982011-03-27 15:19:28 +020059 irq_set_chip_and_handler(i, &r4030_irq_type, handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61 r4030_write_reg16(JAZZ_IO_IRQ_ENABLE, 0);
62 r4030_read_reg16(JAZZ_IO_IRQ_SOURCE); /* clear pending IRQs */
63 r4030_read_reg32(JAZZ_R4030_INVAL_ADDR); /* clear error bits */
64}
65
66/*
67 * On systems with i8259-style interrupt controllers we assume for
68 * driver compatibility reasons interrupts 0 - 15 to be the i8259
69 * interrupts even if the hardware uses a different interrupt numbering.
70 */
71void __init arch_init_irq(void)
72{
Thomas Bogendoerferea202c62007-08-25 11:01:50 +020073 /*
74 * this is a hack to get back the still needed wired mapping
75 * killed by init_mm()
76 */
77
78 /* Map 0xe0000000 -> 0x0:800005C0, 0xe0010000 -> 0x1:30000580 */
79 add_wired_entry(0x02000017, 0x03c00017, 0xe0000000, PM_64K);
80 /* Map 0xe2000000 -> 0x0:900005C0, 0xe3010000 -> 0x0:910005C0 */
81 add_wired_entry(0x02400017, 0x02440017, 0xe2000000, PM_16M);
82 /* Map 0xe4000000 -> 0x0:600005C0, 0xe4100000 -> 400005C0 */
83 add_wired_entry(0x01800017, 0x01000017, 0xe4000000, PM_4M);
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 init_i8259_irqs(); /* Integrated i8259 */
Thomas Bogendoerferea202c62007-08-25 11:01:50 +020086 mips_cpu_irq_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 init_r4030_ints();
88
Thomas Bogendoerferea202c62007-08-25 11:01:50 +020089 change_c0_status(ST0_IM, IE_IRQ2 | IE_IRQ1);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010090}
91
Ralf Baechle937a8012006-10-07 19:44:33 +010092asmlinkage void plat_irq_dispatch(void)
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010093{
Thiemo Seufer119537c2007-03-19 00:13:37 +000094 unsigned int pending = read_c0_cause() & read_c0_status();
Thomas Bogendoerferea202c62007-08-25 11:01:50 +020095 unsigned int irq;
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010096
Thomas Bogendoerferea202c62007-08-25 11:01:50 +020097 if (pending & IE_IRQ4) {
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010098 r4030_read_reg32(JAZZ_TIMER_REGISTER);
Ralf Baechle937a8012006-10-07 19:44:33 +010099 do_IRQ(JAZZ_TIMER_IRQ);
Thomas Bogendoerfer3be51f72007-11-02 11:17:13 +0100100 } else if (pending & IE_IRQ2) {
101 irq = *(volatile u8 *)JAZZ_EISA_IRQ_ACK;
102 do_IRQ(irq);
103 } else if (pending & IE_IRQ1) {
Thomas Bogendoerferea202c62007-08-25 11:01:50 +0200104 irq = *(volatile u8 *)JAZZ_IO_IRQ_SOURCE >> 2;
105 if (likely(irq > 0))
106 do_IRQ(irq + JAZZ_IRQ_START - 1);
107 else
108 panic("Unimplemented loc_no_irq handler");
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100109 }
110}
Ralf Baechle584d98b2007-10-11 23:46:09 +0100111
112static void r4030_set_mode(enum clock_event_mode mode,
113 struct clock_event_device *evt)
114{
115 /* Nothing to do ... */
116}
117
118struct clock_event_device r4030_clockevent = {
119 .name = "r4030",
120 .features = CLOCK_EVT_FEAT_PERIODIC,
Thomas Bogendoerfer3be51f72007-11-02 11:17:13 +0100121 .rating = 300,
Ralf Baechle584d98b2007-10-11 23:46:09 +0100122 .irq = JAZZ_TIMER_IRQ,
Ralf Baechle584d98b2007-10-11 23:46:09 +0100123 .set_mode = r4030_set_mode,
124};
125
126static irqreturn_t r4030_timer_interrupt(int irq, void *dev_id)
127{
Thomas Bogendoerfer3be51f72007-11-02 11:17:13 +0100128 struct clock_event_device *cd = dev_id;
Ralf Baechle584d98b2007-10-11 23:46:09 +0100129
Thomas Bogendoerfer3be51f72007-11-02 11:17:13 +0100130 cd->event_handler(cd);
Ralf Baechle584d98b2007-10-11 23:46:09 +0100131 return IRQ_HANDLED;
132}
133
134static struct irqaction r4030_timer_irqaction = {
135 .handler = r4030_timer_interrupt,
Wu Zhangjinf45e5182009-10-08 21:17:54 +0800136 .flags = IRQF_DISABLED | IRQF_TIMER,
Thomas Bogendoerfer3be51f72007-11-02 11:17:13 +0100137 .name = "R4030 timer",
Ralf Baechle584d98b2007-10-11 23:46:09 +0100138};
139
Ralf Baechle89742e52007-10-18 13:51:15 +0100140void __init plat_time_init(void)
Ralf Baechle584d98b2007-10-11 23:46:09 +0100141{
Thomas Bogendoerfer3be51f72007-11-02 11:17:13 +0100142 struct clock_event_device *cd = &r4030_clockevent;
143 struct irqaction *action = &r4030_timer_irqaction;
144 unsigned int cpu = smp_processor_id();
Ralf Baechle584d98b2007-10-11 23:46:09 +0100145
146 BUG_ON(HZ != 100);
147
Rusty Russell320ab2b2008-12-13 21:20:26 +1030148 cd->cpumask = cpumask_of(cpu);
Thomas Bogendoerfer3be51f72007-11-02 11:17:13 +0100149 clockevents_register_device(cd);
150 action->dev_id = cd;
151 setup_irq(JAZZ_TIMER_IRQ, action);
152
Ralf Baechle584d98b2007-10-11 23:46:09 +0100153 /*
154 * Set clock to 100Hz.
155 *
156 * The R4030 timer receives an input clock of 1kHz which is divieded by
157 * a programmable 4-bit divider. This makes it fairly inflexible.
158 */
159 r4030_write_reg32(JAZZ_TIMER_INTERVAL, 9);
Ralf Baechle89742e52007-10-18 13:51:15 +0100160 setup_pit_timer();
Ralf Baechle584d98b2007-10-11 23:46:09 +0100161}