blob: c65ea76d56c78a831b24603522b35207088c9a59 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Code to handle IP32 IRQs
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
7 *
8 * Copyright (C) 2000 Harald Koerfgen
9 * Copyright (C) 2001 Keith M Wesolowski
10 */
11#include <linux/init.h>
12#include <linux/kernel_stat.h>
13#include <linux/types.h>
14#include <linux/interrupt.h>
15#include <linux/irq.h>
16#include <linux/bitops.h>
17#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/mm.h>
19#include <linux/random.h>
20#include <linux/sched.h>
21
Ralf Baechledd67b152007-10-14 14:02:26 +010022#include <asm/irq_cpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/mipsregs.h>
24#include <asm/signal.h>
25#include <asm/system.h>
26#include <asm/time.h>
27#include <asm/ip32/crime.h>
28#include <asm/ip32/mace.h>
29#include <asm/ip32/ip32_ints.h>
30
31/* issue a PIO read to make sure no PIO writes are pending */
32static void inline flush_crime_bus(void)
33{
Ralf Baechleb6d7c7a2006-05-30 02:13:16 +010034 crime->control;
Linus Torvalds1da177e2005-04-16 15:20:36 -070035}
36
37static void inline flush_mace_bus(void)
38{
Ralf Baechleb6d7c7a2006-05-30 02:13:16 +010039 mace->perif.ctrl.misc;
Linus Torvalds1da177e2005-04-16 15:20:36 -070040}
41
Ralf Baechledd67b152007-10-14 14:02:26 +010042/*
43 * O2 irq map
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 *
45 * IP0 -> software (ignored)
46 * IP1 -> software (ignored)
47 * IP2 -> (irq0) C crime 1.1 all interrupts; crime 1.5 ???
48 * IP3 -> (irq1) X unknown
49 * IP4 -> (irq2) X unknown
50 * IP5 -> (irq3) X unknown
51 * IP6 -> (irq4) X unknown
Ralf Baechledd67b152007-10-14 14:02:26 +010052 * IP7 -> (irq5) 7 CPU count/compare timer (system timer)
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 *
54 * crime: (C)
55 *
56 * CRIME_INT_STAT 31:0:
57 *
Ralf Baechledd67b152007-10-14 14:02:26 +010058 * 0 -> 8 Video in 1
59 * 1 -> 9 Video in 2
60 * 2 -> 10 Video out
61 * 3 -> 11 Mace ethernet
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 * 4 -> S SuperIO sub-interrupt
63 * 5 -> M Miscellaneous sub-interrupt
64 * 6 -> A Audio sub-interrupt
Ralf Baechledd67b152007-10-14 14:02:26 +010065 * 7 -> 15 PCI bridge errors
66 * 8 -> 16 PCI SCSI aic7xxx 0
67 * 9 -> 17 PCI SCSI aic7xxx 1
68 * 10 -> 18 PCI slot 0
69 * 11 -> 19 unused (PCI slot 1)
70 * 12 -> 20 unused (PCI slot 2)
71 * 13 -> 21 unused (PCI shared 0)
72 * 14 -> 22 unused (PCI shared 1)
73 * 15 -> 23 unused (PCI shared 2)
74 * 16 -> 24 GBE0 (E)
75 * 17 -> 25 GBE1 (E)
76 * 18 -> 26 GBE2 (E)
77 * 19 -> 27 GBE3 (E)
78 * 20 -> 28 CPU errors
79 * 21 -> 29 Memory errors
80 * 22 -> 30 RE empty edge (E)
81 * 23 -> 31 RE full edge (E)
82 * 24 -> 32 RE idle edge (E)
83 * 25 -> 33 RE empty level
84 * 26 -> 34 RE full level
85 * 27 -> 35 RE idle level
86 * 28 -> 36 unused (software 0) (E)
87 * 29 -> 37 unused (software 1) (E)
88 * 30 -> 38 unused (software 2) - crime 1.5 CPU SysCorError (E)
89 * 31 -> 39 VICE
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 *
91 * S, M, A: Use the MACE ISA interrupt register
92 * MACE_ISA_INT_STAT 31:0
93 *
Ralf Baechledd67b152007-10-14 14:02:26 +010094 * 0-7 -> 40-47 Audio
95 * 8 -> 48 RTC
96 * 9 -> 49 Keyboard
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 * 10 -> X Keyboard polled
Ralf Baechledd67b152007-10-14 14:02:26 +010098 * 11 -> 51 Mouse
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 * 12 -> X Mouse polled
Ralf Baechledd67b152007-10-14 14:02:26 +0100100 * 13-15 -> 53-55 Count/compare timers
101 * 16-19 -> 56-59 Parallel (16 E)
102 * 20-25 -> 60-62 Serial 1 (22 E)
103 * 26-31 -> 66-71 Serial 2 (28 E)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 *
Ralf Baechledd67b152007-10-14 14:02:26 +0100105 * Note that this means IRQs 12-14, 50, and 52 do not exist. This is a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 * different IRQ map than IRIX uses, but that's OK as Linux irq handling
107 * is quite different anyway.
108 */
109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110/* Some initial interrupts to set up */
Ralf Baechle937a8012006-10-07 19:44:33 +0100111extern irqreturn_t crime_memerr_intr(int irq, void *dev_id);
112extern irqreturn_t crime_cpuerr_intr(int irq, void *dev_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Dmitri Vorobievae537382009-03-30 22:53:25 +0300114static struct irqaction memerr_irq = {
Thomas Gleixner4e451712007-08-28 09:03:01 +0000115 .handler = crime_memerr_intr,
116 .flags = IRQF_DISABLED,
Thomas Gleixner4e451712007-08-28 09:03:01 +0000117 .name = "CRIME memory error",
118};
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000119
Dmitri Vorobievae537382009-03-30 22:53:25 +0300120static struct irqaction cpuerr_irq = {
Thomas Gleixner4e451712007-08-28 09:03:01 +0000121 .handler = crime_cpuerr_intr,
122 .flags = IRQF_DISABLED,
Thomas Gleixner4e451712007-08-28 09:03:01 +0000123 .name = "CRIME CPU error",
124};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 * This is for pure CRIME interrupts - ie not MACE. The advantage?
128 * We get to split the register in half and do faster lookups.
129 */
130
131static uint64_t crime_mask;
132
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000133static inline void crime_enable_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000135 unsigned int bit = d->irq - CRIME_IRQ_BASE;
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000136
137 crime_mask |= 1 << bit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 crime->imask = crime_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139}
140
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000141static inline void crime_disable_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142{
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000143 unsigned int bit = d->irq - CRIME_IRQ_BASE;
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000144
145 crime_mask &= ~(1 << bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 crime->imask = crime_mask;
147 flush_crime_bus();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148}
149
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000150static struct irq_chip crime_level_interrupt = {
151 .name = "IP32 CRIME",
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000152 .irq_mask = crime_disable_irq,
153 .irq_unmask = crime_enable_irq,
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000154};
155
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000156static void crime_edge_mask_and_ack_irq(struct irq_data *d)
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000157{
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000158 unsigned int bit = d->irq - CRIME_IRQ_BASE;
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000159 uint64_t crime_int;
160
161 /* Edge triggered interrupts must be cleared. */
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000162 crime_int = crime->hard_int;
163 crime_int &= ~(1 << bit);
164 crime->hard_int = crime_int;
165
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000166 crime_disable_irq(d);
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000167}
168
169static struct irq_chip crime_edge_interrupt = {
170 .name = "IP32 CRIME",
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000171 .irq_ack = crime_edge_mask_and_ack_irq,
172 .irq_mask = crime_disable_irq,
173 .irq_mask_ack = crime_edge_mask_and_ack_irq,
174 .irq_unmask = crime_enable_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175};
176
177/*
178 * This is for MACE PCI interrupts. We can decrease bus traffic by masking
179 * as close to the source as possible. This also means we can take the
180 * next chunk of the CRIME register in one piece.
181 */
182
183static unsigned long macepci_mask;
184
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000185static void enable_macepci_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186{
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000187 macepci_mask |= MACEPCI_CONTROL_INT(d->irq - MACEPCI_SCSI0_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 mace->pci.control = macepci_mask;
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000189 crime_mask |= 1 << (d->irq - CRIME_IRQ_BASE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 crime->imask = crime_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191}
192
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000193static void disable_macepci_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194{
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000195 crime_mask &= ~(1 << (d->irq - CRIME_IRQ_BASE));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 crime->imask = crime_mask;
197 flush_crime_bus();
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000198 macepci_mask &= ~MACEPCI_CONTROL_INT(d->irq - MACEPCI_SCSI0_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 mace->pci.control = macepci_mask;
200 flush_mace_bus();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201}
202
Ralf Baechle94dee172006-07-02 14:41:42 +0100203static struct irq_chip ip32_macepci_interrupt = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +0900204 .name = "IP32 MACE PCI",
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000205 .irq_mask = disable_macepci_irq,
206 .irq_unmask = enable_macepci_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207};
208
209/* This is used for MACE ISA interrupts. That means bits 4-6 in the
210 * CRIME register.
211 */
212
213#define MACEISA_AUDIO_INT (MACEISA_AUDIO_SW_INT | \
214 MACEISA_AUDIO_SC_INT | \
215 MACEISA_AUDIO1_DMAT_INT | \
216 MACEISA_AUDIO1_OF_INT | \
217 MACEISA_AUDIO2_DMAT_INT | \
218 MACEISA_AUDIO2_MERR_INT | \
219 MACEISA_AUDIO3_DMAT_INT | \
220 MACEISA_AUDIO3_MERR_INT)
221#define MACEISA_MISC_INT (MACEISA_RTC_INT | \
222 MACEISA_KEYB_INT | \
223 MACEISA_KEYB_POLL_INT | \
224 MACEISA_MOUSE_INT | \
225 MACEISA_MOUSE_POLL_INT | \
Thiemo Seufercfbae5d2006-07-05 18:43:29 +0100226 MACEISA_TIMER0_INT | \
227 MACEISA_TIMER1_INT | \
228 MACEISA_TIMER2_INT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229#define MACEISA_SUPERIO_INT (MACEISA_PARALLEL_INT | \
230 MACEISA_PAR_CTXA_INT | \
231 MACEISA_PAR_CTXB_INT | \
232 MACEISA_PAR_MERR_INT | \
233 MACEISA_SERIAL1_INT | \
234 MACEISA_SERIAL1_TDMAT_INT | \
235 MACEISA_SERIAL1_TDMAPR_INT | \
236 MACEISA_SERIAL1_TDMAME_INT | \
237 MACEISA_SERIAL1_RDMAT_INT | \
238 MACEISA_SERIAL1_RDMAOR_INT | \
239 MACEISA_SERIAL2_INT | \
240 MACEISA_SERIAL2_TDMAT_INT | \
241 MACEISA_SERIAL2_TDMAPR_INT | \
242 MACEISA_SERIAL2_TDMAME_INT | \
243 MACEISA_SERIAL2_RDMAT_INT | \
244 MACEISA_SERIAL2_RDMAOR_INT)
245
246static unsigned long maceisa_mask;
247
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000248static void enable_maceisa_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249{
250 unsigned int crime_int = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000252 pr_debug("maceisa enable: %u\n", d->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000254 switch (d->irq) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 case MACEISA_AUDIO_SW_IRQ ... MACEISA_AUDIO3_MERR_IRQ:
256 crime_int = MACE_AUDIO_INT;
257 break;
Thiemo Seufercfbae5d2006-07-05 18:43:29 +0100258 case MACEISA_RTC_IRQ ... MACEISA_TIMER2_IRQ:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 crime_int = MACE_MISC_INT;
260 break;
261 case MACEISA_PARALLEL_IRQ ... MACEISA_SERIAL2_RDMAOR_IRQ:
262 crime_int = MACE_SUPERIO_INT;
263 break;
264 }
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000265 pr_debug("crime_int %08x enabled\n", crime_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 crime_mask |= crime_int;
267 crime->imask = crime_mask;
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000268 maceisa_mask |= 1 << (d->irq - MACEISA_AUDIO_SW_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 mace->perif.ctrl.imask = maceisa_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270}
271
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000272static void disable_maceisa_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273{
274 unsigned int crime_int = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000276 maceisa_mask &= ~(1 << (d->irq - MACEISA_AUDIO_SW_IRQ));
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000277 if (!(maceisa_mask & MACEISA_AUDIO_INT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 crime_int |= MACE_AUDIO_INT;
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000279 if (!(maceisa_mask & MACEISA_MISC_INT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 crime_int |= MACE_MISC_INT;
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000281 if (!(maceisa_mask & MACEISA_SUPERIO_INT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 crime_int |= MACE_SUPERIO_INT;
283 crime_mask &= ~crime_int;
284 crime->imask = crime_mask;
285 flush_crime_bus();
286 mace->perif.ctrl.imask = maceisa_mask;
287 flush_mace_bus();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288}
289
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000290static void mask_and_ack_maceisa_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291{
Atsushi Nemoto1603b5a2006-11-02 02:08:36 +0900292 unsigned long mace_int;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
Ralf Baechlec87e0902009-03-30 14:49:44 +0200294 /* edge triggered */
295 mace_int = mace->perif.ctrl.istat;
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000296 mace_int &= ~(1 << (d->irq - MACEISA_AUDIO_SW_IRQ));
Ralf Baechlec87e0902009-03-30 14:49:44 +0200297 mace->perif.ctrl.istat = mace_int;
298
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000299 disable_maceisa_irq(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300}
301
Ralf Baechlec87e0902009-03-30 14:49:44 +0200302static struct irq_chip ip32_maceisa_level_interrupt = {
303 .name = "IP32 MACE ISA",
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000304 .irq_mask = disable_maceisa_irq,
305 .irq_unmask = enable_maceisa_irq,
Ralf Baechlec87e0902009-03-30 14:49:44 +0200306};
307
308static struct irq_chip ip32_maceisa_edge_interrupt = {
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000309 .name = "IP32 MACE ISA",
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000310 .irq_ack = mask_and_ack_maceisa_irq,
311 .irq_mask = disable_maceisa_irq,
312 .irq_mask_ack = mask_and_ack_maceisa_irq,
313 .irq_unmask = enable_maceisa_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314};
315
316/* This is used for regular non-ISA, non-PCI MACE interrupts. That means
317 * bits 0-3 and 7 in the CRIME register.
318 */
319
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000320static void enable_mace_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321{
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000322 unsigned int bit = d->irq - CRIME_IRQ_BASE;
Ralf Baechle98ce4722007-10-30 15:43:44 +0000323
324 crime_mask |= (1 << bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 crime->imask = crime_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326}
327
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000328static void disable_mace_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329{
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000330 unsigned int bit = d->irq - CRIME_IRQ_BASE;
Ralf Baechle98ce4722007-10-30 15:43:44 +0000331
332 crime_mask &= ~(1 << bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 crime->imask = crime_mask;
334 flush_crime_bus();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335}
336
Ralf Baechle94dee172006-07-02 14:41:42 +0100337static struct irq_chip ip32_mace_interrupt = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +0900338 .name = "IP32 MACE",
Thomas Gleixner4d2796f2011-03-23 21:09:13 +0000339 .irq_mask = disable_mace_irq,
340 .irq_unmask = enable_mace_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341};
342
Ralf Baechle937a8012006-10-07 19:44:33 +0100343static void ip32_unknown_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344{
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100345 printk("Unknown interrupt occurred!\n");
346 printk("cp0_status: %08x\n", read_c0_status());
347 printk("cp0_cause: %08x\n", read_c0_cause());
348 printk("CRIME intr mask: %016lx\n", crime->imask);
349 printk("CRIME intr status: %016lx\n", crime->istat);
350 printk("CRIME hardware intr register: %016lx\n", crime->hard_int);
351 printk("MACE ISA intr mask: %08lx\n", mace->perif.ctrl.imask);
352 printk("MACE ISA intr status: %08lx\n", mace->perif.ctrl.istat);
353 printk("MACE PCI control register: %08x\n", mace->pci.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
355 printk("Register dump:\n");
Ralf Baechle937a8012006-10-07 19:44:33 +0100356 show_regs(get_irq_regs());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
358 printk("Please mail this report to linux-mips@linux-mips.org\n");
359 printk("Spinning...");
360 while(1) ;
361}
362
363/* CRIME 1.1 appears to deliver all interrupts to this one pin. */
364/* change this to loop over all edge-triggered irqs, exception masked out ones */
Ralf Baechle937a8012006-10-07 19:44:33 +0100365static void ip32_irq0(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366{
367 uint64_t crime_int;
368 int irq = 0;
369
Ralf Baechledd67b152007-10-14 14:02:26 +0100370 /*
371 * Sanity check interrupt numbering enum.
372 * MACE got 32 interrupts and there are 32 MACE ISA interrupts daisy
373 * chained.
374 */
375 BUILD_BUG_ON(CRIME_VICE_IRQ - MACE_VID_IN1_IRQ != 31);
376 BUILD_BUG_ON(MACEISA_SERIAL2_RDMAOR_IRQ - MACEISA_AUDIO_SW_IRQ != 31);
377
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 crime_int = crime->istat & crime_mask;
Thomas Bogendoerfer1faf7f22008-06-24 00:48:05 +0200379
380 /* crime sometime delivers spurious interrupts, ignore them */
381 if (unlikely(crime_int == 0))
382 return;
383
Ralf Baechledd67b152007-10-14 14:02:26 +0100384 irq = MACE_VID_IN1_IRQ + __ffs(crime_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
386 if (crime_int & CRIME_MACEISA_INT_MASK) {
387 unsigned long mace_int = mace->perif.ctrl.istat;
Ralf Baechledd67b152007-10-14 14:02:26 +0100388 irq = __ffs(mace_int & maceisa_mask) + MACEISA_AUDIO_SW_IRQ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 }
Ralf Baechledd67b152007-10-14 14:02:26 +0100390
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000391 pr_debug("*irq %u*\n", irq);
Ralf Baechle937a8012006-10-07 19:44:33 +0100392 do_IRQ(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393}
394
Ralf Baechle937a8012006-10-07 19:44:33 +0100395static void ip32_irq1(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396{
Ralf Baechle937a8012006-10-07 19:44:33 +0100397 ip32_unknown_interrupt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398}
399
Ralf Baechle937a8012006-10-07 19:44:33 +0100400static void ip32_irq2(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401{
Ralf Baechle937a8012006-10-07 19:44:33 +0100402 ip32_unknown_interrupt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403}
404
Ralf Baechle937a8012006-10-07 19:44:33 +0100405static void ip32_irq3(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406{
Ralf Baechle937a8012006-10-07 19:44:33 +0100407 ip32_unknown_interrupt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408}
409
Ralf Baechle937a8012006-10-07 19:44:33 +0100410static void ip32_irq4(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411{
Ralf Baechle937a8012006-10-07 19:44:33 +0100412 ip32_unknown_interrupt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
Ralf Baechle937a8012006-10-07 19:44:33 +0100415static void ip32_irq5(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416{
Ralf Baechledd67b152007-10-14 14:02:26 +0100417 do_IRQ(MIPS_CPU_IRQ_BASE + 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418}
419
Ralf Baechle937a8012006-10-07 19:44:33 +0100420asmlinkage void plat_irq_dispatch(void)
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100421{
Thiemo Seufer119537c2007-03-19 00:13:37 +0000422 unsigned int pending = read_c0_status() & read_c0_cause();
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100423
424 if (likely(pending & IE_IRQ0))
Ralf Baechle937a8012006-10-07 19:44:33 +0100425 ip32_irq0();
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100426 else if (unlikely(pending & IE_IRQ1))
Ralf Baechle937a8012006-10-07 19:44:33 +0100427 ip32_irq1();
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100428 else if (unlikely(pending & IE_IRQ2))
Ralf Baechle937a8012006-10-07 19:44:33 +0100429 ip32_irq2();
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100430 else if (unlikely(pending & IE_IRQ3))
Ralf Baechle937a8012006-10-07 19:44:33 +0100431 ip32_irq3();
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100432 else if (unlikely(pending & IE_IRQ4))
Ralf Baechle937a8012006-10-07 19:44:33 +0100433 ip32_irq4();
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100434 else if (likely(pending & IE_IRQ5))
Ralf Baechle937a8012006-10-07 19:44:33 +0100435 ip32_irq5();
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100436}
437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438void __init arch_init_irq(void)
439{
440 unsigned int irq;
441
442 /* Install our interrupt handler, then clear and disable all
443 * CRIME and MACE interrupts. */
444 crime->imask = 0;
445 crime->hard_int = 0;
446 crime->soft_int = 0;
447 mace->perif.ctrl.istat = 0;
448 mace->perif.ctrl.imask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
Ralf Baechledd67b152007-10-14 14:02:26 +0100450 mips_cpu_irq_init();
Ralf Baechle98ce4722007-10-30 15:43:44 +0000451 for (irq = CRIME_IRQ_BASE; irq <= IP32_IRQ_MAX; irq++) {
Ralf Baechledd67b152007-10-14 14:02:26 +0100452 switch (irq) {
453 case MACE_VID_IN1_IRQ ... MACE_PCI_BRIDGE_IRQ:
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200454 irq_set_chip_and_handler_name(irq,
455 &ip32_mace_interrupt,
456 handle_level_irq,
457 "level");
Ralf Baechledd67b152007-10-14 14:02:26 +0100458 break;
Ralf Baechlec87e0902009-03-30 14:49:44 +0200459
Ralf Baechledd67b152007-10-14 14:02:26 +0100460 case MACEPCI_SCSI0_IRQ ... MACEPCI_SHARED2_IRQ:
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200461 irq_set_chip_and_handler_name(irq,
462 &ip32_macepci_interrupt,
463 handle_level_irq,
464 "level");
Ralf Baechledd67b152007-10-14 14:02:26 +0100465 break;
Ralf Baechlec87e0902009-03-30 14:49:44 +0200466
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000467 case CRIME_CPUERR_IRQ:
468 case CRIME_MEMERR_IRQ:
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200469 irq_set_chip_and_handler_name(irq,
470 &crime_level_interrupt,
471 handle_level_irq,
472 "level");
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000473 break;
Ralf Baechlec87e0902009-03-30 14:49:44 +0200474
Roel Kluin2fe06262010-01-20 00:59:27 +0100475 case CRIME_GBE0_IRQ ... CRIME_GBE3_IRQ:
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000476 case CRIME_RE_EMPTY_E_IRQ ... CRIME_RE_IDLE_E_IRQ:
477 case CRIME_SOFT0_IRQ ... CRIME_SOFT2_IRQ:
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000478 case CRIME_VICE_IRQ:
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200479 irq_set_chip_and_handler_name(irq,
480 &crime_edge_interrupt,
481 handle_edge_irq,
482 "edge");
Ralf Baechledd67b152007-10-14 14:02:26 +0100483 break;
Ralf Baechlec87e0902009-03-30 14:49:44 +0200484
485 case MACEISA_PARALLEL_IRQ:
486 case MACEISA_SERIAL1_TDMAPR_IRQ:
487 case MACEISA_SERIAL2_TDMAPR_IRQ:
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200488 irq_set_chip_and_handler_name(irq,
489 &ip32_maceisa_edge_interrupt,
490 handle_edge_irq,
491 "edge");
Ralf Baechlec87e0902009-03-30 14:49:44 +0200492 break;
493
Ralf Baechledd67b152007-10-14 14:02:26 +0100494 default:
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200495 irq_set_chip_and_handler_name(irq,
496 &ip32_maceisa_level_interrupt,
497 handle_level_irq,
498 "level");
Ralf Baechle8a13ecd2007-10-28 18:46:39 +0000499 break;
Ralf Baechledd67b152007-10-14 14:02:26 +0100500 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 }
502 setup_irq(CRIME_MEMERR_IRQ, &memerr_irq);
503 setup_irq(CRIME_CPUERR_IRQ, &cpuerr_irq);
504
505#define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5)
506 change_c0_status(ST0_IM, ALLINTS);
507}