blob: 83da79279a9586abe75254ea21745094c9ebec8a [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
4 * Copyright 2006-2008 Solarflare Communications Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/delay.h>
12#include "net_driver.h"
13#include "efx.h"
14#include "falcon.h"
Ben Hutchings3e6c4532009-10-23 08:30:36 +000015#include "regs.h"
Ben Hutchings12d00ca2009-10-23 08:30:46 +000016#include "io.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010017#include "mac.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010018#include "mdio_10g.h"
19#include "phy.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010020#include "workarounds.h"
21
22/**************************************************************************
23 *
Ben Hutchings8ceee662008-04-27 12:55:59 +010024 * MAC operations
25 *
26 *************************************************************************/
Ben Hutchings8ceee662008-04-27 12:55:59 +010027
28/* Configure the XAUI driver that is an output from Falcon */
29static void falcon_setup_xaui(struct efx_nic *efx)
30{
Ben Hutchingsc1e5fcc2008-09-01 12:48:41 +010031 efx_oword_t sdctl, txdrv;
Ben Hutchings8ceee662008-04-27 12:55:59 +010032
33 /* Move the XAUI into low power, unless there is no PHY, in
34 * which case the XAUI will have to drive a cable. */
35 if (efx->phy_type == PHY_TYPE_NONE)
36 return;
37
Ben Hutchings12d00ca2009-10-23 08:30:46 +000038 efx_reado(efx, &sdctl, FR_AB_XX_SD_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000039 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_HIDRVD, FFE_AB_XX_SD_CTL_DRV_DEF);
40 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_LODRVD, FFE_AB_XX_SD_CTL_DRV_DEF);
41 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_HIDRVC, FFE_AB_XX_SD_CTL_DRV_DEF);
42 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_LODRVC, FFE_AB_XX_SD_CTL_DRV_DEF);
43 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_HIDRVB, FFE_AB_XX_SD_CTL_DRV_DEF);
44 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_LODRVB, FFE_AB_XX_SD_CTL_DRV_DEF);
45 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_HIDRVA, FFE_AB_XX_SD_CTL_DRV_DEF);
46 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_LODRVA, FFE_AB_XX_SD_CTL_DRV_DEF);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000047 efx_writeo(efx, &sdctl, FR_AB_XX_SD_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +010048
Ben Hutchingsc1e5fcc2008-09-01 12:48:41 +010049 EFX_POPULATE_OWORD_8(txdrv,
Ben Hutchings3e6c4532009-10-23 08:30:36 +000050 FRF_AB_XX_DEQD, FFE_AB_XX_TXDRV_DEQ_DEF,
51 FRF_AB_XX_DEQC, FFE_AB_XX_TXDRV_DEQ_DEF,
52 FRF_AB_XX_DEQB, FFE_AB_XX_TXDRV_DEQ_DEF,
53 FRF_AB_XX_DEQA, FFE_AB_XX_TXDRV_DEQ_DEF,
54 FRF_AB_XX_DTXD, FFE_AB_XX_TXDRV_DTX_DEF,
55 FRF_AB_XX_DTXC, FFE_AB_XX_TXDRV_DTX_DEF,
56 FRF_AB_XX_DTXB, FFE_AB_XX_TXDRV_DTX_DEF,
57 FRF_AB_XX_DTXA, FFE_AB_XX_TXDRV_DTX_DEF);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000058 efx_writeo(efx, &txdrv, FR_AB_XX_TXDRV_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +010059}
60
Ben Hutchingsef08af02008-09-01 12:49:20 +010061int falcon_reset_xaui(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +010062{
Ben Hutchings55edc6e2009-11-25 16:11:35 +000063 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchingsc1e5fcc2008-09-01 12:48:41 +010064 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +010065 int count;
66
Ben Hutchings55edc6e2009-11-25 16:11:35 +000067 /* Don't fetch MAC statistics over an XMAC reset */
68 WARN_ON(nic_data->stats_disable_count == 0);
69
Ben Hutchingsd4ec09a2009-08-26 08:16:46 +000070 /* Start reset sequence */
Ben Hutchings80cb9a02009-11-25 16:08:41 +000071 EFX_POPULATE_OWORD_1(reg, FRF_AB_XX_RST_XX_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000072 efx_writeo(efx, &reg, FR_AB_XX_PWR_RST);
Ben Hutchings8ceee662008-04-27 12:55:59 +010073
Ben Hutchingsd4ec09a2009-08-26 08:16:46 +000074 /* Wait up to 10 ms for completion, then reinitialise */
75 for (count = 0; count < 1000; count++) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +000076 efx_reado(efx, &reg, FR_AB_XX_PWR_RST);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000077 if (EFX_OWORD_FIELD(reg, FRF_AB_XX_RST_XX_EN) == 0 &&
78 EFX_OWORD_FIELD(reg, FRF_AB_XX_SD_RST_ACT) == 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +010079 falcon_setup_xaui(efx);
80 return 0;
81 }
82 udelay(10);
83 }
84 EFX_ERR(efx, "timed out waiting for XAUI/XGXS reset\n");
85 return -ETIMEDOUT;
86}
87
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +010088static void falcon_mask_status_intr(struct efx_nic *efx, bool enable)
Ben Hutchings8ceee662008-04-27 12:55:59 +010089{
Ben Hutchingsc1e5fcc2008-09-01 12:48:41 +010090 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +010091
Ben Hutchingsdaeda632009-11-28 05:36:04 +000092 if ((efx_nic_rev(efx) != EFX_REV_FALCON_B0) || LOOPBACK_INTERNAL(efx))
Ben Hutchings177dfcd2008-12-12 21:50:08 -080093 return;
94
95 /* We expect xgmii faults if the wireside link is up */
Ben Hutchingseb50c0d2009-11-23 16:06:30 +000096 if (!EFX_WORKAROUND_5147(efx) || !efx->link_state.up)
Ben Hutchings177dfcd2008-12-12 21:50:08 -080097 return;
98
99 /* We can only use this interrupt to signal the negative edge of
100 * xaui_align [we have to poll the positive edge]. */
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000101 if (efx->xmac_poll_required)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100102 return;
103
104 /* Flush the ISR */
105 if (enable)
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000106 efx_reado(efx, &reg, FR_AB_XM_MGT_INT_MSK);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100107
Ben Hutchingsc1e5fcc2008-09-01 12:48:41 +0100108 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000109 FRF_AB_XM_MSK_RMTFLT, !enable,
110 FRF_AB_XM_MSK_LCLFLT, !enable);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000111 efx_writeo(efx, &reg, FR_AB_XM_MGT_INT_MASK);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100112}
113
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800114/* Get status of XAUI link */
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000115static bool falcon_xaui_link_ok(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100116{
Ben Hutchingsc1e5fcc2008-09-01 12:48:41 +0100117 efx_oword_t reg;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100118 bool align_done, link_ok = false;
119 int sync_status;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100120
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100121 if (LOOPBACK_INTERNAL(efx))
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100122 return true;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100123
Ben Hutchings8ceee662008-04-27 12:55:59 +0100124 /* Read link status */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000125 efx_reado(efx, &reg, FR_AB_XX_CORE_STAT);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100126
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000127 align_done = EFX_OWORD_FIELD(reg, FRF_AB_XX_ALIGN_DONE);
128 sync_status = EFX_OWORD_FIELD(reg, FRF_AB_XX_SYNC_STAT);
129 if (align_done && (sync_status == FFE_AB_XX_STAT_ALL_LANES))
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100130 link_ok = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100131
132 /* Clear link status ready for next read */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000133 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_COMMA_DET, FFE_AB_XX_STAT_ALL_LANES);
134 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_CHAR_ERR, FFE_AB_XX_STAT_ALL_LANES);
135 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_DISPERR, FFE_AB_XX_STAT_ALL_LANES);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000136 efx_writeo(efx, &reg, FR_AB_XX_CORE_STAT);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100137
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800138 /* If the link is up, then check the phy side of the xaui link */
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000139 if (efx->link_state.up && link_ok)
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100140 if (efx->phy_op->mmds & (1 << MDIO_MMD_PHYXS))
Ben Hutchings68e7f452009-04-29 08:05:08 +0000141 link_ok = efx_mdio_phyxgxs_lane_sync(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100142
143 return link_ok;
144}
145
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000146void falcon_reconfigure_xmac_core(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100147{
148 unsigned int max_frame_len;
Ben Hutchingsc1e5fcc2008-09-01 12:48:41 +0100149 efx_oword_t reg;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000150 bool rx_fc = !!(efx->link_state.fc & EFX_FC_RX);
Ben Hutchings4b0d29d2009-11-29 03:42:18 +0000151 bool tx_fc = !!(efx->link_state.fc & EFX_FC_TX);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100152
153 /* Configure MAC - cut-thru mode is hard wired on */
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000154 EFX_POPULATE_OWORD_3(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000155 FRF_AB_XM_RX_JUMBO_MODE, 1,
156 FRF_AB_XM_TX_STAT_EN, 1,
157 FRF_AB_XM_RX_STAT_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000158 efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100159
160 /* Configure TX */
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000161 EFX_POPULATE_OWORD_6(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000162 FRF_AB_XM_TXEN, 1,
163 FRF_AB_XM_TX_PRMBL, 1,
164 FRF_AB_XM_AUTO_PAD, 1,
165 FRF_AB_XM_TXCRC, 1,
Ben Hutchings4b0d29d2009-11-29 03:42:18 +0000166 FRF_AB_XM_FCNTL, tx_fc,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000167 FRF_AB_XM_IPG, 0x3);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000168 efx_writeo(efx, &reg, FR_AB_XM_TX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100169
170 /* Configure RX */
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000171 EFX_POPULATE_OWORD_5(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000172 FRF_AB_XM_RXEN, 1,
173 FRF_AB_XM_AUTO_DEPAD, 0,
174 FRF_AB_XM_ACPT_ALL_MCAST, 1,
175 FRF_AB_XM_ACPT_ALL_UCAST, efx->promiscuous,
176 FRF_AB_XM_PASS_CRC_ERR, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000177 efx_writeo(efx, &reg, FR_AB_XM_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100178
179 /* Set frame length */
180 max_frame_len = EFX_MAX_FRAME_LEN(efx->net_dev->mtu);
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000181 EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_MAX_RX_FRM_SIZE, max_frame_len);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000182 efx_writeo(efx, &reg, FR_AB_XM_RX_PARAM);
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000183 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000184 FRF_AB_XM_MAX_TX_FRM_SIZE, max_frame_len,
185 FRF_AB_XM_TX_JUMBO_MODE, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000186 efx_writeo(efx, &reg, FR_AB_XM_TX_PARAM);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100187
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000188 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000189 FRF_AB_XM_PAUSE_TIME, 0xfffe, /* MAX PAUSE TIME */
190 FRF_AB_XM_DIS_FCNTL, !rx_fc);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000191 efx_writeo(efx, &reg, FR_AB_XM_FC);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100192
193 /* Set MAC address */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000194 memcpy(&reg, &efx->net_dev->dev_addr[0], 4);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000195 efx_writeo(efx, &reg, FR_AB_XM_ADR_LO);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000196 memcpy(&reg, &efx->net_dev->dev_addr[4], 2);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000197 efx_writeo(efx, &reg, FR_AB_XM_ADR_HI);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100198}
199
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100200static void falcon_reconfigure_xgxs_core(struct efx_nic *efx)
201{
Ben Hutchingsc1e5fcc2008-09-01 12:48:41 +0100202 efx_oword_t reg;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100203 bool xgxs_loopback = (efx->loopback_mode == LOOPBACK_XGXS);
204 bool xaui_loopback = (efx->loopback_mode == LOOPBACK_XAUI);
205 bool xgmii_loopback = (efx->loopback_mode == LOOPBACK_XGMII);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100206
207 /* XGXS block is flaky and will need to be reset if moving
208 * into our out of XGMII, XGXS or XAUI loopbacks. */
209 if (EFX_WORKAROUND_5147(efx)) {
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100210 bool old_xgmii_loopback, old_xgxs_loopback, old_xaui_loopback;
211 bool reset_xgxs;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100212
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000213 efx_reado(efx, &reg, FR_AB_XX_CORE_STAT);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000214 old_xgxs_loopback = EFX_OWORD_FIELD(reg, FRF_AB_XX_XGXS_LB_EN);
215 old_xgmii_loopback =
216 EFX_OWORD_FIELD(reg, FRF_AB_XX_XGMII_LB_EN);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100217
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000218 efx_reado(efx, &reg, FR_AB_XX_SD_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000219 old_xaui_loopback = EFX_OWORD_FIELD(reg, FRF_AB_XX_LPBKA);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100220
221 /* The PHY driver may have turned XAUI off */
222 reset_xgxs = ((xgxs_loopback != old_xgxs_loopback) ||
223 (xaui_loopback != old_xaui_loopback) ||
224 (xgmii_loopback != old_xgmii_loopback));
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100225
226 if (reset_xgxs)
227 falcon_reset_xaui(efx);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100228 }
229
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000230 efx_reado(efx, &reg, FR_AB_XX_CORE_STAT);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000231 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_FORCE_SIG,
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100232 (xgxs_loopback || xaui_loopback) ?
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000233 FFE_AB_XX_FORCE_SIG_ALL_LANES : 0);
234 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_XGXS_LB_EN, xgxs_loopback);
235 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_XGMII_LB_EN, xgmii_loopback);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000236 efx_writeo(efx, &reg, FR_AB_XX_CORE_STAT);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100237
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000238 efx_reado(efx, &reg, FR_AB_XX_SD_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000239 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_LPBKD, xaui_loopback);
240 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_LPBKC, xaui_loopback);
241 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_LPBKB, xaui_loopback);
242 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_LPBKA, xaui_loopback);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000243 efx_writeo(efx, &reg, FR_AB_XX_SD_CTL);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100244}
245
246
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000247/* Try to bring up the Falcon side of the Falcon-Phy XAUI link */
248static bool falcon_check_xaui_link_up(struct efx_nic *efx, int tries)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100249{
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000250 bool mac_up = falcon_xaui_link_ok(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100251
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000252 if (LOOPBACK_MASK(efx) & LOOPBACKS_EXTERNAL(efx) & LOOPBACKS_WS ||
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100253 efx_phy_mode_disabled(efx->phy_mode))
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800254 /* XAUI link is expected to be down */
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000255 return mac_up;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100256
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000257 falcon_stop_nic_stats(efx);
258
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000259 while (!mac_up && tries) {
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800260 EFX_LOG(efx, "bashing xaui\n");
Ben Hutchings91ad7572008-05-16 21:14:27 +0100261 falcon_reset_xaui(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100262 udelay(200);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100263
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000264 mac_up = falcon_xaui_link_ok(efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800265 --tries;
266 }
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000267
268 falcon_start_nic_stats(efx);
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000269
270 return mac_up;
271}
272
273static bool falcon_xmac_check_fault(struct efx_nic *efx)
274{
275 return !falcon_check_xaui_link_up(efx, 5);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100276}
277
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000278static int falcon_reconfigure_xmac(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100279{
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100280 falcon_mask_status_intr(efx, false);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100281
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100282 falcon_reconfigure_xgxs_core(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100283 falcon_reconfigure_xmac_core(efx);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100284
Ben Hutchings8ceee662008-04-27 12:55:59 +0100285 falcon_reconfigure_mac_wrapper(efx);
286
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000287 efx->xmac_poll_required = !falcon_check_xaui_link_up(efx, 5);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800288 falcon_mask_status_intr(efx, true);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000289
290 return 0;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100291}
292
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800293static void falcon_update_stats_xmac(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100294{
295 struct efx_mac_stats *mac_stats = &efx->mac_stats;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100296
297 /* Update MAC stats from DMAed values */
298 FALCON_STAT(efx, XgRxOctets, rx_bytes);
299 FALCON_STAT(efx, XgRxOctetsOK, rx_good_bytes);
300 FALCON_STAT(efx, XgRxPkts, rx_packets);
301 FALCON_STAT(efx, XgRxPktsOK, rx_good);
302 FALCON_STAT(efx, XgRxBroadcastPkts, rx_broadcast);
303 FALCON_STAT(efx, XgRxMulticastPkts, rx_multicast);
304 FALCON_STAT(efx, XgRxUnicastPkts, rx_unicast);
305 FALCON_STAT(efx, XgRxUndersizePkts, rx_lt64);
306 FALCON_STAT(efx, XgRxOversizePkts, rx_gtjumbo);
307 FALCON_STAT(efx, XgRxJabberPkts, rx_bad_gtjumbo);
308 FALCON_STAT(efx, XgRxUndersizeFCSerrorPkts, rx_bad_lt64);
309 FALCON_STAT(efx, XgRxDropEvents, rx_overflow);
310 FALCON_STAT(efx, XgRxFCSerrorPkts, rx_bad);
311 FALCON_STAT(efx, XgRxAlignError, rx_align_error);
312 FALCON_STAT(efx, XgRxSymbolError, rx_symbol_error);
313 FALCON_STAT(efx, XgRxInternalMACError, rx_internal_error);
314 FALCON_STAT(efx, XgRxControlPkts, rx_control);
315 FALCON_STAT(efx, XgRxPausePkts, rx_pause);
316 FALCON_STAT(efx, XgRxPkts64Octets, rx_64);
317 FALCON_STAT(efx, XgRxPkts65to127Octets, rx_65_to_127);
318 FALCON_STAT(efx, XgRxPkts128to255Octets, rx_128_to_255);
319 FALCON_STAT(efx, XgRxPkts256to511Octets, rx_256_to_511);
320 FALCON_STAT(efx, XgRxPkts512to1023Octets, rx_512_to_1023);
321 FALCON_STAT(efx, XgRxPkts1024to15xxOctets, rx_1024_to_15xx);
322 FALCON_STAT(efx, XgRxPkts15xxtoMaxOctets, rx_15xx_to_jumbo);
323 FALCON_STAT(efx, XgRxLengthError, rx_length_error);
324 FALCON_STAT(efx, XgTxPkts, tx_packets);
325 FALCON_STAT(efx, XgTxOctets, tx_bytes);
326 FALCON_STAT(efx, XgTxMulticastPkts, tx_multicast);
327 FALCON_STAT(efx, XgTxBroadcastPkts, tx_broadcast);
328 FALCON_STAT(efx, XgTxUnicastPkts, tx_unicast);
329 FALCON_STAT(efx, XgTxControlPkts, tx_control);
330 FALCON_STAT(efx, XgTxPausePkts, tx_pause);
331 FALCON_STAT(efx, XgTxPkts64Octets, tx_64);
332 FALCON_STAT(efx, XgTxPkts65to127Octets, tx_65_to_127);
333 FALCON_STAT(efx, XgTxPkts128to255Octets, tx_128_to_255);
334 FALCON_STAT(efx, XgTxPkts256to511Octets, tx_256_to_511);
335 FALCON_STAT(efx, XgTxPkts512to1023Octets, tx_512_to_1023);
336 FALCON_STAT(efx, XgTxPkts1024to15xxOctets, tx_1024_to_15xx);
337 FALCON_STAT(efx, XgTxPkts1519toMaxOctets, tx_15xx_to_jumbo);
338 FALCON_STAT(efx, XgTxUndersizePkts, tx_lt64);
339 FALCON_STAT(efx, XgTxOversizePkts, tx_gtjumbo);
340 FALCON_STAT(efx, XgTxNonTcpUdpPkt, tx_non_tcpudp);
341 FALCON_STAT(efx, XgTxMacSrcErrPkt, tx_mac_src_error);
342 FALCON_STAT(efx, XgTxIpSrcErrPkt, tx_ip_src_error);
343
344 /* Update derived statistics */
345 mac_stats->tx_good_bytes =
Ben Hutchingsc2643612008-09-01 12:46:10 +0100346 (mac_stats->tx_bytes - mac_stats->tx_bad_bytes -
347 mac_stats->tx_control * 64);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100348 mac_stats->rx_bad_bytes =
Ben Hutchingsc2643612008-09-01 12:46:10 +0100349 (mac_stats->rx_bytes - mac_stats->rx_good_bytes -
350 mac_stats->rx_control * 64);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100351}
352
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000353void falcon_poll_xmac(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100354{
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000355 if (!EFX_WORKAROUND_5147(efx) || !efx->link_state.up ||
356 !efx->xmac_poll_required)
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800357 return;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100358
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100359 falcon_mask_status_intr(efx, false);
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000360 efx->xmac_poll_required = !falcon_check_xaui_link_up(efx, 1);
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800361 falcon_mask_status_intr(efx, true);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100362}
363
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800364struct efx_mac_operations falcon_xmac_operations = {
365 .reconfigure = falcon_reconfigure_xmac,
366 .update_stats = falcon_update_stats_xmac,
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000367 .check_fault = falcon_xmac_check_fault,
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800368};