blob: 5b87e68b00aeea839e9cdd9f98ebb699d18e1411 [file] [log] [blame]
Ben Skeggs330c5982010-09-16 15:39:49 +10001/*
2 * Copyright 2010 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include "drmP.h"
26
27#include "nouveau_drv.h"
28#include "nouveau_pm.h"
29
Francisco Jerez0fbb1142010-09-20 16:18:28 +020030static void
31legacy_perf_init(struct drm_device *dev)
32{
33 struct drm_nouveau_private *dev_priv = dev->dev_private;
34 struct nvbios *bios = &dev_priv->vbios;
35 struct nouveau_pm_engine *pm = &dev_priv->engine.pm;
36 char *perf, *entry, *bmp = &bios->data[bios->offset];
37 int headerlen, use_straps;
38
39 if (bmp[5] < 0x5 || bmp[6] < 0x14) {
40 NV_DEBUG(dev, "BMP version too old for perf\n");
41 return;
42 }
43
44 perf = ROMPTR(bios, bmp[0x73]);
45 if (!perf) {
46 NV_DEBUG(dev, "No memclock table pointer found.\n");
47 return;
48 }
49
50 switch (perf[0]) {
51 case 0x12:
52 case 0x14:
53 case 0x18:
54 use_straps = 0;
55 headerlen = 1;
56 break;
57 case 0x01:
58 use_straps = perf[1] & 1;
59 headerlen = (use_straps ? 8 : 2);
60 break;
61 default:
62 NV_WARN(dev, "Unknown memclock table version %x.\n", perf[0]);
63 return;
64 }
65
66 entry = perf + headerlen;
67 if (use_straps)
68 entry += (nv_rd32(dev, NV_PEXTDEV_BOOT_0) & 0x3c) >> 1;
69
70 sprintf(pm->perflvl[0].name, "performance_level_0");
71 pm->perflvl[0].memory = ROM16(entry[0]) * 20;
72 pm->nr_perflvl = 1;
73}
74
Ben Skeggs330c5982010-09-16 15:39:49 +100075void
76nouveau_perf_init(struct drm_device *dev)
77{
78 struct drm_nouveau_private *dev_priv = dev->dev_private;
79 struct nouveau_pm_engine *pm = &dev_priv->engine.pm;
80 struct nvbios *bios = &dev_priv->vbios;
81 struct bit_entry P;
82 u8 version, headerlen, recordlen, entries;
83 u8 *perf, *entry;
84 int vid, i;
Martin Perese614b2e2011-04-14 00:46:19 +020085 u8 ramcfg = (nv_rd32(dev, NV_PEXTDEV_BOOT_0) & 0x3c) >> 2;
Ben Skeggs330c5982010-09-16 15:39:49 +100086
87 if (bios->type == NVBIOS_BIT) {
88 if (bit_table(dev, 'P', &P))
89 return;
90
91 if (P.version != 1 && P.version != 2) {
92 NV_WARN(dev, "unknown perf for BIT P %d\n", P.version);
93 return;
94 }
95
96 perf = ROMPTR(bios, P.data[0]);
97 version = perf[0];
98 headerlen = perf[1];
99 if (version < 0x40) {
100 recordlen = perf[3] + (perf[4] * perf[5]);
101 entries = perf[2];
102 } else {
103 recordlen = perf[2] + (perf[3] * perf[4]);
104 entries = perf[5];
105 }
106 } else {
Francisco Jerez2756a4f2010-09-26 17:33:50 +0200107 if (bios->data[bios->offset + 6] < 0x25) {
Francisco Jerez0fbb1142010-09-20 16:18:28 +0200108 legacy_perf_init(dev);
Ben Skeggs330c5982010-09-16 15:39:49 +1000109 return;
110 }
111
112 perf = ROMPTR(bios, bios->data[bios->offset + 0x94]);
113 if (!perf) {
114 NV_DEBUG(dev, "perf table pointer invalid\n");
115 return;
116 }
117
118 version = perf[1];
119 headerlen = perf[0];
120 recordlen = perf[3];
121 entries = perf[2];
122 }
123
124 entry = perf + headerlen;
125 for (i = 0; i < entries; i++) {
126 struct nouveau_pm_level *perflvl = &pm->perflvl[pm->nr_perflvl];
127
Martin Perese614b2e2011-04-14 00:46:19 +0200128 perflvl->timing = NULL;
129
Ben Skeggs330c5982010-09-16 15:39:49 +1000130 if (entry[0] == 0xff) {
131 entry += recordlen;
132 continue;
133 }
134
135 switch (version) {
136 case 0x12:
137 case 0x13:
138 case 0x15:
139 perflvl->fanspeed = entry[55];
Emil Velikovb251d1a2011-03-18 20:19:53 +0000140 perflvl->voltage = (recordlen > 56) ? entry[56] : 0;
Ben Skeggs07b12662010-09-18 22:13:04 +1000141 perflvl->core = ROM32(entry[1]) * 10;
Francisco Jereze829d802010-09-23 15:34:09 +0200142 perflvl->memory = ROM32(entry[5]) * 20;
Ben Skeggs330c5982010-09-16 15:39:49 +1000143 break;
144 case 0x21:
145 case 0x23:
146 case 0x24:
147 perflvl->fanspeed = entry[4];
148 perflvl->voltage = entry[5];
Ben Skeggs07b12662010-09-18 22:13:04 +1000149 perflvl->core = ROM16(entry[6]) * 1000;
Francisco Jereze829d802010-09-23 15:34:09 +0200150
151 if (dev_priv->chipset == 0x49 ||
152 dev_priv->chipset == 0x4b)
153 perflvl->memory = ROM16(entry[11]) * 1000;
154 else
155 perflvl->memory = ROM16(entry[11]) * 2000;
156
Ben Skeggs330c5982010-09-16 15:39:49 +1000157 break;
158 case 0x25:
159 perflvl->fanspeed = entry[4];
160 perflvl->voltage = entry[5];
Ben Skeggs07b12662010-09-18 22:13:04 +1000161 perflvl->core = ROM16(entry[6]) * 1000;
162 perflvl->shader = ROM16(entry[10]) * 1000;
163 perflvl->memory = ROM16(entry[12]) * 1000;
Ben Skeggs330c5982010-09-16 15:39:49 +1000164 break;
165 case 0x30:
Ben Skeggsaee582d2010-09-27 10:13:23 +1000166 perflvl->memscript = ROM16(entry[2]);
Ben Skeggs330c5982010-09-16 15:39:49 +1000167 case 0x35:
168 perflvl->fanspeed = entry[6];
169 perflvl->voltage = entry[7];
Ben Skeggs07b12662010-09-18 22:13:04 +1000170 perflvl->core = ROM16(entry[8]) * 1000;
171 perflvl->shader = ROM16(entry[10]) * 1000;
172 perflvl->memory = ROM16(entry[12]) * 1000;
Ben Skeggs330c5982010-09-16 15:39:49 +1000173 /*XXX: confirm on 0x35 */
Ben Skeggs07b12662010-09-18 22:13:04 +1000174 perflvl->unk05 = ROM16(entry[16]) * 1000;
Ben Skeggs330c5982010-09-16 15:39:49 +1000175 break;
176 case 0x40:
177#define subent(n) entry[perf[2] + ((n) * perf[3])]
178 perflvl->fanspeed = 0; /*XXX*/
Ben Skeggsca8e7c62010-10-04 15:27:58 +1000179 perflvl->voltage = entry[2];
Ben Skeggs07b12662010-09-18 22:13:04 +1000180 perflvl->core = (ROM16(subent(0)) & 0xfff) * 1000;
181 perflvl->shader = (ROM16(subent(1)) & 0xfff) * 1000;
182 perflvl->memory = (ROM16(subent(2)) & 0xfff) * 1000;
Ben Skeggs330c5982010-09-16 15:39:49 +1000183 break;
184 }
185
Ben Skeggs330c5982010-09-16 15:39:49 +1000186 /* make sure vid is valid */
187 if (pm->voltage.supported && perflvl->voltage) {
188 vid = nouveau_volt_vid_lookup(dev, perflvl->voltage);
189 if (vid < 0) {
190 NV_DEBUG(dev, "drop perflvl %d, bad vid\n", i);
191 entry += recordlen;
192 continue;
193 }
194 }
195
Martin Perese614b2e2011-04-14 00:46:19 +0200196 /* get the corresponding memory timings */
197 if (pm->memtimings.supported) {
198 u8 timing_id = 0xff;
199 u16 extra_data;
200
201 if (version > 0x15 && version < 0x40 &&
202 ramcfg < perf[4]) {
203 extra_data = perf[3] + (ramcfg * perf[5]);
204 timing_id = entry[extra_data + 1];
205 }
206
207 if (pm->memtimings.nr_timing > timing_id)
208 perflvl->timing =
209 &pm->memtimings.timing[timing_id];
210 }
211
Ben Skeggs330c5982010-09-16 15:39:49 +1000212 snprintf(perflvl->name, sizeof(perflvl->name),
213 "performance_level_%d", i);
214 perflvl->id = i;
215 pm->nr_perflvl++;
216
217 entry += recordlen;
218 }
219}
220
221void
222nouveau_perf_fini(struct drm_device *dev)
223{
224}