blob: da205b7cdaacf0ea77832bb957751ae17b6520e5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Jes Sorensen8ed9b2c2006-02-13 05:29:57 -05006 * Copyright (C) 1992-1997,2000-2006 Silicon Graphics, Inc. All rights reserved.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 */
8#ifndef _ASM_IA64_SN_PCI_PCIBR_PROVIDER_H
9#define _ASM_IA64_SN_PCI_PCIBR_PROVIDER_H
10
Prarit Bhargavac13cf372005-07-06 15:26:51 -070011#include <asm/sn/intr.h>
12#include <asm/sn/pcibus_provider_defs.h>
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014/* Workarounds */
15#define PV907516 (1 << 1) /* TIOCP: Don't write the write buffer flush reg */
16
17#define BUSTYPE_MASK 0x1
18
19/* Macros given a pcibus structure */
20#define IS_PCIX(ps) ((ps)->pbi_bridge_mode & BUSTYPE_MASK)
21#define IS_PCI_BRIDGE_ASIC(asic) (asic == PCIIO_ASIC_TYPE_PIC || \
22 asic == PCIIO_ASIC_TYPE_TIOCP)
23#define IS_PIC_SOFT(ps) (ps->pbi_bridge_type == PCIBR_BRIDGETYPE_PIC)
Mike Habeck2e0d2322007-04-06 12:04:39 -050024#define IS_TIOCP_SOFT(ps) (ps->pbi_bridge_type == PCIBR_BRIDGETYPE_TIOCP)
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26
Prarit Bhargavac13cf372005-07-06 15:26:51 -070027/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 * The different PCI Bridge types supported on the SGI Altix platforms
29 */
30#define PCIBR_BRIDGETYPE_UNKNOWN -1
31#define PCIBR_BRIDGETYPE_PIC 2
32#define PCIBR_BRIDGETYPE_TIOCP 3
33
34/*
35 * Bridge 64bit Direct Map Attributes
36 */
37#define PCI64_ATTR_PREF (1ull << 59)
38#define PCI64_ATTR_PREC (1ull << 58)
39#define PCI64_ATTR_VIRTUAL (1ull << 57)
40#define PCI64_ATTR_BAR (1ull << 56)
41#define PCI64_ATTR_SWAP (1ull << 55)
42#define PCI64_ATTR_VIRTUAL1 (1ull << 54)
43
44#define PCI32_LOCAL_BASE 0
45#define PCI32_MAPPED_BASE 0x40000000
46#define PCI32_DIRECT_BASE 0x80000000
47
Prarit Bhargava53493dc2006-01-16 19:54:40 -080048#define IS_PCI32_MAPPED(x) ((u64)(x) < PCI32_DIRECT_BASE && \
49 (u64)(x) >= PCI32_MAPPED_BASE)
50#define IS_PCI32_DIRECT(x) ((u64)(x) >= PCI32_MAPPED_BASE)
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
52
53/*
54 * Bridge PMU Address Transaltion Entry Attibutes
55 */
56#define PCI32_ATE_V (0x1 << 0)
Mike Habeck2e0d2322007-04-06 12:04:39 -050057#define PCI32_ATE_CO (0x1 << 1) /* PIC ASIC ONLY */
58#define PCI32_ATE_PIO (0x1 << 1) /* TIOCP ASIC ONLY */
Mark Maule83821d32006-04-14 16:03:54 -050059#define PCI32_ATE_MSI (0x1 << 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#define PCI32_ATE_PREF (0x1 << 3)
61#define PCI32_ATE_BAR (0x1 << 4)
62#define PCI32_ATE_ADDR_SHFT 12
63
64#define MINIMAL_ATES_REQUIRED(addr, size) \
65 (IOPG(IOPGOFF(addr) + (size) - 1) == IOPG((size) - 1))
66
67#define MINIMAL_ATE_FLAG(addr, size) \
Prarit Bhargava53493dc2006-01-16 19:54:40 -080068 (MINIMAL_ATES_REQUIRED((u64)addr, size) ? 1 : 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70/* bit 29 of the pci address is the SWAP bit */
71#define ATE_SWAPSHIFT 29
72#define ATE_SWAP_ON(x) ((x) |= (1 << ATE_SWAPSHIFT))
73#define ATE_SWAP_OFF(x) ((x) &= ~(1 << ATE_SWAPSHIFT))
74
75/*
76 * I/O page size
77 */
78#if PAGE_SIZE < 16384
79#define IOPFNSHIFT 12 /* 4K per mapped page */
80#else
81#define IOPFNSHIFT 14 /* 16K per mapped page */
82#endif
83
84#define IOPGSIZE (1 << IOPFNSHIFT)
85#define IOPG(x) ((x) >> IOPFNSHIFT)
86#define IOPGOFF(x) ((x) & (IOPGSIZE-1))
87
88#define PCIBR_DEV_SWAP_DIR (1ull << 19)
89#define PCIBR_CTRL_PAGE_SIZE (0x1 << 21)
90
91/*
92 * PMU resources.
93 */
94struct ate_resource{
Prarit Bhargava53493dc2006-01-16 19:54:40 -080095 u64 *ate;
96 u64 num_ate;
97 u64 lowest_free_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098};
99
100struct pcibus_info {
101 struct pcibus_bussoft pbi_buscommon; /* common header */
Prarit Bhargava53493dc2006-01-16 19:54:40 -0800102 u32 pbi_moduleid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 short pbi_bridge_type;
104 short pbi_bridge_mode;
105
106 struct ate_resource pbi_int_ate_resource;
Prarit Bhargava53493dc2006-01-16 19:54:40 -0800107 u64 pbi_int_ate_size;
Prarit Bhargavac13cf372005-07-06 15:26:51 -0700108
Prarit Bhargava53493dc2006-01-16 19:54:40 -0800109 u64 pbi_dir_xbase;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 char pbi_hub_xid;
111
Prarit Bhargava53493dc2006-01-16 19:54:40 -0800112 u64 pbi_devreg[8];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Prarit Bhargava53493dc2006-01-16 19:54:40 -0800114 u32 pbi_valid_devices;
115 u32 pbi_enabled_devices;
Prarit Bhargava7fe4c1b2005-07-06 15:30:25 -0700116
117 spinlock_t pbi_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118};
119
Mark Maulee955d822005-04-25 11:26:03 -0700120extern int pcibr_init_provider(void);
Christoph Lameter7c2a6c62005-07-12 16:03:00 -0700121extern void *pcibr_bus_fixup(struct pcibus_bussoft *, struct pci_controller *);
Mark Maule83821d32006-04-14 16:03:54 -0500122extern dma_addr_t pcibr_dma_map(struct pci_dev *, unsigned long, size_t, int type);
123extern dma_addr_t pcibr_dma_map_consistent(struct pci_dev *, unsigned long, size_t, int type);
Mark Maulee955d822005-04-25 11:26:03 -0700124extern void pcibr_dma_unmap(struct pci_dev *, dma_addr_t, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
126/*
127 * prototypes for the bridge asic register access routines in pcibr_reg.c
128 */
Prarit Bhargava53493dc2006-01-16 19:54:40 -0800129extern void pcireg_control_bit_clr(struct pcibus_info *, u64);
130extern void pcireg_control_bit_set(struct pcibus_info *, u64);
131extern u64 pcireg_tflush_get(struct pcibus_info *);
132extern u64 pcireg_intr_status_get(struct pcibus_info *);
133extern void pcireg_intr_enable_bit_clr(struct pcibus_info *, u64);
134extern void pcireg_intr_enable_bit_set(struct pcibus_info *, u64);
135extern void pcireg_intr_addr_addr_set(struct pcibus_info *, int, u64);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136extern void pcireg_force_intr_set(struct pcibus_info *, int);
Prarit Bhargava53493dc2006-01-16 19:54:40 -0800137extern u64 pcireg_wrb_flush_get(struct pcibus_info *, int);
138extern void pcireg_int_ate_set(struct pcibus_info *, int, u64);
Al Viroa9f627c2006-10-10 22:46:27 +0100139extern u64 __iomem * pcireg_int_ate_addr(struct pcibus_info *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140extern void pcibr_force_interrupt(struct sn_irq_info *sn_irq_info);
141extern void pcibr_change_devices_irq(struct sn_irq_info *sn_irq_info);
142extern int pcibr_ate_alloc(struct pcibus_info *, int);
143extern void pcibr_ate_free(struct pcibus_info *, int);
Prarit Bhargava53493dc2006-01-16 19:54:40 -0800144extern void ate_write(struct pcibus_info *, int, int, u64);
Prarit Bhargava6f354b02005-07-06 15:29:53 -0700145extern int sal_pcibr_slot_enable(struct pcibus_info *soft, int device,
John Keller6f09a922007-01-30 01:17:37 -0500146 void *resp, char **ssdt);
Prarit Bhargava6f354b02005-07-06 15:29:53 -0700147extern int sal_pcibr_slot_disable(struct pcibus_info *soft, int device,
148 int action, void *resp);
Prarit Bhargavaf90aa8c2006-03-08 13:30:18 -0500149extern u16 sn_ioboard_to_pci_bus(struct pci_bus *pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150#endif