blob: 443f398a21568cb80b4a9d36070e9d59831cf234 [file] [log] [blame]
Baruch Siach1ab52cf2009-06-22 16:36:29 +03001/*
2 * Synopsys Designware I2C adapter driver (master only).
3 *
4 * Based on the TI DAVINCI I2C adapter driver.
5 *
6 * Copyright (C) 2006 Texas Instruments.
7 * Copyright (C) 2007 MontaVista Software Inc.
8 * Copyright (C) 2009 Provigent Ltd.
9 *
10 * ----------------------------------------------------------------------------
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 * ----------------------------------------------------------------------------
26 *
27 */
28#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/delay.h>
31#include <linux/i2c.h>
32#include <linux/clk.h>
33#include <linux/errno.h>
34#include <linux/sched.h>
35#include <linux/err.h>
36#include <linux/interrupt.h>
37#include <linux/platform_device.h>
38#include <linux/io.h>
39
40/*
41 * Registers offset
42 */
43#define DW_IC_CON 0x0
44#define DW_IC_TAR 0x4
45#define DW_IC_DATA_CMD 0x10
46#define DW_IC_SS_SCL_HCNT 0x14
47#define DW_IC_SS_SCL_LCNT 0x18
48#define DW_IC_FS_SCL_HCNT 0x1c
49#define DW_IC_FS_SCL_LCNT 0x20
50#define DW_IC_INTR_STAT 0x2c
51#define DW_IC_INTR_MASK 0x30
Shinya Kuribayashie28000a2009-11-06 21:44:37 +090052#define DW_IC_RAW_INTR_STAT 0x34
Baruch Siach1ab52cf2009-06-22 16:36:29 +030053#define DW_IC_CLR_INTR 0x40
Shinya Kuribayashie28000a2009-11-06 21:44:37 +090054#define DW_IC_CLR_RX_UNDER 0x44
55#define DW_IC_CLR_RX_OVER 0x48
56#define DW_IC_CLR_TX_OVER 0x4c
57#define DW_IC_CLR_RD_REQ 0x50
58#define DW_IC_CLR_TX_ABRT 0x54
59#define DW_IC_CLR_RX_DONE 0x58
60#define DW_IC_CLR_ACTIVITY 0x5c
61#define DW_IC_CLR_STOP_DET 0x60
62#define DW_IC_CLR_START_DET 0x64
63#define DW_IC_CLR_GEN_CALL 0x68
Baruch Siach1ab52cf2009-06-22 16:36:29 +030064#define DW_IC_ENABLE 0x6c
65#define DW_IC_STATUS 0x70
66#define DW_IC_TXFLR 0x74
67#define DW_IC_RXFLR 0x78
68#define DW_IC_COMP_PARAM_1 0xf4
69#define DW_IC_TX_ABRT_SOURCE 0x80
70
71#define DW_IC_CON_MASTER 0x1
72#define DW_IC_CON_SPEED_STD 0x2
73#define DW_IC_CON_SPEED_FAST 0x4
74#define DW_IC_CON_10BITADDR_MASTER 0x10
75#define DW_IC_CON_RESTART_EN 0x20
76#define DW_IC_CON_SLAVE_DISABLE 0x40
77
Shinya Kuribayashie28000a2009-11-06 21:44:37 +090078#define DW_IC_INTR_RX_UNDER 0x001
79#define DW_IC_INTR_RX_OVER 0x002
80#define DW_IC_INTR_RX_FULL 0x004
81#define DW_IC_INTR_TX_OVER 0x008
82#define DW_IC_INTR_TX_EMPTY 0x010
83#define DW_IC_INTR_RD_REQ 0x020
84#define DW_IC_INTR_TX_ABRT 0x040
85#define DW_IC_INTR_RX_DONE 0x080
86#define DW_IC_INTR_ACTIVITY 0x100
Baruch Siach1ab52cf2009-06-22 16:36:29 +030087#define DW_IC_INTR_STOP_DET 0x200
Shinya Kuribayashie28000a2009-11-06 21:44:37 +090088#define DW_IC_INTR_START_DET 0x400
89#define DW_IC_INTR_GEN_CALL 0x800
Baruch Siach1ab52cf2009-06-22 16:36:29 +030090
91#define DW_IC_STATUS_ACTIVITY 0x1
92
93#define DW_IC_ERR_TX_ABRT 0x1
94
95/*
96 * status codes
97 */
98#define STATUS_IDLE 0x0
99#define STATUS_WRITE_IN_PROGRESS 0x1
100#define STATUS_READ_IN_PROGRESS 0x2
101
102#define TIMEOUT 20 /* ms */
103
104/*
105 * hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
106 *
107 * only expected abort codes are listed here
108 * refer to the datasheet for the full list
109 */
110#define ABRT_7B_ADDR_NOACK 0
111#define ABRT_10ADDR1_NOACK 1
112#define ABRT_10ADDR2_NOACK 2
113#define ABRT_TXDATA_NOACK 3
114#define ABRT_GCALL_NOACK 4
115#define ABRT_GCALL_READ 5
116#define ABRT_SBYTE_ACKDET 7
117#define ABRT_SBYTE_NORSTRT 9
118#define ABRT_10B_RD_NORSTRT 10
119#define ARB_MASTER_DIS 11
120#define ARB_LOST 12
121
122static char *abort_sources[] = {
123 [ABRT_7B_ADDR_NOACK] =
124 "slave address not acknowledged (7bit mode)",
125 [ABRT_10ADDR1_NOACK] =
126 "first address byte not acknowledged (10bit mode)",
127 [ABRT_10ADDR2_NOACK] =
128 "second address byte not acknowledged (10bit mode)",
129 [ABRT_TXDATA_NOACK] =
130 "data not acknowledged",
131 [ABRT_GCALL_NOACK] =
132 "no acknowledgement for a general call",
133 [ABRT_GCALL_READ] =
134 "read after general call",
135 [ABRT_SBYTE_ACKDET] =
136 "start byte acknowledged",
137 [ABRT_SBYTE_NORSTRT] =
138 "trying to send start byte when restart is disabled",
139 [ABRT_10B_RD_NORSTRT] =
140 "trying to read when restart is disabled (10bit mode)",
141 [ARB_MASTER_DIS] =
142 "trying to use disabled adapter",
143 [ARB_LOST] =
144 "lost arbitration",
145};
146
147/**
148 * struct dw_i2c_dev - private i2c-designware data
149 * @dev: driver model device node
150 * @base: IO registers pointer
151 * @cmd_complete: tx completion indicator
152 * @pump_msg: continue in progress transfers
153 * @lock: protect this struct and IO registers
154 * @clk: input reference clock
155 * @cmd_err: run time hadware error code
156 * @msgs: points to an array of messages currently being transfered
157 * @msgs_num: the number of elements in msgs
158 * @msg_write_idx: the element index of the current tx message in the msgs
159 * array
160 * @tx_buf_len: the length of the current tx buffer
161 * @tx_buf: the current tx buffer
162 * @msg_read_idx: the element index of the current rx message in the msgs
163 * array
164 * @rx_buf_len: the length of the current rx buffer
165 * @rx_buf: the current rx buffer
166 * @msg_err: error status of the current transfer
167 * @status: i2c master status, one of STATUS_*
168 * @abort_source: copy of the TX_ABRT_SOURCE register
169 * @irq: interrupt number for the i2c master
170 * @adapter: i2c subsystem adapter node
171 * @tx_fifo_depth: depth of the hardware tx fifo
172 * @rx_fifo_depth: depth of the hardware rx fifo
173 */
174struct dw_i2c_dev {
175 struct device *dev;
176 void __iomem *base;
177 struct completion cmd_complete;
178 struct tasklet_struct pump_msg;
179 struct mutex lock;
180 struct clk *clk;
181 int cmd_err;
182 struct i2c_msg *msgs;
183 int msgs_num;
184 int msg_write_idx;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900185 u32 tx_buf_len;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300186 u8 *tx_buf;
187 int msg_read_idx;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900188 u32 rx_buf_len;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300189 u8 *rx_buf;
190 int msg_err;
191 unsigned int status;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900192 u32 abort_source;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300193 int irq;
194 struct i2c_adapter adapter;
195 unsigned int tx_fifo_depth;
196 unsigned int rx_fifo_depth;
197};
198
199/**
200 * i2c_dw_init() - initialize the designware i2c master hardware
201 * @dev: device private data
202 *
203 * This functions configures and enables the I2C master.
204 * This function is called during I2C init function, and in case of timeout at
205 * run time.
206 */
207static void i2c_dw_init(struct dw_i2c_dev *dev)
208{
209 u32 input_clock_khz = clk_get_rate(dev->clk) / 1000;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900210 u32 ic_con;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300211
212 /* Disable the adapter */
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900213 writel(0, dev->base + DW_IC_ENABLE);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300214
215 /* set standard and fast speed deviders for high/low periods */
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900216 writel((input_clock_khz * 40 / 10000)+1, /* std speed high, 4us */
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300217 dev->base + DW_IC_SS_SCL_HCNT);
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900218 writel((input_clock_khz * 47 / 10000)+1, /* std speed low, 4.7us */
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300219 dev->base + DW_IC_SS_SCL_LCNT);
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900220 writel((input_clock_khz * 6 / 10000)+1, /* fast speed high, 0.6us */
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300221 dev->base + DW_IC_FS_SCL_HCNT);
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900222 writel((input_clock_khz * 13 / 10000)+1, /* fast speed low, 1.3us */
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300223 dev->base + DW_IC_FS_SCL_LCNT);
224
225 /* configure the i2c master */
226 ic_con = DW_IC_CON_MASTER | DW_IC_CON_SLAVE_DISABLE |
227 DW_IC_CON_RESTART_EN | DW_IC_CON_SPEED_FAST;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900228 writel(ic_con, dev->base + DW_IC_CON);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300229}
230
231/*
232 * Waiting for bus not busy
233 */
234static int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev)
235{
236 int timeout = TIMEOUT;
237
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900238 while (readl(dev->base + DW_IC_STATUS) & DW_IC_STATUS_ACTIVITY) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300239 if (timeout <= 0) {
240 dev_warn(dev->dev, "timeout waiting for bus ready\n");
241 return -ETIMEDOUT;
242 }
243 timeout--;
244 mdelay(1);
245 }
246
247 return 0;
248}
249
250/*
251 * Initiate low level master read/write transaction.
252 * This function is called from i2c_dw_xfer when starting a transfer.
253 * This function is also called from dw_i2c_pump_msg to continue a transfer
254 * that is longer than the size of the TX FIFO.
255 */
256static void
Shinya Kuribayashie77cf232009-11-06 21:46:04 +0900257i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300258{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300259 struct i2c_msg *msgs = dev->msgs;
260 int num = dev->msgs_num;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900261 u32 ic_con, intr_mask;
262 int tx_limit = dev->tx_fifo_depth - readl(dev->base + DW_IC_TXFLR);
263 int rx_limit = dev->rx_fifo_depth - readl(dev->base + DW_IC_RXFLR);
264 u32 addr = msgs[dev->msg_write_idx].addr;
265 u32 buf_len = dev->tx_buf_len;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300266
267 if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
268 /* Disable the adapter */
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900269 writel(0, dev->base + DW_IC_ENABLE);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300270
271 /* set the slave (target) address */
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900272 writel(msgs[dev->msg_write_idx].addr, dev->base + DW_IC_TAR);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300273
274 /* if the slave address is ten bit address, enable 10BITADDR */
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900275 ic_con = readl(dev->base + DW_IC_CON);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300276 if (msgs[dev->msg_write_idx].flags & I2C_M_TEN)
277 ic_con |= DW_IC_CON_10BITADDR_MASTER;
278 else
279 ic_con &= ~DW_IC_CON_10BITADDR_MASTER;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900280 writel(ic_con, dev->base + DW_IC_CON);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300281
282 /* Enable the adapter */
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900283 writel(1, dev->base + DW_IC_ENABLE);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300284 }
285
286 for (; dev->msg_write_idx < num; dev->msg_write_idx++) {
287 /* if target address has changed, we need to
288 * reprogram the target address in the i2c
289 * adapter when we are done with this transfer
290 */
291 if (msgs[dev->msg_write_idx].addr != addr)
292 return;
293
294 if (msgs[dev->msg_write_idx].len == 0) {
295 dev_err(dev->dev,
296 "%s: invalid message length\n", __func__);
297 dev->msg_err = -EINVAL;
298 return;
299 }
300
301 if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
302 /* new i2c_msg */
303 dev->tx_buf = msgs[dev->msg_write_idx].buf;
304 buf_len = msgs[dev->msg_write_idx].len;
305 }
306
307 while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
308 if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900309 writel(0x100, dev->base + DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300310 rx_limit--;
311 } else
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900312 writel(*(dev->tx_buf++),
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300313 dev->base + DW_IC_DATA_CMD);
314 tx_limit--; buf_len--;
315 }
316 }
317
318 intr_mask = DW_IC_INTR_STOP_DET | DW_IC_INTR_TX_ABRT;
319 if (buf_len > 0) { /* more bytes to be written */
320 intr_mask |= DW_IC_INTR_TX_EMPTY;
321 dev->status |= STATUS_WRITE_IN_PROGRESS;
322 } else
323 dev->status &= ~STATUS_WRITE_IN_PROGRESS;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900324 writel(intr_mask, dev->base + DW_IC_INTR_MASK);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300325
326 dev->tx_buf_len = buf_len;
327}
328
329static void
Shinya Kuribayashi78839bd2009-11-06 21:45:39 +0900330i2c_dw_read(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300331{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300332 struct i2c_msg *msgs = dev->msgs;
333 int num = dev->msgs_num;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900334 u32 addr = msgs[dev->msg_read_idx].addr;
335 int rx_valid = readl(dev->base + DW_IC_RXFLR);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300336
337 for (; dev->msg_read_idx < num; dev->msg_read_idx++) {
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900338 u32 len;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300339 u8 *buf;
340
341 if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
342 continue;
343
344 /* different i2c client, reprogram the i2c adapter */
345 if (msgs[dev->msg_read_idx].addr != addr)
346 return;
347
348 if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
349 len = msgs[dev->msg_read_idx].len;
350 buf = msgs[dev->msg_read_idx].buf;
351 } else {
352 len = dev->rx_buf_len;
353 buf = dev->rx_buf;
354 }
355
356 for (; len > 0 && rx_valid > 0; len--, rx_valid--)
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900357 *buf++ = readl(dev->base + DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300358
359 if (len > 0) {
360 dev->status |= STATUS_READ_IN_PROGRESS;
361 dev->rx_buf_len = len;
362 dev->rx_buf = buf;
363 return;
364 } else
365 dev->status &= ~STATUS_READ_IN_PROGRESS;
366 }
367}
368
369/*
370 * Prepare controller for a transaction and call i2c_dw_xfer_msg
371 */
372static int
373i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
374{
375 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
376 int ret;
377
378 dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
379
380 mutex_lock(&dev->lock);
381
382 INIT_COMPLETION(dev->cmd_complete);
383 dev->msgs = msgs;
384 dev->msgs_num = num;
385 dev->cmd_err = 0;
386 dev->msg_write_idx = 0;
387 dev->msg_read_idx = 0;
388 dev->msg_err = 0;
389 dev->status = STATUS_IDLE;
390
391 ret = i2c_dw_wait_bus_not_busy(dev);
392 if (ret < 0)
393 goto done;
394
395 /* start the transfers */
Shinya Kuribayashie77cf232009-11-06 21:46:04 +0900396 i2c_dw_xfer_msg(dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300397
398 /* wait for tx to complete */
399 ret = wait_for_completion_interruptible_timeout(&dev->cmd_complete, HZ);
400 if (ret == 0) {
401 dev_err(dev->dev, "controller timed out\n");
402 i2c_dw_init(dev);
403 ret = -ETIMEDOUT;
404 goto done;
405 } else if (ret < 0)
406 goto done;
407
408 if (dev->msg_err) {
409 ret = dev->msg_err;
410 goto done;
411 }
412
413 /* no error */
414 if (likely(!dev->cmd_err)) {
415 /* read rx fifo, and disable the adapter */
416 do {
Shinya Kuribayashi78839bd2009-11-06 21:45:39 +0900417 i2c_dw_read(dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300418 } while (dev->status & STATUS_READ_IN_PROGRESS);
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900419 writel(0, dev->base + DW_IC_ENABLE);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300420 ret = num;
421 goto done;
422 }
423
424 /* We have an error */
425 if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
426 unsigned long abort_source = dev->abort_source;
427 int i;
428
429 for_each_bit(i, &abort_source, ARRAY_SIZE(abort_sources)) {
430 dev_err(dev->dev, "%s: %s\n", __func__, abort_sources[i]);
431 }
432 }
433 ret = -EIO;
434
435done:
436 mutex_unlock(&dev->lock);
437
438 return ret;
439}
440
441static u32 i2c_dw_func(struct i2c_adapter *adap)
442{
443 return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR;
444}
445
446static void dw_i2c_pump_msg(unsigned long data)
447{
448 struct dw_i2c_dev *dev = (struct dw_i2c_dev *) data;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900449 u32 intr_mask;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300450
Shinya Kuribayashi78839bd2009-11-06 21:45:39 +0900451 i2c_dw_read(dev);
Shinya Kuribayashie77cf232009-11-06 21:46:04 +0900452 i2c_dw_xfer_msg(dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300453
454 intr_mask = DW_IC_INTR_STOP_DET | DW_IC_INTR_TX_ABRT;
455 if (dev->status & STATUS_WRITE_IN_PROGRESS)
456 intr_mask |= DW_IC_INTR_TX_EMPTY;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900457 writel(intr_mask, dev->base + DW_IC_INTR_MASK);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300458}
459
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900460static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
461{
462 u32 stat;
463
464 /*
465 * The IC_INTR_STAT register just indicates "enabled" interrupts.
466 * Ths unmasked raw version of interrupt status bits are available
467 * in the IC_RAW_INTR_STAT register.
468 *
469 * That is,
470 * stat = readl(IC_INTR_STAT);
471 * equals to,
472 * stat = readl(IC_RAW_INTR_STAT) & readl(IC_INTR_MASK);
473 *
474 * The raw version might be useful for debugging purposes.
475 */
476 stat = readl(dev->base + DW_IC_INTR_STAT);
477
478 /*
479 * Do not use the IC_CLR_INTR register to clear interrupts, or
480 * you'll miss some interrupts, triggered during the period from
481 * readl(IC_INTR_STAT) to readl(IC_CLR_INTR).
482 *
483 * Instead, use the separately-prepared IC_CLR_* registers.
484 */
485 if (stat & DW_IC_INTR_RX_UNDER)
486 readl(dev->base + DW_IC_CLR_RX_UNDER);
487 if (stat & DW_IC_INTR_RX_OVER)
488 readl(dev->base + DW_IC_CLR_RX_OVER);
489 if (stat & DW_IC_INTR_TX_OVER)
490 readl(dev->base + DW_IC_CLR_TX_OVER);
491 if (stat & DW_IC_INTR_RD_REQ)
492 readl(dev->base + DW_IC_CLR_RD_REQ);
493 if (stat & DW_IC_INTR_TX_ABRT) {
494 /*
495 * The IC_TX_ABRT_SOURCE register is cleared whenever
496 * the IC_CLR_TX_ABRT is read. Preserve it beforehand.
497 */
498 dev->abort_source = readl(dev->base + DW_IC_TX_ABRT_SOURCE);
499 readl(dev->base + DW_IC_CLR_TX_ABRT);
500 }
501 if (stat & DW_IC_INTR_RX_DONE)
502 readl(dev->base + DW_IC_CLR_RX_DONE);
503 if (stat & DW_IC_INTR_ACTIVITY)
504 readl(dev->base + DW_IC_CLR_ACTIVITY);
505 if (stat & DW_IC_INTR_STOP_DET)
506 readl(dev->base + DW_IC_CLR_STOP_DET);
507 if (stat & DW_IC_INTR_START_DET)
508 readl(dev->base + DW_IC_CLR_START_DET);
509 if (stat & DW_IC_INTR_GEN_CALL)
510 readl(dev->base + DW_IC_CLR_GEN_CALL);
511
512 return stat;
513}
514
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300515/*
516 * Interrupt service routine. This gets called whenever an I2C interrupt
517 * occurs.
518 */
519static irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
520{
521 struct dw_i2c_dev *dev = dev_id;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900522 u32 stat;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300523
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900524 stat = i2c_dw_read_clear_intrbits(dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300525 dev_dbg(dev->dev, "%s: stat=0x%x\n", __func__, stat);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900526
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300527 if (stat & DW_IC_INTR_TX_ABRT) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300528 dev->cmd_err |= DW_IC_ERR_TX_ABRT;
529 dev->status = STATUS_IDLE;
530 } else if (stat & DW_IC_INTR_TX_EMPTY)
531 tasklet_schedule(&dev->pump_msg);
532
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900533 writel(0, dev->base + DW_IC_INTR_MASK); /* disable interrupts */
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300534 if (stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET))
535 complete(&dev->cmd_complete);
536
537 return IRQ_HANDLED;
538}
539
540static struct i2c_algorithm i2c_dw_algo = {
541 .master_xfer = i2c_dw_xfer,
542 .functionality = i2c_dw_func,
543};
544
545static int __devinit dw_i2c_probe(struct platform_device *pdev)
546{
547 struct dw_i2c_dev *dev;
548 struct i2c_adapter *adap;
Shinya Kuribayashi91b52ca2009-11-06 21:45:07 +0900549 struct resource *mem, *ioarea;
550 int irq, r;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300551
552 /* NOTE: driver uses the static register mapping */
553 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
554 if (!mem) {
555 dev_err(&pdev->dev, "no mem resource?\n");
556 return -EINVAL;
557 }
558
Shinya Kuribayashi91b52ca2009-11-06 21:45:07 +0900559 irq = platform_get_irq(pdev, 0);
560 if (irq < 0) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300561 dev_err(&pdev->dev, "no irq resource?\n");
Shinya Kuribayashi91b52ca2009-11-06 21:45:07 +0900562 return irq; /* -ENXIO */
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300563 }
564
565 ioarea = request_mem_region(mem->start, resource_size(mem),
566 pdev->name);
567 if (!ioarea) {
568 dev_err(&pdev->dev, "I2C region already claimed\n");
569 return -EBUSY;
570 }
571
572 dev = kzalloc(sizeof(struct dw_i2c_dev), GFP_KERNEL);
573 if (!dev) {
574 r = -ENOMEM;
575 goto err_release_region;
576 }
577
578 init_completion(&dev->cmd_complete);
579 tasklet_init(&dev->pump_msg, dw_i2c_pump_msg, (unsigned long) dev);
580 mutex_init(&dev->lock);
581 dev->dev = get_device(&pdev->dev);
Shinya Kuribayashi91b52ca2009-11-06 21:45:07 +0900582 dev->irq = irq;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300583 platform_set_drvdata(pdev, dev);
584
585 dev->clk = clk_get(&pdev->dev, NULL);
586 if (IS_ERR(dev->clk)) {
587 r = -ENODEV;
588 goto err_free_mem;
589 }
590 clk_enable(dev->clk);
591
592 dev->base = ioremap(mem->start, resource_size(mem));
593 if (dev->base == NULL) {
594 dev_err(&pdev->dev, "failure mapping io resources\n");
595 r = -EBUSY;
596 goto err_unuse_clocks;
597 }
598 {
599 u32 param1 = readl(dev->base + DW_IC_COMP_PARAM_1);
600
601 dev->tx_fifo_depth = ((param1 >> 16) & 0xff) + 1;
602 dev->rx_fifo_depth = ((param1 >> 8) & 0xff) + 1;
603 }
604 i2c_dw_init(dev);
605
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900606 writel(0, dev->base + DW_IC_INTR_MASK); /* disable IRQ */
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300607 r = request_irq(dev->irq, i2c_dw_isr, 0, pdev->name, dev);
608 if (r) {
609 dev_err(&pdev->dev, "failure requesting irq %i\n", dev->irq);
610 goto err_iounmap;
611 }
612
613 adap = &dev->adapter;
614 i2c_set_adapdata(adap, dev);
615 adap->owner = THIS_MODULE;
616 adap->class = I2C_CLASS_HWMON;
617 strlcpy(adap->name, "Synopsys DesignWare I2C adapter",
618 sizeof(adap->name));
619 adap->algo = &i2c_dw_algo;
620 adap->dev.parent = &pdev->dev;
621
622 adap->nr = pdev->id;
623 r = i2c_add_numbered_adapter(adap);
624 if (r) {
625 dev_err(&pdev->dev, "failure adding adapter\n");
626 goto err_free_irq;
627 }
628
629 return 0;
630
631err_free_irq:
632 free_irq(dev->irq, dev);
633err_iounmap:
634 iounmap(dev->base);
635err_unuse_clocks:
636 clk_disable(dev->clk);
637 clk_put(dev->clk);
638 dev->clk = NULL;
639err_free_mem:
640 platform_set_drvdata(pdev, NULL);
641 put_device(&pdev->dev);
642 kfree(dev);
643err_release_region:
644 release_mem_region(mem->start, resource_size(mem));
645
646 return r;
647}
648
649static int __devexit dw_i2c_remove(struct platform_device *pdev)
650{
651 struct dw_i2c_dev *dev = platform_get_drvdata(pdev);
652 struct resource *mem;
653
654 platform_set_drvdata(pdev, NULL);
655 i2c_del_adapter(&dev->adapter);
656 put_device(&pdev->dev);
657
658 clk_disable(dev->clk);
659 clk_put(dev->clk);
660 dev->clk = NULL;
661
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900662 writel(0, dev->base + DW_IC_ENABLE);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300663 free_irq(dev->irq, dev);
664 kfree(dev);
665
666 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
667 release_mem_region(mem->start, resource_size(mem));
668 return 0;
669}
670
671/* work with hotplug and coldplug */
672MODULE_ALIAS("platform:i2c_designware");
673
674static struct platform_driver dw_i2c_driver = {
675 .remove = __devexit_p(dw_i2c_remove),
676 .driver = {
677 .name = "i2c_designware",
678 .owner = THIS_MODULE,
679 },
680};
681
682static int __init dw_i2c_init_driver(void)
683{
684 return platform_driver_probe(&dw_i2c_driver, dw_i2c_probe);
685}
686module_init(dw_i2c_init_driver);
687
688static void __exit dw_i2c_exit_driver(void)
689{
690 platform_driver_unregister(&dw_i2c_driver);
691}
692module_exit(dw_i2c_exit_driver);
693
694MODULE_AUTHOR("Baruch Siach <baruch@tkos.co.il>");
695MODULE_DESCRIPTION("Synopsys DesignWare I2C bus adapter");
696MODULE_LICENSE("GPL");