blob: 1a3a5f6157706c7f9400d3bfd61ffffcce1b9424 [file] [log] [blame]
Juergen Beisertd0f349f2008-07-05 10:02:50 +02001/*
2 * linux/arch/arm/plat-mxc/time.c
3 *
4 * Copyright (C) 2000-2001 Deep Blue Solutions
5 * Copyright (C) 2002 Shane Nay (shane@minirl.com)
6 * Copyright (C) 2006-2007 Pavel Pisa (ppisa@pikron.com)
7 * Copyright (C) 2008 Juergen Beisert (kernel@pengutronix.de)
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
21 * MA 02110-1301, USA.
22 */
23
24#include <linux/interrupt.h>
25#include <linux/irq.h>
26#include <linux/clockchips.h>
27#include <linux/clk.h>
Sascha Hauer821dc4d2012-03-09 09:29:27 +010028#include <linux/err.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070029#include <linux/sched_clock.h>
Juergen Beisertd0f349f2008-07-05 10:02:50 +020030
Juergen Beisertd0f349f2008-07-05 10:02:50 +020031#include <asm/mach/time.h>
Shawn Guoe3372472012-09-13 21:01:00 +080032
33#include "common.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080034#include "hardware.h"
Sascha Hauerec996ba2009-02-18 20:58:40 +010035
Sascha Hauer0f3332c2009-12-04 09:34:51 +010036/*
37 * There are 2 versions of the timer hardware on Freescale MXC hardware.
38 * Version 1: MX1/MXL, MX21, MX27.
39 * Version 2: MX25, MX31, MX35, MX37, MX51
40 */
41
Sascha Hauerec996ba2009-02-18 20:58:40 +010042/* defines common for all i.MX */
43#define MXC_TCTL 0x00
Sascha Hauer0f3332c2009-12-04 09:34:51 +010044#define MXC_TCTL_TEN (1 << 0) /* Enable module */
Sascha Hauerec996ba2009-02-18 20:58:40 +010045#define MXC_TPRER 0x04
46
47/* MX1, MX21, MX27 */
48#define MX1_2_TCTL_CLK_PCLK1 (1 << 1)
49#define MX1_2_TCTL_IRQEN (1 << 4)
50#define MX1_2_TCTL_FRR (1 << 8)
51#define MX1_2_TCMP 0x08
52#define MX1_2_TCN 0x10
53#define MX1_2_TSTAT 0x14
54
55/* MX21, MX27 */
56#define MX2_TSTAT_CAPT (1 << 1)
57#define MX2_TSTAT_COMP (1 << 0)
58
Uwe Kleine-König13cf8df2011-04-07 11:13:25 +020059/* MX31, MX35, MX25, MX5 */
Amit Kucheria38a66f52010-04-21 21:34:36 +030060#define V2_TCTL_WAITEN (1 << 3) /* Wait enable mode */
61#define V2_TCTL_CLK_IPG (1 << 6)
Richard Zhao1f152b42012-05-15 15:34:40 +080062#define V2_TCTL_CLK_PER (2 << 6)
Amit Kucheria38a66f52010-04-21 21:34:36 +030063#define V2_TCTL_FRR (1 << 9)
64#define V2_IR 0x0c
65#define V2_TSTAT 0x08
66#define V2_TSTAT_OF1 (1 << 0)
67#define V2_TCN 0x24
68#define V2_TCMP 0x10
Juergen Beisertd0f349f2008-07-05 10:02:50 +020069
Sascha Hauer0f3332c2009-12-04 09:34:51 +010070#define timer_is_v1() (cpu_is_mx1() || cpu_is_mx21() || cpu_is_mx27())
71#define timer_is_v2() (!timer_is_v1())
72
Juergen Beisertd0f349f2008-07-05 10:02:50 +020073static struct clock_event_device clockevent_mxc;
74static enum clock_event_mode clockevent_mode = CLOCK_EVT_MODE_UNUSED;
75
Sascha Hauerec996ba2009-02-18 20:58:40 +010076static void __iomem *timer_base;
Juergen Beisertd0f349f2008-07-05 10:02:50 +020077
Sascha Hauerec996ba2009-02-18 20:58:40 +010078static inline void gpt_irq_disable(void)
Juergen Beisertd0f349f2008-07-05 10:02:50 +020079{
Sascha Hauerec996ba2009-02-18 20:58:40 +010080 unsigned int tmp;
81
Sascha Hauer0f3332c2009-12-04 09:34:51 +010082 if (timer_is_v2())
Amit Kucheria38a66f52010-04-21 21:34:36 +030083 __raw_writel(0, timer_base + V2_IR);
Sascha Hauerec996ba2009-02-18 20:58:40 +010084 else {
85 tmp = __raw_readl(timer_base + MXC_TCTL);
86 __raw_writel(tmp & ~MX1_2_TCTL_IRQEN, timer_base + MXC_TCTL);
87 }
88}
89
90static inline void gpt_irq_enable(void)
91{
Sascha Hauer0f3332c2009-12-04 09:34:51 +010092 if (timer_is_v2())
Amit Kucheria38a66f52010-04-21 21:34:36 +030093 __raw_writel(1<<0, timer_base + V2_IR);
Sascha Hauerec996ba2009-02-18 20:58:40 +010094 else {
95 __raw_writel(__raw_readl(timer_base + MXC_TCTL) | MX1_2_TCTL_IRQEN,
96 timer_base + MXC_TCTL);
97 }
98}
99
100static void gpt_irq_acknowledge(void)
101{
Sascha Hauer0f3332c2009-12-04 09:34:51 +0100102 if (timer_is_v1()) {
103 if (cpu_is_mx1())
104 __raw_writel(0, timer_base + MX1_2_TSTAT);
105 else
106 __raw_writel(MX2_TSTAT_CAPT | MX2_TSTAT_COMP,
107 timer_base + MX1_2_TSTAT);
108 } else if (timer_is_v2())
Wolfram Sangd943f2c2010-04-23 06:49:43 +0200109 __raw_writel(V2_TSTAT_OF1, timer_base + V2_TSTAT);
Sascha Hauerec996ba2009-02-18 20:58:40 +0100110}
111
Russell King234b6ced2011-05-08 14:09:47 +0100112static void __iomem *sched_clock_reg;
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200113
Stephen Boydb93767e2013-11-15 15:26:12 -0800114static u64 notrace mxc_read_sched_clock(void)
Jan Weitzelc124bef2011-03-17 13:44:30 +0100115{
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100116 return sched_clock_reg ? __raw_readl(sched_clock_reg) : 0;
Jan Weitzelc124bef2011-03-17 13:44:30 +0100117}
118
Sascha Hauer30c730f2009-02-16 14:36:49 +0100119static int __init mxc_clocksource_init(struct clk *timer_clk)
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200120{
Holger Schurig058b7a62009-01-26 16:34:51 +0100121 unsigned int c = clk_get_rate(timer_clk);
Russell King234b6ced2011-05-08 14:09:47 +0100122 void __iomem *reg = timer_base + (timer_is_v2() ? V2_TCN : MX1_2_TCN);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200123
Russell King234b6ced2011-05-08 14:09:47 +0100124 sched_clock_reg = reg;
Sascha Hauerec996ba2009-02-18 20:58:40 +0100125
Stephen Boydb93767e2013-11-15 15:26:12 -0800126 sched_clock_register(mxc_read_sched_clock, 32, c);
Russell King234b6ced2011-05-08 14:09:47 +0100127 return clocksource_mmio_init(reg, "mxc_timer1", c, 200, 32,
128 clocksource_mmio_readl_up);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200129}
130
131/* clock event */
132
Sascha Hauerec996ba2009-02-18 20:58:40 +0100133static int mx1_2_set_next_event(unsigned long evt,
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200134 struct clock_event_device *unused)
135{
136 unsigned long tcmp;
137
Sascha Hauerec996ba2009-02-18 20:58:40 +0100138 tcmp = __raw_readl(timer_base + MX1_2_TCN) + evt;
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200139
Sascha Hauerec996ba2009-02-18 20:58:40 +0100140 __raw_writel(tcmp, timer_base + MX1_2_TCMP);
141
142 return (int)(tcmp - __raw_readl(timer_base + MX1_2_TCN)) < 0 ?
143 -ETIME : 0;
144}
145
Amit Kucheria38a66f52010-04-21 21:34:36 +0300146static int v2_set_next_event(unsigned long evt,
Sascha Hauerec996ba2009-02-18 20:58:40 +0100147 struct clock_event_device *unused)
148{
149 unsigned long tcmp;
150
Amit Kucheria38a66f52010-04-21 21:34:36 +0300151 tcmp = __raw_readl(timer_base + V2_TCN) + evt;
Sascha Hauerec996ba2009-02-18 20:58:40 +0100152
Amit Kucheria38a66f52010-04-21 21:34:36 +0300153 __raw_writel(tcmp, timer_base + V2_TCMP);
Sascha Hauerec996ba2009-02-18 20:58:40 +0100154
Shawn Guoeea8e322012-12-06 22:54:41 +0800155 return evt < 0x7fffffff &&
156 (int)(tcmp - __raw_readl(timer_base + V2_TCN)) < 0 ?
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200157 -ETIME : 0;
158}
159
160#ifdef DEBUG
161static const char *clock_event_mode_label[] = {
162 [CLOCK_EVT_MODE_PERIODIC] = "CLOCK_EVT_MODE_PERIODIC",
163 [CLOCK_EVT_MODE_ONESHOT] = "CLOCK_EVT_MODE_ONESHOT",
164 [CLOCK_EVT_MODE_SHUTDOWN] = "CLOCK_EVT_MODE_SHUTDOWN",
Uwe Kleine-Königde9c5152012-07-16 22:07:06 +0200165 [CLOCK_EVT_MODE_UNUSED] = "CLOCK_EVT_MODE_UNUSED",
166 [CLOCK_EVT_MODE_RESUME] = "CLOCK_EVT_MODE_RESUME",
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200167};
168#endif /* DEBUG */
169
170static void mxc_set_mode(enum clock_event_mode mode,
171 struct clock_event_device *evt)
172{
173 unsigned long flags;
174
175 /*
176 * The timer interrupt generation is disabled at least
177 * for enough time to call mxc_set_next_event()
178 */
179 local_irq_save(flags);
180
181 /* Disable interrupt in GPT module */
182 gpt_irq_disable();
183
184 if (mode != clockevent_mode) {
185 /* Set event time into far-far future */
Sascha Hauer0f3332c2009-12-04 09:34:51 +0100186 if (timer_is_v2())
Amit Kucheria38a66f52010-04-21 21:34:36 +0300187 __raw_writel(__raw_readl(timer_base + V2_TCN) - 3,
188 timer_base + V2_TCMP);
Sascha Hauerec996ba2009-02-18 20:58:40 +0100189 else
190 __raw_writel(__raw_readl(timer_base + MX1_2_TCN) - 3,
191 timer_base + MX1_2_TCMP);
192
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200193 /* Clear pending interrupt */
194 gpt_irq_acknowledge();
195 }
196
197#ifdef DEBUG
198 printk(KERN_INFO "mxc_set_mode: changing mode from %s to %s\n",
199 clock_event_mode_label[clockevent_mode],
200 clock_event_mode_label[mode]);
201#endif /* DEBUG */
202
203 /* Remember timer mode */
204 clockevent_mode = mode;
205 local_irq_restore(flags);
206
207 switch (mode) {
208 case CLOCK_EVT_MODE_PERIODIC:
209 printk(KERN_ERR"mxc_set_mode: Periodic mode is not "
210 "supported for i.MX\n");
211 break;
212 case CLOCK_EVT_MODE_ONESHOT:
213 /*
214 * Do not put overhead of interrupt enable/disable into
215 * mxc_set_next_event(), the core has about 4 minutes
216 * to call mxc_set_next_event() or shutdown clock after
217 * mode switching
218 */
219 local_irq_save(flags);
220 gpt_irq_enable();
221 local_irq_restore(flags);
222 break;
223 case CLOCK_EVT_MODE_SHUTDOWN:
224 case CLOCK_EVT_MODE_UNUSED:
225 case CLOCK_EVT_MODE_RESUME:
226 /* Left event sources disabled, no more interrupts appear */
227 break;
228 }
229}
230
231/*
232 * IRQ handler for the timer
233 */
234static irqreturn_t mxc_timer_interrupt(int irq, void *dev_id)
235{
236 struct clock_event_device *evt = &clockevent_mxc;
237 uint32_t tstat;
238
Sascha Hauer0f3332c2009-12-04 09:34:51 +0100239 if (timer_is_v2())
Amit Kucheria38a66f52010-04-21 21:34:36 +0300240 tstat = __raw_readl(timer_base + V2_TSTAT);
Sascha Hauer81ec1f92009-04-29 13:55:13 +0200241 else
242 tstat = __raw_readl(timer_base + MX1_2_TSTAT);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200243
244 gpt_irq_acknowledge();
245
246 evt->event_handler(evt);
247
248 return IRQ_HANDLED;
249}
250
251static struct irqaction mxc_timer_irq = {
252 .name = "i.MX Timer Tick",
Michael Opdenacker4c1dd3e2013-09-04 07:04:39 +0200253 .flags = IRQF_TIMER | IRQF_IRQPOLL,
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200254 .handler = mxc_timer_interrupt,
255};
256
257static struct clock_event_device clockevent_mxc = {
258 .name = "mxc_timer1",
259 .features = CLOCK_EVT_FEAT_ONESHOT,
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200260 .set_mode = mxc_set_mode,
Sascha Hauerec996ba2009-02-18 20:58:40 +0100261 .set_next_event = mx1_2_set_next_event,
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200262 .rating = 200,
263};
264
Sascha Hauer30c730f2009-02-16 14:36:49 +0100265static int __init mxc_clockevent_init(struct clk *timer_clk)
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200266{
Sascha Hauer0f3332c2009-12-04 09:34:51 +0100267 if (timer_is_v2())
Amit Kucheria38a66f52010-04-21 21:34:36 +0300268 clockevent_mxc.set_next_event = v2_set_next_event;
Sascha Hauerec996ba2009-02-18 20:58:40 +0100269
Rusty Russell320ab2b2008-12-13 21:20:26 +1030270 clockevent_mxc.cpumask = cpumask_of(0);
Shawn Guo838a2ae2013-01-12 11:50:05 +0000271 clockevents_config_and_register(&clockevent_mxc,
272 clk_get_rate(timer_clk),
273 0xff, 0xfffffffe);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200274
275 return 0;
276}
277
Sascha Hauer2cfb4512012-05-16 12:29:53 +0200278void __init mxc_timer_init(void __iomem *base, int irq)
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200279{
Sascha Hauerec996ba2009-02-18 20:58:40 +0100280 uint32_t tctl_val;
Sascha Hauer2cfb4512012-05-16 12:29:53 +0200281 struct clk *timer_clk;
Sascha Hauer821dc4d2012-03-09 09:29:27 +0100282 struct clk *timer_ipg_clk;
283
Sascha Hauer2cfb4512012-05-16 12:29:53 +0200284 timer_clk = clk_get_sys("imx-gpt.0", "per");
285 if (IS_ERR(timer_clk)) {
286 pr_err("i.MX timer: unable to get clk\n");
287 return;
Sascha Hauer821dc4d2012-03-09 09:29:27 +0100288 }
Sascha Hauerec996ba2009-02-18 20:58:40 +0100289
Sascha Hauer2cfb4512012-05-16 12:29:53 +0200290 timer_ipg_clk = clk_get_sys("imx-gpt.0", "ipg");
291 if (!IS_ERR(timer_ipg_clk))
292 clk_prepare_enable(timer_ipg_clk);
293
Richard Zhao46f417d2011-11-15 14:47:57 +0800294 clk_prepare_enable(timer_clk);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200295
Sascha Hauer8db5d1a2009-05-25 12:21:38 +0200296 timer_base = base;
Sascha Hauerec996ba2009-02-18 20:58:40 +0100297
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200298 /*
299 * Initialise to a known state (all timers off, and timing reset)
300 */
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200301
Sascha Hauerec996ba2009-02-18 20:58:40 +0100302 __raw_writel(0, timer_base + MXC_TCTL);
303 __raw_writel(0, timer_base + MXC_TPRER); /* see datasheet note */
304
Sascha Hauer0f3332c2009-12-04 09:34:51 +0100305 if (timer_is_v2())
Richard Zhao1f152b42012-05-15 15:34:40 +0800306 tctl_val = V2_TCTL_CLK_PER | V2_TCTL_FRR | V2_TCTL_WAITEN | MXC_TCTL_TEN;
Sascha Hauerec996ba2009-02-18 20:58:40 +0100307 else
308 tctl_val = MX1_2_TCTL_FRR | MX1_2_TCTL_CLK_PCLK1 | MXC_TCTL_TEN;
309
310 __raw_writel(tctl_val, timer_base + MXC_TCTL);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200311
312 /* init and register the timer to the framework */
Sascha Hauer30c730f2009-02-16 14:36:49 +0100313 mxc_clocksource_init(timer_clk);
314 mxc_clockevent_init(timer_clk);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200315
316 /* Make irqs happen */
Sascha Hauerec996ba2009-02-18 20:58:40 +0100317 setup_irq(irq, &mxc_timer_irq);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200318}