blob: bf64d67b44fec232589da6b7213588b1f1ddb256 [file] [log] [blame]
Sujithb5aec952009-08-07 09:45:15 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujithb5aec952009-08-07 09:45:15 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Pavel Roskin78fa99a2011-07-15 19:06:33 -040017#include <asm/unaligned.h>
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -070018#include "hw.h"
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -040019#include "ar9002_phy.h"
Sujithb5aec952009-08-07 09:45:15 +053020
21static int ath9k_hw_4k_get_eeprom_ver(struct ath_hw *ah)
22{
23 return ((ah->eeprom.map4k.baseEepHeader.version >> 12) & 0xF);
24}
25
26static int ath9k_hw_4k_get_eeprom_rev(struct ath_hw *ah)
27{
28 return ((ah->eeprom.map4k.baseEepHeader.version) & 0xFFF);
29}
30
Sujithb5aec952009-08-07 09:45:15 +053031#define SIZE_EEPROM_4K (sizeof(struct ar5416_eeprom_4k) / sizeof(u16))
Sujith Manoharan04cf53f2011-01-04 13:17:28 +053032
33static bool __ath9k_hw_4k_fill_eeprom(struct ath_hw *ah)
34{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -070035 struct ath_common *common = ath9k_hw_common(ah);
Sujithb5aec952009-08-07 09:45:15 +053036 u16 *eep_data = (u16 *)&ah->eeprom.map4k;
Sujith Manoharan04cf53f2011-01-04 13:17:28 +053037 int addr, eep_start_loc = 64;
Sujithb5aec952009-08-07 09:45:15 +053038
39 for (addr = 0; addr < SIZE_EEPROM_4K; addr++) {
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070040 if (!ath9k_hw_nvram_read(common, addr + eep_start_loc, eep_data)) {
Joe Perches226afe62010-12-02 19:12:37 -080041 ath_dbg(common, ATH_DBG_EEPROM,
42 "Unable to read eeprom region\n");
Sujithb5aec952009-08-07 09:45:15 +053043 return false;
44 }
45 eep_data++;
46 }
47
48 return true;
Sujithb5aec952009-08-07 09:45:15 +053049}
50
Sujith Manoharan04cf53f2011-01-04 13:17:28 +053051static bool __ath9k_hw_usb_4k_fill_eeprom(struct ath_hw *ah)
52{
53 u16 *eep_data = (u16 *)&ah->eeprom.map4k;
54
55 ath9k_hw_usb_gen_fill_eeprom(ah, eep_data, 64, SIZE_EEPROM_4K);
56
57 return true;
58}
59
60static bool ath9k_hw_4k_fill_eeprom(struct ath_hw *ah)
61{
62 struct ath_common *common = ath9k_hw_common(ah);
63
64 if (!ath9k_hw_use_flash(ah)) {
65 ath_dbg(common, ATH_DBG_EEPROM,
66 "Reading from EEPROM, not flash\n");
67 }
68
69 if (common->bus_ops->ath_bus_type == ATH_USB)
70 return __ath9k_hw_usb_4k_fill_eeprom(ah);
71 else
72 return __ath9k_hw_4k_fill_eeprom(ah);
73}
74
75#undef SIZE_EEPROM_4K
76
Sujithb5aec952009-08-07 09:45:15 +053077static int ath9k_hw_4k_check_eeprom(struct ath_hw *ah)
78{
79#define EEPROM_4K_SIZE (sizeof(struct ar5416_eeprom_4k) / sizeof(u16))
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -070080 struct ath_common *common = ath9k_hw_common(ah);
Sujithb5aec952009-08-07 09:45:15 +053081 struct ar5416_eeprom_4k *eep =
82 (struct ar5416_eeprom_4k *) &ah->eeprom.map4k;
83 u16 *eepdata, temp, magic, magic2;
84 u32 sum = 0, el;
85 bool need_swap = false;
86 int i, addr;
87
88
89 if (!ath9k_hw_use_flash(ah)) {
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070090 if (!ath9k_hw_nvram_read(common, AR5416_EEPROM_MAGIC_OFFSET,
Sujithb5aec952009-08-07 09:45:15 +053091 &magic)) {
Joe Perches38002762010-12-02 19:12:36 -080092 ath_err(common, "Reading Magic # failed\n");
Sujithb5aec952009-08-07 09:45:15 +053093 return false;
94 }
95
Joe Perches226afe62010-12-02 19:12:37 -080096 ath_dbg(common, ATH_DBG_EEPROM,
97 "Read Magic = 0x%04X\n", magic);
Sujithb5aec952009-08-07 09:45:15 +053098
99 if (magic != AR5416_EEPROM_MAGIC) {
100 magic2 = swab16(magic);
101
102 if (magic2 == AR5416_EEPROM_MAGIC) {
103 need_swap = true;
104 eepdata = (u16 *) (&ah->eeprom);
105
106 for (addr = 0; addr < EEPROM_4K_SIZE; addr++) {
107 temp = swab16(*eepdata);
108 *eepdata = temp;
109 eepdata++;
110 }
111 } else {
Joe Perches38002762010-12-02 19:12:36 -0800112 ath_err(common,
Joe Perches226afe62010-12-02 19:12:37 -0800113 "Invalid EEPROM Magic. Endianness mismatch.\n");
Sujithb5aec952009-08-07 09:45:15 +0530114 return -EINVAL;
115 }
116 }
117 }
118
Joe Perches226afe62010-12-02 19:12:37 -0800119 ath_dbg(common, ATH_DBG_EEPROM, "need_swap = %s.\n",
120 need_swap ? "True" : "False");
Sujithb5aec952009-08-07 09:45:15 +0530121
122 if (need_swap)
123 el = swab16(ah->eeprom.map4k.baseEepHeader.length);
124 else
125 el = ah->eeprom.map4k.baseEepHeader.length;
126
127 if (el > sizeof(struct ar5416_eeprom_4k))
128 el = sizeof(struct ar5416_eeprom_4k) / sizeof(u16);
129 else
130 el = el / sizeof(u16);
131
132 eepdata = (u16 *)(&ah->eeprom);
133
134 for (i = 0; i < el; i++)
135 sum ^= *eepdata++;
136
137 if (need_swap) {
138 u32 integer;
139 u16 word;
140
Joe Perches226afe62010-12-02 19:12:37 -0800141 ath_dbg(common, ATH_DBG_EEPROM,
142 "EEPROM Endianness is not native.. Changing\n");
Sujithb5aec952009-08-07 09:45:15 +0530143
144 word = swab16(eep->baseEepHeader.length);
145 eep->baseEepHeader.length = word;
146
147 word = swab16(eep->baseEepHeader.checksum);
148 eep->baseEepHeader.checksum = word;
149
150 word = swab16(eep->baseEepHeader.version);
151 eep->baseEepHeader.version = word;
152
153 word = swab16(eep->baseEepHeader.regDmn[0]);
154 eep->baseEepHeader.regDmn[0] = word;
155
156 word = swab16(eep->baseEepHeader.regDmn[1]);
157 eep->baseEepHeader.regDmn[1] = word;
158
159 word = swab16(eep->baseEepHeader.rfSilent);
160 eep->baseEepHeader.rfSilent = word;
161
162 word = swab16(eep->baseEepHeader.blueToothOptions);
163 eep->baseEepHeader.blueToothOptions = word;
164
165 word = swab16(eep->baseEepHeader.deviceCap);
166 eep->baseEepHeader.deviceCap = word;
167
168 integer = swab32(eep->modalHeader.antCtrlCommon);
169 eep->modalHeader.antCtrlCommon = integer;
170
171 for (i = 0; i < AR5416_EEP4K_MAX_CHAINS; i++) {
172 integer = swab32(eep->modalHeader.antCtrlChain[i]);
173 eep->modalHeader.antCtrlChain[i] = integer;
174 }
175
Felix Fietkau4ddfcd72010-12-12 00:51:08 +0100176 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithb5aec952009-08-07 09:45:15 +0530177 word = swab16(eep->modalHeader.spurChans[i].spurChan);
178 eep->modalHeader.spurChans[i].spurChan = word;
179 }
180 }
181
182 if (sum != 0xffff || ah->eep_ops->get_eeprom_ver(ah) != AR5416_EEP_VER ||
183 ah->eep_ops->get_eeprom_rev(ah) < AR5416_EEP_NO_BACK_VER) {
Joe Perches38002762010-12-02 19:12:36 -0800184 ath_err(common, "Bad EEPROM checksum 0x%x or revision 0x%04x\n",
185 sum, ah->eep_ops->get_eeprom_ver(ah));
Sujithb5aec952009-08-07 09:45:15 +0530186 return -EINVAL;
187 }
188
189 return 0;
190#undef EEPROM_4K_SIZE
191}
192
193static u32 ath9k_hw_4k_get_eeprom(struct ath_hw *ah,
194 enum eeprom_param param)
195{
196 struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
197 struct modal_eep_4k_header *pModal = &eep->modalHeader;
198 struct base_eep_header_4k *pBase = &eep->baseEepHeader;
Gabor Juhos970bf9d2010-10-05 11:32:17 +0200199 u16 ver_minor;
200
201 ver_minor = pBase->version & AR5416_EEP_VER_MINOR_MASK;
Sujithb5aec952009-08-07 09:45:15 +0530202
203 switch (param) {
204 case EEP_NFTHRESH_2:
205 return pModal->noiseFloorThreshCh[0];
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400206 case EEP_MAC_LSW:
Pavel Roskin78fa99a2011-07-15 19:06:33 -0400207 return get_unaligned_be16(pBase->macAddr);
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400208 case EEP_MAC_MID:
Pavel Roskin78fa99a2011-07-15 19:06:33 -0400209 return get_unaligned_be16(pBase->macAddr + 2);
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400210 case EEP_MAC_MSW:
Pavel Roskin78fa99a2011-07-15 19:06:33 -0400211 return get_unaligned_be16(pBase->macAddr + 4);
Sujithb5aec952009-08-07 09:45:15 +0530212 case EEP_REG_0:
213 return pBase->regDmn[0];
214 case EEP_REG_1:
215 return pBase->regDmn[1];
216 case EEP_OP_CAP:
217 return pBase->deviceCap;
218 case EEP_OP_MODE:
219 return pBase->opCapFlags;
220 case EEP_RF_SILENT:
221 return pBase->rfSilent;
222 case EEP_OB_2:
Sujith7f638452009-08-07 09:45:23 +0530223 return pModal->ob_0;
Sujithb5aec952009-08-07 09:45:15 +0530224 case EEP_DB_2:
Sujith7f638452009-08-07 09:45:23 +0530225 return pModal->db1_1;
Sujithb5aec952009-08-07 09:45:15 +0530226 case EEP_MINOR_REV:
Gabor Juhos970bf9d2010-10-05 11:32:17 +0200227 return ver_minor;
Sujithb5aec952009-08-07 09:45:15 +0530228 case EEP_TX_MASK:
229 return pBase->txMask;
230 case EEP_RX_MASK:
231 return pBase->rxMask;
232 case EEP_FRAC_N_5G:
233 return 0;
Senthil Balasubramaniane41f0bf2009-09-18 15:08:20 +0530234 case EEP_PWR_TABLE_OFFSET:
235 return AR5416_PWR_TABLE_OFFSET_DB;
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -0700236 case EEP_MODAL_VER:
237 return pModal->version;
238 case EEP_ANT_DIV_CTL1:
239 return pModal->antdiv_ctl1;
Gabor Juhos970bf9d2010-10-05 11:32:17 +0200240 case EEP_TXGAIN_TYPE:
241 if (ver_minor >= AR5416_EEP_MINOR_VER_19)
242 return pBase->txGainType;
243 else
244 return AR5416_EEP_TXGAIN_ORIGINAL;
Sujithb5aec952009-08-07 09:45:15 +0530245 default:
246 return 0;
247 }
248}
249
Sujithb5aec952009-08-07 09:45:15 +0530250static void ath9k_hw_set_4k_power_cal_table(struct ath_hw *ah,
Felix Fietkaue832bf12011-07-27 15:01:03 +0200251 struct ath9k_channel *chan)
Sujithb5aec952009-08-07 09:45:15 +0530252{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700253 struct ath_common *common = ath9k_hw_common(ah);
Sujithb5aec952009-08-07 09:45:15 +0530254 struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
255 struct cal_data_per_freq_4k *pRawDataset;
256 u8 *pCalBChans = NULL;
257 u16 pdGainOverlap_t2;
258 static u8 pdadcValues[AR5416_NUM_PDADC_VALUES];
Felix Fietkau4ddfcd72010-12-12 00:51:08 +0100259 u16 gainBoundaries[AR5416_PD_GAINS_IN_MASK];
Sujithb5aec952009-08-07 09:45:15 +0530260 u16 numPiers, i, j;
Sujithb5aec952009-08-07 09:45:15 +0530261 u16 numXpdGain, xpdMask;
262 u16 xpdGainValues[AR5416_EEP4K_NUM_PD_GAINS] = { 0, 0 };
263 u32 reg32, regOffset, regChainOffset;
264
265 xpdMask = pEepData->modalHeader.xpdGain;
266
267 if ((pEepData->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
268 AR5416_EEP_MINOR_VER_2) {
269 pdGainOverlap_t2 =
270 pEepData->modalHeader.pdGainOverlap;
271 } else {
272 pdGainOverlap_t2 = (u16)(MS(REG_READ(ah, AR_PHY_TPCRG5),
273 AR_PHY_TPCRG5_PD_GAIN_OVERLAP));
274 }
275
276 pCalBChans = pEepData->calFreqPier2G;
277 numPiers = AR5416_EEP4K_NUM_2G_CAL_PIERS;
278
279 numXpdGain = 0;
280
Felix Fietkau4ddfcd72010-12-12 00:51:08 +0100281 for (i = 1; i <= AR5416_PD_GAINS_IN_MASK; i++) {
282 if ((xpdMask >> (AR5416_PD_GAINS_IN_MASK - i)) & 1) {
Sujithb5aec952009-08-07 09:45:15 +0530283 if (numXpdGain >= AR5416_EEP4K_NUM_PD_GAINS)
284 break;
285 xpdGainValues[numXpdGain] =
Felix Fietkau4ddfcd72010-12-12 00:51:08 +0100286 (u16)(AR5416_PD_GAINS_IN_MASK - i);
Sujithb5aec952009-08-07 09:45:15 +0530287 numXpdGain++;
288 }
289 }
290
291 REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_NUM_PD_GAIN,
292 (numXpdGain - 1) & 0x3);
293 REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_1,
294 xpdGainValues[0]);
295 REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_2,
296 xpdGainValues[1]);
297 REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_3, 0);
298
299 for (i = 0; i < AR5416_EEP4K_MAX_CHAINS; i++) {
300 if (AR_SREV_5416_20_OR_LATER(ah) &&
301 (ah->rxchainmask == 5 || ah->txchainmask == 5) &&
302 (i != 0)) {
303 regChainOffset = (i == 1) ? 0x2000 : 0x1000;
304 } else
305 regChainOffset = i * 0x1000;
306
307 if (pEepData->baseEepHeader.txMask & (1 << i)) {
308 pRawDataset = pEepData->calPierData2G[i];
309
Felix Fietkau115277a2010-12-12 00:51:09 +0100310 ath9k_hw_get_gain_boundaries_pdadcs(ah, chan,
Sujithb5aec952009-08-07 09:45:15 +0530311 pRawDataset, pCalBChans,
312 numPiers, pdGainOverlap_t2,
Pavel Roskin6eb90d42010-07-06 12:51:27 -0400313 gainBoundaries,
Sujithb5aec952009-08-07 09:45:15 +0530314 pdadcValues, numXpdGain);
315
Sujith7d0d0df2010-04-16 11:53:57 +0530316 ENABLE_REGWRITE_BUFFER(ah);
317
Sujithb5aec952009-08-07 09:45:15 +0530318 if ((i == 0) || AR_SREV_5416_20_OR_LATER(ah)) {
319 REG_WRITE(ah, AR_PHY_TPCRG5 + regChainOffset,
320 SM(pdGainOverlap_t2,
321 AR_PHY_TPCRG5_PD_GAIN_OVERLAP)
322 | SM(gainBoundaries[0],
323 AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1)
324 | SM(gainBoundaries[1],
325 AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2)
326 | SM(gainBoundaries[2],
327 AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3)
328 | SM(gainBoundaries[3],
329 AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4));
330 }
331
332 regOffset = AR_PHY_BASE + (672 << 2) + regChainOffset;
333 for (j = 0; j < 32; j++) {
Pavel Roskin78fa99a2011-07-15 19:06:33 -0400334 reg32 = get_unaligned_le32(&pdadcValues[4 * j]);
Sujithb5aec952009-08-07 09:45:15 +0530335 REG_WRITE(ah, regOffset, reg32);
336
Joe Perches226afe62010-12-02 19:12:37 -0800337 ath_dbg(common, ATH_DBG_EEPROM,
338 "PDADC (%d,%4x): %4.4x %8.8x\n",
339 i, regChainOffset, regOffset,
340 reg32);
341 ath_dbg(common, ATH_DBG_EEPROM,
342 "PDADC: Chain %d | "
343 "PDADC %3d Value %3d | "
344 "PDADC %3d Value %3d | "
345 "PDADC %3d Value %3d | "
346 "PDADC %3d Value %3d |\n",
347 i, 4 * j, pdadcValues[4 * j],
348 4 * j + 1, pdadcValues[4 * j + 1],
349 4 * j + 2, pdadcValues[4 * j + 2],
350 4 * j + 3, pdadcValues[4 * j + 3]);
Sujithb5aec952009-08-07 09:45:15 +0530351
352 regOffset += 4;
353 }
Sujith7d0d0df2010-04-16 11:53:57 +0530354
355 REGWRITE_BUFFER_FLUSH(ah);
Sujithb5aec952009-08-07 09:45:15 +0530356 }
357 }
Sujithb5aec952009-08-07 09:45:15 +0530358}
359
360static void ath9k_hw_set_4k_power_per_rate_table(struct ath_hw *ah,
361 struct ath9k_channel *chan,
362 int16_t *ratesArray,
363 u16 cfgCtl,
364 u16 AntennaReduction,
365 u16 twiceMaxRegulatoryPower,
366 u16 powerLimit)
367{
Sujith180d674b2009-08-07 09:45:33 +0530368#define CMP_TEST_GRP \
369 (((cfgCtl & ~CTL_MODE_M)| (pCtlMode[ctlMode] & CTL_MODE_M)) == \
370 pEepData->ctlIndex[i]) \
371 || (((cfgCtl & ~CTL_MODE_M) | (pCtlMode[ctlMode] & CTL_MODE_M)) == \
372 ((pEepData->ctlIndex[i] & CTL_MODE_M) | SD_NO_CTL))
Sujithb5aec952009-08-07 09:45:15 +0530373
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700374 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithb5aec952009-08-07 09:45:15 +0530375 int i;
376 int16_t twiceLargestAntenna;
Sujith180d674b2009-08-07 09:45:33 +0530377 u16 twiceMinEdgePower;
Felix Fietkau4ddfcd72010-12-12 00:51:08 +0100378 u16 twiceMaxEdgePower = MAX_RATE_POWER;
Sujith180d674b2009-08-07 09:45:33 +0530379 u16 scaledPower = 0, minCtlPower, maxRegAllowedPower;
Joe Perches07b2fa52010-11-20 18:38:53 -0800380 u16 numCtlModes;
381 const u16 *pCtlMode;
382 u16 ctlMode, freq;
Sujith180d674b2009-08-07 09:45:33 +0530383 struct chan_centers centers;
Sujithb5aec952009-08-07 09:45:15 +0530384 struct cal_ctl_data_4k *rep;
Sujith180d674b2009-08-07 09:45:33 +0530385 struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
386 static const u16 tpScaleReductionTable[5] =
Felix Fietkau4ddfcd72010-12-12 00:51:08 +0100387 { 0, 3, 6, 9, MAX_RATE_POWER };
Sujithb5aec952009-08-07 09:45:15 +0530388 struct cal_target_power_leg targetPowerOfdm, targetPowerCck = {
389 0, { 0, 0, 0, 0}
390 };
391 struct cal_target_power_leg targetPowerOfdmExt = {
392 0, { 0, 0, 0, 0} }, targetPowerCckExt = {
393 0, { 0, 0, 0, 0 }
394 };
395 struct cal_target_power_ht targetPowerHt20, targetPowerHt40 = {
396 0, {0, 0, 0, 0}
397 };
Joe Perches07b2fa52010-11-20 18:38:53 -0800398 static const u16 ctlModesFor11g[] = {
399 CTL_11B, CTL_11G, CTL_2GHT20,
400 CTL_11B_EXT, CTL_11G_EXT, CTL_2GHT40
401 };
Sujithb5aec952009-08-07 09:45:15 +0530402
403 ath9k_hw_get_channel_centers(ah, chan, &centers);
404
405 twiceLargestAntenna = pEepData->modalHeader.antennaGainCh[0];
Sujithb5aec952009-08-07 09:45:15 +0530406 twiceLargestAntenna = (int16_t)min(AntennaReduction -
407 twiceLargestAntenna, 0);
408
409 maxRegAllowedPower = twiceMaxRegulatoryPower + twiceLargestAntenna;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700410 if (regulatory->tp_scale != ATH9K_TP_SCALE_MAX) {
Sujithb5aec952009-08-07 09:45:15 +0530411 maxRegAllowedPower -=
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700412 (tpScaleReductionTable[(regulatory->tp_scale)] * 2);
Sujithb5aec952009-08-07 09:45:15 +0530413 }
414
415 scaledPower = min(powerLimit, maxRegAllowedPower);
416 scaledPower = max((u16)0, scaledPower);
417
418 numCtlModes = ARRAY_SIZE(ctlModesFor11g) - SUB_NUM_CTL_MODES_AT_2G_40;
419 pCtlMode = ctlModesFor11g;
420
421 ath9k_hw_get_legacy_target_powers(ah, chan,
422 pEepData->calTargetPowerCck,
423 AR5416_NUM_2G_CCK_TARGET_POWERS,
424 &targetPowerCck, 4, false);
425 ath9k_hw_get_legacy_target_powers(ah, chan,
426 pEepData->calTargetPower2G,
427 AR5416_NUM_2G_20_TARGET_POWERS,
428 &targetPowerOfdm, 4, false);
429 ath9k_hw_get_target_powers(ah, chan,
430 pEepData->calTargetPower2GHT20,
431 AR5416_NUM_2G_20_TARGET_POWERS,
432 &targetPowerHt20, 8, false);
433
434 if (IS_CHAN_HT40(chan)) {
435 numCtlModes = ARRAY_SIZE(ctlModesFor11g);
436 ath9k_hw_get_target_powers(ah, chan,
437 pEepData->calTargetPower2GHT40,
438 AR5416_NUM_2G_40_TARGET_POWERS,
439 &targetPowerHt40, 8, true);
440 ath9k_hw_get_legacy_target_powers(ah, chan,
441 pEepData->calTargetPowerCck,
442 AR5416_NUM_2G_CCK_TARGET_POWERS,
443 &targetPowerCckExt, 4, true);
444 ath9k_hw_get_legacy_target_powers(ah, chan,
445 pEepData->calTargetPower2G,
446 AR5416_NUM_2G_20_TARGET_POWERS,
447 &targetPowerOfdmExt, 4, true);
448 }
449
450 for (ctlMode = 0; ctlMode < numCtlModes; ctlMode++) {
451 bool isHt40CtlMode = (pCtlMode[ctlMode] == CTL_5GHT40) ||
452 (pCtlMode[ctlMode] == CTL_2GHT40);
Sujith180d674b2009-08-07 09:45:33 +0530453
Sujithb5aec952009-08-07 09:45:15 +0530454 if (isHt40CtlMode)
455 freq = centers.synth_center;
456 else if (pCtlMode[ctlMode] & EXT_ADDITIVE)
457 freq = centers.ext_center;
458 else
459 freq = centers.ctl_center;
460
461 if (ah->eep_ops->get_eeprom_ver(ah) == 14 &&
462 ah->eep_ops->get_eeprom_rev(ah) <= 2)
Felix Fietkau4ddfcd72010-12-12 00:51:08 +0100463 twiceMaxEdgePower = MAX_RATE_POWER;
Sujithb5aec952009-08-07 09:45:15 +0530464
465 for (i = 0; (i < AR5416_EEP4K_NUM_CTLS) &&
Sujith180d674b2009-08-07 09:45:33 +0530466 pEepData->ctlIndex[i]; i++) {
467
468 if (CMP_TEST_GRP) {
Sujithb5aec952009-08-07 09:45:15 +0530469 rep = &(pEepData->ctlData[i]);
470
Sujith180d674b2009-08-07 09:45:33 +0530471 twiceMinEdgePower = ath9k_hw_get_max_edge_power(
472 freq,
473 rep->ctlEdges[
474 ar5416_get_ntxchains(ah->txchainmask) - 1],
475 IS_CHAN_2GHZ(chan),
476 AR5416_EEP4K_NUM_BAND_EDGES);
Sujithb5aec952009-08-07 09:45:15 +0530477
478 if ((cfgCtl & ~CTL_MODE_M) == SD_NO_CTL) {
479 twiceMaxEdgePower =
480 min(twiceMaxEdgePower,
481 twiceMinEdgePower);
482 } else {
483 twiceMaxEdgePower = twiceMinEdgePower;
484 break;
485 }
486 }
487 }
488
489 minCtlPower = (u8)min(twiceMaxEdgePower, scaledPower);
490
491 switch (pCtlMode[ctlMode]) {
492 case CTL_11B:
Sujith180d674b2009-08-07 09:45:33 +0530493 for (i = 0; i < ARRAY_SIZE(targetPowerCck.tPow2x); i++) {
Sujithb5aec952009-08-07 09:45:15 +0530494 targetPowerCck.tPow2x[i] =
495 min((u16)targetPowerCck.tPow2x[i],
496 minCtlPower);
497 }
498 break;
499 case CTL_11G:
Sujith180d674b2009-08-07 09:45:33 +0530500 for (i = 0; i < ARRAY_SIZE(targetPowerOfdm.tPow2x); i++) {
Sujithb5aec952009-08-07 09:45:15 +0530501 targetPowerOfdm.tPow2x[i] =
502 min((u16)targetPowerOfdm.tPow2x[i],
503 minCtlPower);
504 }
505 break;
506 case CTL_2GHT20:
Sujith180d674b2009-08-07 09:45:33 +0530507 for (i = 0; i < ARRAY_SIZE(targetPowerHt20.tPow2x); i++) {
Sujithb5aec952009-08-07 09:45:15 +0530508 targetPowerHt20.tPow2x[i] =
509 min((u16)targetPowerHt20.tPow2x[i],
510 minCtlPower);
511 }
512 break;
513 case CTL_11B_EXT:
Sujith180d674b2009-08-07 09:45:33 +0530514 targetPowerCckExt.tPow2x[0] =
515 min((u16)targetPowerCckExt.tPow2x[0],
516 minCtlPower);
Sujithb5aec952009-08-07 09:45:15 +0530517 break;
518 case CTL_11G_EXT:
Sujith180d674b2009-08-07 09:45:33 +0530519 targetPowerOfdmExt.tPow2x[0] =
520 min((u16)targetPowerOfdmExt.tPow2x[0],
521 minCtlPower);
Sujithb5aec952009-08-07 09:45:15 +0530522 break;
523 case CTL_2GHT40:
Sujith180d674b2009-08-07 09:45:33 +0530524 for (i = 0; i < ARRAY_SIZE(targetPowerHt40.tPow2x); i++) {
Sujithb5aec952009-08-07 09:45:15 +0530525 targetPowerHt40.tPow2x[i] =
526 min((u16)targetPowerHt40.tPow2x[i],
527 minCtlPower);
528 }
529 break;
530 default:
531 break;
532 }
533 }
534
Sujith180d674b2009-08-07 09:45:33 +0530535 ratesArray[rate6mb] =
536 ratesArray[rate9mb] =
537 ratesArray[rate12mb] =
538 ratesArray[rate18mb] =
539 ratesArray[rate24mb] =
540 targetPowerOfdm.tPow2x[0];
541
Sujithb5aec952009-08-07 09:45:15 +0530542 ratesArray[rate36mb] = targetPowerOfdm.tPow2x[1];
543 ratesArray[rate48mb] = targetPowerOfdm.tPow2x[2];
544 ratesArray[rate54mb] = targetPowerOfdm.tPow2x[3];
545 ratesArray[rateXr] = targetPowerOfdm.tPow2x[0];
546
547 for (i = 0; i < ARRAY_SIZE(targetPowerHt20.tPow2x); i++)
548 ratesArray[rateHt20_0 + i] = targetPowerHt20.tPow2x[i];
549
550 ratesArray[rate1l] = targetPowerCck.tPow2x[0];
551 ratesArray[rate2s] = ratesArray[rate2l] = targetPowerCck.tPow2x[1];
552 ratesArray[rate5_5s] = ratesArray[rate5_5l] = targetPowerCck.tPow2x[2];
553 ratesArray[rate11s] = ratesArray[rate11l] = targetPowerCck.tPow2x[3];
554
555 if (IS_CHAN_HT40(chan)) {
556 for (i = 0; i < ARRAY_SIZE(targetPowerHt40.tPow2x); i++) {
557 ratesArray[rateHt40_0 + i] =
558 targetPowerHt40.tPow2x[i];
559 }
560 ratesArray[rateDupOfdm] = targetPowerHt40.tPow2x[0];
561 ratesArray[rateDupCck] = targetPowerHt40.tPow2x[0];
562 ratesArray[rateExtOfdm] = targetPowerOfdmExt.tPow2x[0];
563 ratesArray[rateExtCck] = targetPowerCckExt.tPow2x[0];
564 }
Sujith180d674b2009-08-07 09:45:33 +0530565
566#undef CMP_TEST_GRP
Sujithb5aec952009-08-07 09:45:15 +0530567}
568
569static void ath9k_hw_4k_set_txpower(struct ath_hw *ah,
Sujithbf466fb2009-08-07 09:45:30 +0530570 struct ath9k_channel *chan,
571 u16 cfgCtl,
572 u8 twiceAntennaReduction,
573 u8 twiceMaxRegulatoryPower,
Felix Fietkaude40f312010-10-20 03:08:53 +0200574 u8 powerLimit, bool test)
Sujithb5aec952009-08-07 09:45:15 +0530575{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700576 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithb5aec952009-08-07 09:45:15 +0530577 struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
578 struct modal_eep_4k_header *pModal = &pEepData->modalHeader;
579 int16_t ratesArray[Ar5416RateSize];
Sujithb5aec952009-08-07 09:45:15 +0530580 u8 ht40PowerIncForPdadc = 2;
581 int i;
582
583 memset(ratesArray, 0, sizeof(ratesArray));
584
585 if ((pEepData->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
586 AR5416_EEP_MINOR_VER_2) {
587 ht40PowerIncForPdadc = pModal->ht40PowerIncForPdadc;
588 }
589
590 ath9k_hw_set_4k_power_per_rate_table(ah, chan,
Sujithbf466fb2009-08-07 09:45:30 +0530591 &ratesArray[0], cfgCtl,
592 twiceAntennaReduction,
593 twiceMaxRegulatoryPower,
594 powerLimit);
Sujithb5aec952009-08-07 09:45:15 +0530595
Felix Fietkaue832bf12011-07-27 15:01:03 +0200596 ath9k_hw_set_4k_power_cal_table(ah, chan);
Sujithb5aec952009-08-07 09:45:15 +0530597
Felix Fietkaude40f312010-10-20 03:08:53 +0200598 regulatory->max_power_level = 0;
Sujithb5aec952009-08-07 09:45:15 +0530599 for (i = 0; i < ARRAY_SIZE(ratesArray); i++) {
Felix Fietkau4ddfcd72010-12-12 00:51:08 +0100600 if (ratesArray[i] > MAX_RATE_POWER)
601 ratesArray[i] = MAX_RATE_POWER;
Felix Fietkaude40f312010-10-20 03:08:53 +0200602
603 if (ratesArray[i] > regulatory->max_power_level)
604 regulatory->max_power_level = ratesArray[i];
Sujithb5aec952009-08-07 09:45:15 +0530605 }
606
Felix Fietkaude40f312010-10-20 03:08:53 +0200607 if (test)
608 return;
Sujithbf466fb2009-08-07 09:45:30 +0530609
610 /* Update regulatory */
Sujithbf466fb2009-08-07 09:45:30 +0530611 i = rate6mb;
612 if (IS_CHAN_HT40(chan))
613 i = rateHt40_0;
614 else if (IS_CHAN_HT20(chan))
615 i = rateHt20_0;
616
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700617 regulatory->max_power_level = ratesArray[i];
Sujithbf466fb2009-08-07 09:45:30 +0530618
Felix Fietkau7a370812010-09-22 12:34:52 +0200619 if (AR_SREV_9280_20_OR_LATER(ah)) {
Sujithb5aec952009-08-07 09:45:15 +0530620 for (i = 0; i < Ar5416RateSize; i++)
Senthil Balasubramaniane41f0bf2009-09-18 15:08:20 +0530621 ratesArray[i] -= AR5416_PWR_TABLE_OFFSET_DB * 2;
Sujithb5aec952009-08-07 09:45:15 +0530622 }
623
Sujith7d0d0df2010-04-16 11:53:57 +0530624 ENABLE_REGWRITE_BUFFER(ah);
625
Sujithbf466fb2009-08-07 09:45:30 +0530626 /* OFDM power per rate */
Sujithb5aec952009-08-07 09:45:15 +0530627 REG_WRITE(ah, AR_PHY_POWER_TX_RATE1,
628 ATH9K_POW_SM(ratesArray[rate18mb], 24)
629 | ATH9K_POW_SM(ratesArray[rate12mb], 16)
630 | ATH9K_POW_SM(ratesArray[rate9mb], 8)
631 | ATH9K_POW_SM(ratesArray[rate6mb], 0));
632 REG_WRITE(ah, AR_PHY_POWER_TX_RATE2,
633 ATH9K_POW_SM(ratesArray[rate54mb], 24)
634 | ATH9K_POW_SM(ratesArray[rate48mb], 16)
635 | ATH9K_POW_SM(ratesArray[rate36mb], 8)
636 | ATH9K_POW_SM(ratesArray[rate24mb], 0));
637
Sujithbf466fb2009-08-07 09:45:30 +0530638 /* CCK power per rate */
639 REG_WRITE(ah, AR_PHY_POWER_TX_RATE3,
640 ATH9K_POW_SM(ratesArray[rate2s], 24)
641 | ATH9K_POW_SM(ratesArray[rate2l], 16)
642 | ATH9K_POW_SM(ratesArray[rateXr], 8)
643 | ATH9K_POW_SM(ratesArray[rate1l], 0));
644 REG_WRITE(ah, AR_PHY_POWER_TX_RATE4,
645 ATH9K_POW_SM(ratesArray[rate11s], 24)
646 | ATH9K_POW_SM(ratesArray[rate11l], 16)
647 | ATH9K_POW_SM(ratesArray[rate5_5s], 8)
648 | ATH9K_POW_SM(ratesArray[rate5_5l], 0));
Sujithb5aec952009-08-07 09:45:15 +0530649
Sujithbf466fb2009-08-07 09:45:30 +0530650 /* HT20 power per rate */
Sujithb5aec952009-08-07 09:45:15 +0530651 REG_WRITE(ah, AR_PHY_POWER_TX_RATE5,
652 ATH9K_POW_SM(ratesArray[rateHt20_3], 24)
653 | ATH9K_POW_SM(ratesArray[rateHt20_2], 16)
654 | ATH9K_POW_SM(ratesArray[rateHt20_1], 8)
655 | ATH9K_POW_SM(ratesArray[rateHt20_0], 0));
656 REG_WRITE(ah, AR_PHY_POWER_TX_RATE6,
657 ATH9K_POW_SM(ratesArray[rateHt20_7], 24)
658 | ATH9K_POW_SM(ratesArray[rateHt20_6], 16)
659 | ATH9K_POW_SM(ratesArray[rateHt20_5], 8)
660 | ATH9K_POW_SM(ratesArray[rateHt20_4], 0));
661
Sujithbf466fb2009-08-07 09:45:30 +0530662 /* HT40 power per rate */
Sujithb5aec952009-08-07 09:45:15 +0530663 if (IS_CHAN_HT40(chan)) {
664 REG_WRITE(ah, AR_PHY_POWER_TX_RATE7,
665 ATH9K_POW_SM(ratesArray[rateHt40_3] +
666 ht40PowerIncForPdadc, 24)
667 | ATH9K_POW_SM(ratesArray[rateHt40_2] +
668 ht40PowerIncForPdadc, 16)
669 | ATH9K_POW_SM(ratesArray[rateHt40_1] +
670 ht40PowerIncForPdadc, 8)
671 | ATH9K_POW_SM(ratesArray[rateHt40_0] +
672 ht40PowerIncForPdadc, 0));
673 REG_WRITE(ah, AR_PHY_POWER_TX_RATE8,
674 ATH9K_POW_SM(ratesArray[rateHt40_7] +
675 ht40PowerIncForPdadc, 24)
676 | ATH9K_POW_SM(ratesArray[rateHt40_6] +
677 ht40PowerIncForPdadc, 16)
678 | ATH9K_POW_SM(ratesArray[rateHt40_5] +
679 ht40PowerIncForPdadc, 8)
680 | ATH9K_POW_SM(ratesArray[rateHt40_4] +
681 ht40PowerIncForPdadc, 0));
Sujithb5aec952009-08-07 09:45:15 +0530682 REG_WRITE(ah, AR_PHY_POWER_TX_RATE9,
683 ATH9K_POW_SM(ratesArray[rateExtOfdm], 24)
684 | ATH9K_POW_SM(ratesArray[rateExtCck], 16)
685 | ATH9K_POW_SM(ratesArray[rateDupOfdm], 8)
686 | ATH9K_POW_SM(ratesArray[rateDupCck], 0));
687 }
Sujith7d0d0df2010-04-16 11:53:57 +0530688
689 REGWRITE_BUFFER_FLUSH(ah);
Sujithb5aec952009-08-07 09:45:15 +0530690}
691
692static void ath9k_hw_4k_set_addac(struct ath_hw *ah,
693 struct ath9k_channel *chan)
694{
695 struct modal_eep_4k_header *pModal;
696 struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
697 u8 biaslevel;
698
699 if (ah->hw_version.macVersion != AR_SREV_VERSION_9160)
700 return;
701
702 if (ah->eep_ops->get_eeprom_rev(ah) < AR5416_EEP_MINOR_VER_7)
703 return;
704
705 pModal = &eep->modalHeader;
706
707 if (pModal->xpaBiasLvl != 0xff) {
708 biaslevel = pModal->xpaBiasLvl;
709 INI_RA(&ah->iniAddac, 7, 1) =
710 (INI_RA(&ah->iniAddac, 7, 1) & (~0x18)) | biaslevel << 3;
711 }
712}
713
714static void ath9k_hw_4k_set_gain(struct ath_hw *ah,
715 struct modal_eep_4k_header *pModal,
716 struct ar5416_eeprom_4k *eep,
Sujitha37414a2009-08-07 09:45:19 +0530717 u8 txRxAttenLocal)
Sujithb5aec952009-08-07 09:45:15 +0530718{
Sujitha37414a2009-08-07 09:45:19 +0530719 REG_WRITE(ah, AR_PHY_SWITCH_CHAIN_0,
Sujithb5aec952009-08-07 09:45:15 +0530720 pModal->antCtrlChain[0]);
721
Sujitha37414a2009-08-07 09:45:19 +0530722 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0),
723 (REG_READ(ah, AR_PHY_TIMING_CTRL4(0)) &
Sujithb5aec952009-08-07 09:45:15 +0530724 ~(AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF |
725 AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF)) |
726 SM(pModal->iqCalICh[0], AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF) |
727 SM(pModal->iqCalQCh[0], AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF));
728
729 if ((eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
730 AR5416_EEP_MINOR_VER_3) {
731 txRxAttenLocal = pModal->txRxAttenCh[0];
732
Sujitha37414a2009-08-07 09:45:19 +0530733 REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
Sujithb5aec952009-08-07 09:45:15 +0530734 AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN, pModal->bswMargin[0]);
Sujitha37414a2009-08-07 09:45:19 +0530735 REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
Sujithb5aec952009-08-07 09:45:15 +0530736 AR_PHY_GAIN_2GHZ_XATTEN1_DB, pModal->bswAtten[0]);
Sujitha37414a2009-08-07 09:45:19 +0530737 REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
Sujithb5aec952009-08-07 09:45:15 +0530738 AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN,
739 pModal->xatten2Margin[0]);
Sujitha37414a2009-08-07 09:45:19 +0530740 REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
Sujithb5aec952009-08-07 09:45:15 +0530741 AR_PHY_GAIN_2GHZ_XATTEN2_DB, pModal->xatten2Db[0]);
742
743 /* Set the block 1 value to block 0 value */
744 REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
745 AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN,
746 pModal->bswMargin[0]);
747 REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
748 AR_PHY_GAIN_2GHZ_XATTEN1_DB, pModal->bswAtten[0]);
749 REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
750 AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN,
751 pModal->xatten2Margin[0]);
752 REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
753 AR_PHY_GAIN_2GHZ_XATTEN2_DB,
754 pModal->xatten2Db[0]);
755 }
756
Sujitha37414a2009-08-07 09:45:19 +0530757 REG_RMW_FIELD(ah, AR_PHY_RXGAIN,
Sujithb5aec952009-08-07 09:45:15 +0530758 AR9280_PHY_RXGAIN_TXRX_ATTEN, txRxAttenLocal);
Sujitha37414a2009-08-07 09:45:19 +0530759 REG_RMW_FIELD(ah, AR_PHY_RXGAIN,
Sujithb5aec952009-08-07 09:45:15 +0530760 AR9280_PHY_RXGAIN_TXRX_MARGIN, pModal->rxTxMarginCh[0]);
761
762 REG_RMW_FIELD(ah, AR_PHY_RXGAIN + 0x1000,
763 AR9280_PHY_RXGAIN_TXRX_ATTEN, txRxAttenLocal);
764 REG_RMW_FIELD(ah, AR_PHY_RXGAIN + 0x1000,
765 AR9280_PHY_RXGAIN_TXRX_MARGIN, pModal->rxTxMarginCh[0]);
Sujithb5aec952009-08-07 09:45:15 +0530766}
767
768/*
769 * Read EEPROM header info and program the device for correct operation
770 * given the channel value.
771 */
772static void ath9k_hw_4k_set_board_values(struct ath_hw *ah,
773 struct ath9k_channel *chan)
774{
775 struct modal_eep_4k_header *pModal;
776 struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
Rajkumar Manoharand88525e2011-04-06 21:42:52 +0530777 struct base_eep_header_4k *pBase = &eep->baseEepHeader;
Sujithb5aec952009-08-07 09:45:15 +0530778 u8 txRxAttenLocal;
779 u8 ob[5], db1[5], db2[5];
780 u8 ant_div_control1, ant_div_control2;
781 u32 regVal;
782
783 pModal = &eep->modalHeader;
784 txRxAttenLocal = 23;
785
Felix Fietkaudf3c8b22010-12-12 00:51:11 +0100786 REG_WRITE(ah, AR_PHY_SWITCH_COM, pModal->antCtrlCommon);
Sujithb5aec952009-08-07 09:45:15 +0530787
788 /* Single chain for 4K EEPROM*/
Sujitha37414a2009-08-07 09:45:19 +0530789 ath9k_hw_4k_set_gain(ah, pModal, eep, txRxAttenLocal);
Sujithb5aec952009-08-07 09:45:15 +0530790
791 /* Initialize Ant Diversity settings from EEPROM */
792 if (pModal->version >= 3) {
Sujith7f638452009-08-07 09:45:23 +0530793 ant_div_control1 = pModal->antdiv_ctl1;
794 ant_div_control2 = pModal->antdiv_ctl2;
795
796 regVal = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
797 regVal &= (~(AR_PHY_9285_ANT_DIV_CTL_ALL));
798
799 regVal |= SM(ant_div_control1,
800 AR_PHY_9285_ANT_DIV_CTL);
801 regVal |= SM(ant_div_control2,
802 AR_PHY_9285_ANT_DIV_ALT_LNACONF);
803 regVal |= SM((ant_div_control2 >> 2),
804 AR_PHY_9285_ANT_DIV_MAIN_LNACONF);
805 regVal |= SM((ant_div_control1 >> 1),
806 AR_PHY_9285_ANT_DIV_ALT_GAINTB);
807 regVal |= SM((ant_div_control1 >> 2),
808 AR_PHY_9285_ANT_DIV_MAIN_GAINTB);
809
810
811 REG_WRITE(ah, AR_PHY_MULTICHAIN_GAIN_CTL, regVal);
812 regVal = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
813 regVal = REG_READ(ah, AR_PHY_CCK_DETECT);
814 regVal &= (~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
815 regVal |= SM((ant_div_control1 >> 3),
816 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
817
818 REG_WRITE(ah, AR_PHY_CCK_DETECT, regVal);
819 regVal = REG_READ(ah, AR_PHY_CCK_DETECT);
Sujithb5aec952009-08-07 09:45:15 +0530820 }
821
822 if (pModal->version >= 2) {
Sujith7f638452009-08-07 09:45:23 +0530823 ob[0] = pModal->ob_0;
824 ob[1] = pModal->ob_1;
825 ob[2] = pModal->ob_2;
826 ob[3] = pModal->ob_3;
827 ob[4] = pModal->ob_4;
Sujithb5aec952009-08-07 09:45:15 +0530828
Sujith7f638452009-08-07 09:45:23 +0530829 db1[0] = pModal->db1_0;
830 db1[1] = pModal->db1_1;
831 db1[2] = pModal->db1_2;
832 db1[3] = pModal->db1_3;
833 db1[4] = pModal->db1_4;
Sujithb5aec952009-08-07 09:45:15 +0530834
Sujith7f638452009-08-07 09:45:23 +0530835 db2[0] = pModal->db2_0;
836 db2[1] = pModal->db2_1;
837 db2[2] = pModal->db2_2;
838 db2[3] = pModal->db2_3;
839 db2[4] = pModal->db2_4;
Sujithb5aec952009-08-07 09:45:15 +0530840 } else if (pModal->version == 1) {
Sujith7f638452009-08-07 09:45:23 +0530841 ob[0] = pModal->ob_0;
842 ob[1] = ob[2] = ob[3] = ob[4] = pModal->ob_1;
843 db1[0] = pModal->db1_0;
844 db1[1] = db1[2] = db1[3] = db1[4] = pModal->db1_1;
845 db2[0] = pModal->db2_0;
846 db2[1] = db2[2] = db2[3] = db2[4] = pModal->db2_1;
Sujithb5aec952009-08-07 09:45:15 +0530847 } else {
848 int i;
Sujith7f638452009-08-07 09:45:23 +0530849
Sujithb5aec952009-08-07 09:45:15 +0530850 for (i = 0; i < 5; i++) {
Sujith7f638452009-08-07 09:45:23 +0530851 ob[i] = pModal->ob_0;
852 db1[i] = pModal->db1_0;
853 db2[i] = pModal->db1_0;
Sujithb5aec952009-08-07 09:45:15 +0530854 }
855 }
856
857 if (AR_SREV_9271(ah)) {
858 ath9k_hw_analog_shift_rmw(ah,
859 AR9285_AN_RF2G3,
860 AR9271_AN_RF2G3_OB_cck,
861 AR9271_AN_RF2G3_OB_cck_S,
862 ob[0]);
863 ath9k_hw_analog_shift_rmw(ah,
864 AR9285_AN_RF2G3,
865 AR9271_AN_RF2G3_OB_psk,
866 AR9271_AN_RF2G3_OB_psk_S,
867 ob[1]);
868 ath9k_hw_analog_shift_rmw(ah,
869 AR9285_AN_RF2G3,
870 AR9271_AN_RF2G3_OB_qam,
871 AR9271_AN_RF2G3_OB_qam_S,
872 ob[2]);
873 ath9k_hw_analog_shift_rmw(ah,
874 AR9285_AN_RF2G3,
875 AR9271_AN_RF2G3_DB_1,
876 AR9271_AN_RF2G3_DB_1_S,
877 db1[0]);
878 ath9k_hw_analog_shift_rmw(ah,
879 AR9285_AN_RF2G4,
880 AR9271_AN_RF2G4_DB_2,
881 AR9271_AN_RF2G4_DB_2_S,
882 db2[0]);
883 } else {
884 ath9k_hw_analog_shift_rmw(ah,
885 AR9285_AN_RF2G3,
886 AR9285_AN_RF2G3_OB_0,
887 AR9285_AN_RF2G3_OB_0_S,
888 ob[0]);
889 ath9k_hw_analog_shift_rmw(ah,
890 AR9285_AN_RF2G3,
891 AR9285_AN_RF2G3_OB_1,
892 AR9285_AN_RF2G3_OB_1_S,
893 ob[1]);
894 ath9k_hw_analog_shift_rmw(ah,
895 AR9285_AN_RF2G3,
896 AR9285_AN_RF2G3_OB_2,
897 AR9285_AN_RF2G3_OB_2_S,
898 ob[2]);
899 ath9k_hw_analog_shift_rmw(ah,
900 AR9285_AN_RF2G3,
901 AR9285_AN_RF2G3_OB_3,
902 AR9285_AN_RF2G3_OB_3_S,
903 ob[3]);
904 ath9k_hw_analog_shift_rmw(ah,
905 AR9285_AN_RF2G3,
906 AR9285_AN_RF2G3_OB_4,
907 AR9285_AN_RF2G3_OB_4_S,
908 ob[4]);
909
910 ath9k_hw_analog_shift_rmw(ah,
911 AR9285_AN_RF2G3,
912 AR9285_AN_RF2G3_DB1_0,
913 AR9285_AN_RF2G3_DB1_0_S,
914 db1[0]);
915 ath9k_hw_analog_shift_rmw(ah,
916 AR9285_AN_RF2G3,
917 AR9285_AN_RF2G3_DB1_1,
918 AR9285_AN_RF2G3_DB1_1_S,
919 db1[1]);
920 ath9k_hw_analog_shift_rmw(ah,
921 AR9285_AN_RF2G3,
922 AR9285_AN_RF2G3_DB1_2,
923 AR9285_AN_RF2G3_DB1_2_S,
924 db1[2]);
925 ath9k_hw_analog_shift_rmw(ah,
926 AR9285_AN_RF2G4,
927 AR9285_AN_RF2G4_DB1_3,
928 AR9285_AN_RF2G4_DB1_3_S,
929 db1[3]);
930 ath9k_hw_analog_shift_rmw(ah,
931 AR9285_AN_RF2G4,
932 AR9285_AN_RF2G4_DB1_4,
933 AR9285_AN_RF2G4_DB1_4_S, db1[4]);
934
935 ath9k_hw_analog_shift_rmw(ah,
936 AR9285_AN_RF2G4,
937 AR9285_AN_RF2G4_DB2_0,
938 AR9285_AN_RF2G4_DB2_0_S,
939 db2[0]);
940 ath9k_hw_analog_shift_rmw(ah,
941 AR9285_AN_RF2G4,
942 AR9285_AN_RF2G4_DB2_1,
943 AR9285_AN_RF2G4_DB2_1_S,
944 db2[1]);
945 ath9k_hw_analog_shift_rmw(ah,
946 AR9285_AN_RF2G4,
947 AR9285_AN_RF2G4_DB2_2,
948 AR9285_AN_RF2G4_DB2_2_S,
949 db2[2]);
950 ath9k_hw_analog_shift_rmw(ah,
951 AR9285_AN_RF2G4,
952 AR9285_AN_RF2G4_DB2_3,
953 AR9285_AN_RF2G4_DB2_3_S,
954 db2[3]);
955 ath9k_hw_analog_shift_rmw(ah,
956 AR9285_AN_RF2G4,
957 AR9285_AN_RF2G4_DB2_4,
958 AR9285_AN_RF2G4_DB2_4_S,
959 db2[4]);
960 }
961
962
Sujithb5aec952009-08-07 09:45:15 +0530963 REG_RMW_FIELD(ah, AR_PHY_SETTLING, AR_PHY_SETTLING_SWITCH,
964 pModal->switchSettling);
965 REG_RMW_FIELD(ah, AR_PHY_DESIRED_SZ, AR_PHY_DESIRED_SZ_ADC,
966 pModal->adcDesiredSize);
967
968 REG_WRITE(ah, AR_PHY_RF_CTL4,
969 SM(pModal->txEndToXpaOff, AR_PHY_RF_CTL4_TX_END_XPAA_OFF) |
970 SM(pModal->txEndToXpaOff, AR_PHY_RF_CTL4_TX_END_XPAB_OFF) |
971 SM(pModal->txFrameToXpaOn, AR_PHY_RF_CTL4_FRAME_XPAA_ON) |
972 SM(pModal->txFrameToXpaOn, AR_PHY_RF_CTL4_FRAME_XPAB_ON));
973
974 REG_RMW_FIELD(ah, AR_PHY_RF_CTL3, AR_PHY_TX_END_TO_A2_RX_ON,
975 pModal->txEndToRxOn);
Luis R. Rodriguez0cab6552009-10-19 02:33:32 -0400976
977 if (AR_SREV_9271_10(ah))
978 REG_RMW_FIELD(ah, AR_PHY_RF_CTL3, AR_PHY_TX_END_TO_A2_RX_ON,
979 pModal->txEndToRxOn);
Sujithb5aec952009-08-07 09:45:15 +0530980 REG_RMW_FIELD(ah, AR_PHY_CCA, AR9280_PHY_CCA_THRESH62,
981 pModal->thresh62);
982 REG_RMW_FIELD(ah, AR_PHY_EXT_CCA0, AR_PHY_EXT_CCA0_THRESH62,
983 pModal->thresh62);
984
985 if ((eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
986 AR5416_EEP_MINOR_VER_2) {
987 REG_RMW_FIELD(ah, AR_PHY_RF_CTL2, AR_PHY_TX_END_DATA_START,
988 pModal->txFrameToDataStart);
989 REG_RMW_FIELD(ah, AR_PHY_RF_CTL2, AR_PHY_TX_END_PA_ON,
990 pModal->txFrameToPaOn);
991 }
992
993 if ((eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
994 AR5416_EEP_MINOR_VER_3) {
995 if (IS_CHAN_HT40(chan))
996 REG_RMW_FIELD(ah, AR_PHY_SETTLING,
997 AR_PHY_SETTLING_SWITCH,
998 pModal->swSettleHt40);
999 }
Rajkumar Manoharand88525e2011-04-06 21:42:52 +05301000 if (AR_SREV_9271(ah) || AR_SREV_9285(ah)) {
1001 u8 bb_desired_scale = (pModal->bb_scale_smrt_antenna &
1002 EEP_4K_BB_DESIRED_SCALE_MASK);
1003 if ((pBase->txGainType == 0) && (bb_desired_scale != 0)) {
1004 u32 pwrctrl, mask, clr;
1005
1006 mask = BIT(0)|BIT(5)|BIT(10)|BIT(15)|BIT(20)|BIT(25);
1007 pwrctrl = mask * bb_desired_scale;
1008 clr = mask * 0x1f;
1009 REG_RMW(ah, AR_PHY_TX_PWRCTRL8, pwrctrl, clr);
1010 REG_RMW(ah, AR_PHY_TX_PWRCTRL10, pwrctrl, clr);
1011 REG_RMW(ah, AR_PHY_CH0_TX_PWRCTRL12, pwrctrl, clr);
1012
1013 mask = BIT(0)|BIT(5)|BIT(15);
1014 pwrctrl = mask * bb_desired_scale;
1015 clr = mask * 0x1f;
1016 REG_RMW(ah, AR_PHY_TX_PWRCTRL9, pwrctrl, clr);
1017
1018 mask = BIT(0)|BIT(5);
1019 pwrctrl = mask * bb_desired_scale;
1020 clr = mask * 0x1f;
1021 REG_RMW(ah, AR_PHY_CH0_TX_PWRCTRL11, pwrctrl, clr);
1022 REG_RMW(ah, AR_PHY_CH0_TX_PWRCTRL13, pwrctrl, clr);
1023 }
1024 }
Sujithb5aec952009-08-07 09:45:15 +05301025}
1026
Sujithb5aec952009-08-07 09:45:15 +05301027static u16 ath9k_hw_4k_get_spur_channel(struct ath_hw *ah, u16 i, bool is2GHz)
1028{
1029#define EEP_MAP4K_SPURCHAN \
1030 (ah->eeprom.map4k.modalHeader.spurChans[i].spurChan)
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001031 struct ath_common *common = ath9k_hw_common(ah);
Sujithb5aec952009-08-07 09:45:15 +05301032
1033 u16 spur_val = AR_NO_SPUR;
1034
Joe Perches226afe62010-12-02 19:12:37 -08001035 ath_dbg(common, ATH_DBG_ANI,
1036 "Getting spur idx:%d is2Ghz:%d val:%x\n",
1037 i, is2GHz, ah->config.spurchans[i][is2GHz]);
Sujithb5aec952009-08-07 09:45:15 +05301038
1039 switch (ah->config.spurmode) {
1040 case SPUR_DISABLE:
1041 break;
1042 case SPUR_ENABLE_IOCTL:
1043 spur_val = ah->config.spurchans[i][is2GHz];
Joe Perches226afe62010-12-02 19:12:37 -08001044 ath_dbg(common, ATH_DBG_ANI,
1045 "Getting spur val from new loc. %d\n", spur_val);
Sujithb5aec952009-08-07 09:45:15 +05301046 break;
1047 case SPUR_ENABLE_EEPROM:
1048 spur_val = EEP_MAP4K_SPURCHAN;
1049 break;
1050 }
1051
1052 return spur_val;
1053
1054#undef EEP_MAP4K_SPURCHAN
1055}
1056
1057const struct eeprom_ops eep_4k_ops = {
1058 .check_eeprom = ath9k_hw_4k_check_eeprom,
1059 .get_eeprom = ath9k_hw_4k_get_eeprom,
1060 .fill_eeprom = ath9k_hw_4k_fill_eeprom,
1061 .get_eeprom_ver = ath9k_hw_4k_get_eeprom_ver,
1062 .get_eeprom_rev = ath9k_hw_4k_get_eeprom_rev,
Sujithb5aec952009-08-07 09:45:15 +05301063 .set_board_values = ath9k_hw_4k_set_board_values,
1064 .set_addac = ath9k_hw_4k_set_addac,
1065 .set_txpower = ath9k_hw_4k_set_txpower,
1066 .get_spur_channel = ath9k_hw_4k_get_spur_channel
1067};