blob: 2edd7445f4a33a526e4f2a989a5328486826bb99 [file] [log] [blame]
Johnny Kimc5c77ba2015-05-11 14:30:56 +09001#ifndef WILC_WLAN_H
2#define WILC_WLAN_H
3
Arnd Bergmann491880e2015-11-16 15:04:55 +01004#include <linux/types.h>
5
Leo Kim7cf241a2015-11-06 11:19:56 +09006#define ISWILC1000(id) ((id & 0xfffff000) == 0x100000 ? 1 : 0)
Arnd Bergmann491880e2015-11-16 15:04:55 +01007
Johnny Kimc5c77ba2015-05-11 14:30:56 +09008/********************************************
9 *
10 * Mac eth header length
11 *
12 ********************************************/
Leo Kim7cf241a2015-11-06 11:19:56 +090013#define DRIVER_HANDLER_SIZE 4
14#define MAX_MAC_HDR_LEN 26 /* QOS_MAC_HDR_LEN */
15#define SUB_MSDU_HEADER_LENGTH 14
16#define SNAP_HDR_LEN 8
17#define ETHERNET_HDR_LEN 14
18#define WORD_ALIGNMENT_PAD 0
Johnny Kimc5c77ba2015-05-11 14:30:56 +090019
Leo Kim7cf241a2015-11-06 11:19:56 +090020#define ETH_ETHERNET_HDR_OFFSET (MAX_MAC_HDR_LEN + \
21 SUB_MSDU_HEADER_LENGTH + \
22 SNAP_HDR_LEN - \
23 ETHERNET_HDR_LEN + \
24 WORD_ALIGNMENT_PAD)
Johnny Kimc5c77ba2015-05-11 14:30:56 +090025
Leo Kim7cf241a2015-11-06 11:19:56 +090026#define HOST_HDR_OFFSET 4
27#define ETHERNET_HDR_LEN 14
28#define IP_HDR_LEN 20
29#define IP_HDR_OFFSET ETHERNET_HDR_LEN
30#define UDP_HDR_OFFSET (IP_HDR_LEN + IP_HDR_OFFSET)
31#define UDP_HDR_LEN 8
32#define UDP_DATA_OFFSET (UDP_HDR_OFFSET + UDP_HDR_LEN)
33#define ETH_CONFIG_PKT_HDR_LEN UDP_DATA_OFFSET
Johnny Kimc5c77ba2015-05-11 14:30:56 +090034
Leo Kim7cf241a2015-11-06 11:19:56 +090035#define ETH_CONFIG_PKT_HDR_OFFSET (ETH_ETHERNET_HDR_OFFSET + \
36 ETH_CONFIG_PKT_HDR_LEN)
Johnny Kimc5c77ba2015-05-11 14:30:56 +090037
38/********************************************
39 *
Johnny Kimc5c77ba2015-05-11 14:30:56 +090040 * Register Defines
41 *
42 ********************************************/
Leo Kim7cf241a2015-11-06 11:19:56 +090043#define WILC_PERIPH_REG_BASE 0x1000
44#define WILC_CHANGING_VIR_IF 0x108c
45#define WILC_CHIPID WILC_PERIPH_REG_BASE
46#define WILC_GLB_RESET_0 (WILC_PERIPH_REG_BASE + 0x400)
47#define WILC_PIN_MUX_0 (WILC_PERIPH_REG_BASE + 0x408)
48#define WILC_HOST_TX_CTRL (WILC_PERIPH_REG_BASE + 0x6c)
49#define WILC_HOST_RX_CTRL_0 (WILC_PERIPH_REG_BASE + 0x70)
50#define WILC_HOST_RX_CTRL_1 (WILC_PERIPH_REG_BASE + 0x74)
51#define WILC_HOST_VMM_CTL (WILC_PERIPH_REG_BASE + 0x78)
52#define WILC_HOST_RX_CTRL (WILC_PERIPH_REG_BASE + 0x80)
53#define WILC_HOST_RX_EXTRA_SIZE (WILC_PERIPH_REG_BASE + 0x84)
54#define WILC_HOST_TX_CTRL_1 (WILC_PERIPH_REG_BASE + 0x88)
55#define WILC_MISC (WILC_PERIPH_REG_BASE + 0x428)
56#define WILC_INTR_REG_BASE (WILC_PERIPH_REG_BASE + 0xa00)
57#define WILC_INTR_ENABLE WILC_INTR_REG_BASE
58#define WILC_INTR2_ENABLE (WILC_INTR_REG_BASE + 4)
Johnny Kimc5c77ba2015-05-11 14:30:56 +090059
Leo Kim7cf241a2015-11-06 11:19:56 +090060#define WILC_INTR_POLARITY (WILC_INTR_REG_BASE + 0x10)
61#define WILC_INTR_TYPE (WILC_INTR_REG_BASE + 0x20)
62#define WILC_INTR_CLEAR (WILC_INTR_REG_BASE + 0x30)
63#define WILC_INTR_STATUS (WILC_INTR_REG_BASE + 0x40)
Johnny Kimc5c77ba2015-05-11 14:30:56 +090064
Leo Kim7cf241a2015-11-06 11:19:56 +090065#define WILC_VMM_TBL_SIZE 64
66#define WILC_VMM_TX_TBL_BASE 0x150400
67#define WILC_VMM_RX_TBL_BASE 0x150500
Johnny Kimc5c77ba2015-05-11 14:30:56 +090068
Leo Kim7cf241a2015-11-06 11:19:56 +090069#define WILC_VMM_BASE 0x150000
70#define WILC_VMM_CORE_CTL WILC_VMM_BASE
71#define WILC_VMM_TBL_CTL (WILC_VMM_BASE + 0x4)
72#define WILC_VMM_TBL_ENTRY (WILC_VMM_BASE + 0x8)
73#define WILC_VMM_TBL0_SIZE (WILC_VMM_BASE + 0xc)
74#define WILC_VMM_TO_HOST_SIZE (WILC_VMM_BASE + 0x10)
75#define WILC_VMM_CORE_CFG (WILC_VMM_BASE + 0x14)
76#define WILC_VMM_TBL_ACTIVE (WILC_VMM_BASE + 040)
77#define WILC_VMM_TBL_STATUS (WILC_VMM_BASE + 0x44)
Johnny Kimc5c77ba2015-05-11 14:30:56 +090078
Leo Kim7cf241a2015-11-06 11:19:56 +090079#define WILC_SPI_REG_BASE 0xe800
80#define WILC_SPI_CTL WILC_SPI_REG_BASE
81#define WILC_SPI_MASTER_DMA_ADDR (WILC_SPI_REG_BASE + 0x4)
82#define WILC_SPI_MASTER_DMA_COUNT (WILC_SPI_REG_BASE + 0x8)
83#define WILC_SPI_SLAVE_DMA_ADDR (WILC_SPI_REG_BASE + 0xc)
84#define WILC_SPI_SLAVE_DMA_COUNT (WILC_SPI_REG_BASE + 0x10)
85#define WILC_SPI_TX_MODE (WILC_SPI_REG_BASE + 0x20)
86#define WILC_SPI_PROTOCOL_CONFIG (WILC_SPI_REG_BASE + 0x24)
87#define WILC_SPI_INTR_CTL (WILC_SPI_REG_BASE + 0x2c)
Johnny Kimc5c77ba2015-05-11 14:30:56 +090088
Leo Kim7cf241a2015-11-06 11:19:56 +090089#define WILC_SPI_PROTOCOL_OFFSET (WILC_SPI_PROTOCOL_CONFIG - \
90 WILC_SPI_REG_BASE)
Johnny Kimc5c77ba2015-05-11 14:30:56 +090091
Leo Kim7cf241a2015-11-06 11:19:56 +090092#define WILC_AHB_DATA_MEM_BASE 0x30000
93#define WILC_AHB_SHARE_MEM_BASE 0xd0000
Johnny Kimc5c77ba2015-05-11 14:30:56 +090094
Leo Kim7cf241a2015-11-06 11:19:56 +090095#define WILC_VMM_TBL_RX_SHADOW_BASE WILC_AHB_SHARE_MEM_BASE
96#define WILC_VMM_TBL_RX_SHADOW_SIZE 256
Johnny Kimc5c77ba2015-05-11 14:30:56 +090097
Leo Kim7cf241a2015-11-06 11:19:56 +090098#define WILC_GP_REG_0 0x149c
99#define WILC_GP_REG_1 0x14a0
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900100
Leo Kim97c14e82015-11-06 11:19:57 +0900101#define WILC_HAVE_SDIO_IRQ_GPIO BIT(0)
102#define WILC_HAVE_USE_PMU BIT(1)
103#define WILC_HAVE_SLEEP_CLK_SRC_RTC BIT(2)
104#define WILC_HAVE_SLEEP_CLK_SRC_XO BIT(3)
105#define WILC_HAVE_EXT_PA_INV_TX_RX BIT(4)
106#define WILC_HAVE_LEGACY_RF_SETTINGS BIT(5)
107#define WILC_HAVE_XTAL_24 BIT(6)
108#define WILC_HAVE_DISABLE_WILC_UART BIT(7)
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900109
110/********************************************
111 *
112 * Wlan Defines
113 *
114 ********************************************/
Leo Kim7cf241a2015-11-06 11:19:56 +0900115#define WILC_CFG_PKT 1
116#define WILC_NET_PKT 0
117#define WILC_MGMT_PKT 2
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900118
Leo Kim7cf241a2015-11-06 11:19:56 +0900119#define WILC_CFG_SET 1
120#define WILC_CFG_QUERY 0
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900121
Leo Kim7cf241a2015-11-06 11:19:56 +0900122#define WILC_CFG_RSP 1
123#define WILC_CFG_RSP_STATUS 2
124#define WILC_CFG_RSP_SCAN 3
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900125
Arnd Bergmanne28e84d2015-11-16 15:05:07 +0100126#define WILC_PLL_TO_SDIO 4
127#define WILC_PLL_TO_SPI 2
Leo Kim7cf241a2015-11-06 11:19:56 +0900128#define ABORT_INT BIT(31)
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900129
130/*******************************************/
131/* E0 and later Interrupt flags. */
132/*******************************************/
133/*******************************************/
134/* E0 and later Interrupt flags. */
135/* IRQ Status word */
136/* 15:0 = DMA count in words. */
137/* 16: INT0 flag */
138/* 17: INT1 flag */
139/* 18: INT2 flag */
140/* 19: INT3 flag */
141/* 20: INT4 flag */
142/* 21: INT5 flag */
143/*******************************************/
Leo Kim7cf241a2015-11-06 11:19:56 +0900144#define IRG_FLAGS_OFFSET 16
145#define IRQ_DMA_WD_CNT_MASK ((1ul << IRG_FLAGS_OFFSET) - 1)
Leo Kim97c14e82015-11-06 11:19:57 +0900146#define INT_0 BIT(IRG_FLAGS_OFFSET)
147#define INT_1 BIT(IRG_FLAGS_OFFSET + 1)
148#define INT_2 BIT(IRG_FLAGS_OFFSET + 2)
149#define INT_3 BIT(IRG_FLAGS_OFFSET + 3)
150#define INT_4 BIT(IRG_FLAGS_OFFSET + 4)
151#define INT_5 BIT(IRG_FLAGS_OFFSET + 5)
Leo Kim7cf241a2015-11-06 11:19:56 +0900152#define MAX_NUM_INT 6
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900153
154/*******************************************/
155/* E0 and later Interrupt flags. */
156/* IRQ Clear word */
157/* 0: Clear INT0 */
158/* 1: Clear INT1 */
159/* 2: Clear INT2 */
160/* 3: Clear INT3 */
161/* 4: Clear INT4 */
162/* 5: Clear INT5 */
163/* 6: Select VMM table 1 */
164/* 7: Select VMM table 2 */
165/* 8: Enable VMM */
166/*******************************************/
Leo Kim7cf241a2015-11-06 11:19:56 +0900167#define CLR_INT0 BIT(0)
168#define CLR_INT1 BIT(1)
169#define CLR_INT2 BIT(2)
170#define CLR_INT3 BIT(3)
171#define CLR_INT4 BIT(4)
172#define CLR_INT5 BIT(5)
173#define SEL_VMM_TBL0 BIT(6)
174#define SEL_VMM_TBL1 BIT(7)
175#define EN_VMM BIT(8)
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900176
Leo Kim7cf241a2015-11-06 11:19:56 +0900177#define DATA_INT_EXT INT_0
178#define PLL_INT_EXT INT_1
179#define SLEEP_INT_EXT INT_2
180#define ALL_INT_EXT (DATA_INT_EXT | PLL_INT_EXT | SLEEP_INT_EXT)
181#define NUM_INT_EXT 3
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900182
Leo Kim7cf241a2015-11-06 11:19:56 +0900183#define DATA_INT_CLR CLR_INT0
184#define PLL_INT_CLR CLR_INT1
185#define SLEEP_INT_CLR CLR_INT2
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900186
Leo Kim7cf241a2015-11-06 11:19:56 +0900187#define ENABLE_RX_VMM (SEL_VMM_TBL1 | EN_VMM)
188#define ENABLE_TX_VMM (SEL_VMM_TBL0 | EN_VMM)
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900189/*time for expiring the semaphores of cfg packets*/
190#define CFG_PKTS_TIMEOUT 2000
191/********************************************
192 *
193 * Debug Type
194 *
195 ********************************************/
Chaehyun Limfbc2fe12015-09-15 14:06:16 +0900196typedef void (*wilc_debug_func)(u32, char *, ...);
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900197
198/********************************************
199 *
200 * Tx/Rx Queue Structure
201 *
202 ********************************************/
203
204struct txq_entry_t {
205 struct txq_entry_t *next;
206 struct txq_entry_t *prev;
207 int type;
Glen Leeb7193022015-12-21 14:18:07 +0900208 int tcp_pending_ack_idx;
Chaehyun Lim51e825f2015-09-15 14:06:14 +0900209 u8 *buffer;
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900210 int buffer_size;
211 void *priv;
212 int status;
213 void (*tx_complete_func)(void *, int);
214};
215
216struct rxq_entry_t {
217 struct rxq_entry_t *next;
Chaehyun Lim51e825f2015-09-15 14:06:14 +0900218 u8 *buffer;
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900219 int buffer_size;
220};
221
222/********************************************
223 *
224 * Host IF Structure
225 *
226 ********************************************/
Glen Lee9c800322015-11-06 18:40:22 +0900227struct wilc;
Leo Kim48d0aa92015-11-06 11:20:02 +0900228struct wilc_hif_func {
Glen Lee28b01ff2015-12-21 14:18:14 +0900229 int (*hif_init)(struct wilc *);
Glen Lee49dcd0d2015-11-18 15:11:26 +0900230 int (*hif_deinit)(struct wilc *);
231 int (*hif_read_reg)(struct wilc *, u32, u32 *);
232 int (*hif_write_reg)(struct wilc *, u32, u32);
233 int (*hif_block_rx)(struct wilc *, u32, u8 *, u32);
234 int (*hif_block_tx)(struct wilc *, u32, u8 *, u32);
Glen Lee49dcd0d2015-11-18 15:11:26 +0900235 int (*hif_read_int)(struct wilc *, u32 *);
236 int (*hif_clear_int_ext)(struct wilc *, u32);
237 int (*hif_read_size)(struct wilc *, u32 *);
238 int (*hif_block_tx_ext)(struct wilc *, u32, u8 *, u32);
239 int (*hif_block_rx_ext)(struct wilc *, u32, u8 *, u32);
240 int (*hif_sync_ext)(struct wilc *, int);
Arnd Bergmann5547c1f2015-11-16 15:05:06 +0100241 int (*enable_interrupt)(struct wilc *nic);
242 void (*disable_interrupt)(struct wilc *nic);
Leo Kim48d0aa92015-11-06 11:20:02 +0900243};
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900244
Arnd Bergmann7d37a4a2015-11-16 15:05:05 +0100245extern const struct wilc_hif_func wilc_hif_spi;
246extern const struct wilc_hif_func wilc_hif_sdio;
Arnd Bergmann491880e2015-11-16 15:04:55 +0100247
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900248/********************************************
249 *
250 * Configuration Structure
251 *
252 ********************************************/
253
Leo Kim7cf241a2015-11-06 11:19:56 +0900254#define MAX_CFG_FRAME_SIZE 1468
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900255
Leo Kim14cdc0a2015-11-06 11:19:59 +0900256struct wilc_cfg_frame {
Chaehyun Lim51e825f2015-09-15 14:06:14 +0900257 u8 ether_header[14];
258 u8 ip_header[20];
259 u8 udp_header[8];
260 u8 wid_header[8];
261 u8 frame[MAX_CFG_FRAME_SIZE];
Leo Kim14cdc0a2015-11-06 11:19:59 +0900262};
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900263
Leo Kimbcddd482015-11-06 11:20:01 +0900264struct wilc_cfg_rsp {
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900265 int type;
Chaehyun Limfbc2fe12015-09-15 14:06:16 +0900266 u32 seq_no;
Leo Kimbcddd482015-11-06 11:20:01 +0900267};
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900268
Arnd Bergmann491880e2015-11-16 15:04:55 +0100269struct wilc;
270
Arnd Bergmann562ed3f2015-11-16 15:05:10 +0100271int wilc_wlan_firmware_download(struct wilc *wilc, const u8 *buffer, u32 buffer_size);
272int wilc_wlan_start(struct wilc *);
273int wilc_wlan_stop(struct wilc *);
Glen Lee691bbd42015-10-27 18:28:02 +0900274int wilc_wlan_txq_add_net_pkt(struct net_device *dev, void *priv, u8 *buffer,
275 u32 buffer_size, wilc_tx_complete_func_t func);
Leo Kimb1d19292015-11-06 11:13:01 +0900276int wilc_wlan_handle_txq(struct net_device *dev, u32 *txq_count);
Arnd Bergmann562ed3f2015-11-16 15:05:10 +0100277void wilc_handle_isr(struct wilc *wilc);
Glen Lee2de7cbe2015-10-27 18:27:54 +0900278void wilc_wlan_cleanup(struct net_device *dev);
Glen Lee89758e12015-11-18 15:11:34 +0900279int wilc_wlan_cfg_set(struct wilc *wilc, int start, u32 wid, u8 *buffer,
280 u32 buffer_size, int commit, u32 drv_handler);
Glen Leed40c99c2015-11-18 15:11:35 +0900281int wilc_wlan_cfg_get(struct wilc *wilc, int start, u32 wid, int commit,
282 u32 drv_handler);
Glen Lee894de36b2015-10-01 16:03:42 +0900283int wilc_wlan_cfg_get_val(u32 wid, u8 *buffer, u32 buffer_size);
Glen Lee829c4772015-10-29 12:18:44 +0900284int wilc_wlan_txq_add_mgmt_pkt(struct net_device *dev, void *priv, u8 *buffer,
285 u32 buffer_size, wilc_tx_complete_func_t func);
Glen Lee00215dd2015-11-18 15:11:25 +0900286void wilc_chip_sleep_manually(struct wilc *wilc);
Arnd Bergmann491880e2015-11-16 15:04:55 +0100287
288void wilc_enable_tcp_ack_filter(bool value);
Arnd Bergmann562ed3f2015-11-16 15:05:10 +0100289int wilc_wlan_get_num_conn_ifcs(struct wilc *);
Arnd Bergmann491880e2015-11-16 15:04:55 +0100290int wilc_mac_xmit(struct sk_buff *skb, struct net_device *dev);
291
292int wilc_mac_open(struct net_device *ndev);
293int wilc_mac_close(struct net_device *ndev);
294
295int wilc_wlan_set_bssid(struct net_device *wilc_netdev, u8 *pBSSID);
296void WILC_WFI_p2p_rx(struct net_device *dev, u8 *buff, u32 size);
297
298extern bool wilc_enable_ps;
299
Johnny Kimc5c77ba2015-05-11 14:30:56 +0900300#endif