blob: a742297e3e94d57ffe8fc87cffa80b54010b9add [file] [log] [blame]
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001/*
2 * SuperH Ethernet device driver
3 *
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09004 * Copyright (C) 2006-2008 Nobuhiro Iwamatsu
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07005 * Copyright (C) 2008 Renesas Solutions Corp.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 * You should have received a copy of the GNU General Public License along with
16 * this program; if not, write to the Free Software Foundation, Inc.,
17 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18 *
19 * The full GNU General Public License is included in this distribution in
20 * the file called "COPYING".
21 */
22
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070023#include <linux/init.h>
24#include <linux/dma-mapping.h>
25#include <linux/etherdevice.h>
26#include <linux/delay.h>
27#include <linux/platform_device.h>
28#include <linux/mdio-bitbang.h>
29#include <linux/netdevice.h>
30#include <linux/phy.h>
31#include <linux/cache.h>
32#include <linux/io.h>
33
34#include "sh_eth.h"
35
Yoshinori Sato71557a32008-08-06 19:49:00 -040036/* CPU <-> EDMAC endian convert */
37static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
38{
39 switch (mdp->edmac_endian) {
40 case EDMAC_LITTLE_ENDIAN:
41 return cpu_to_le32(x);
42 case EDMAC_BIG_ENDIAN:
43 return cpu_to_be32(x);
44 }
45 return x;
46}
47
48static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
49{
50 switch (mdp->edmac_endian) {
51 case EDMAC_LITTLE_ENDIAN:
52 return le32_to_cpu(x);
53 case EDMAC_BIG_ENDIAN:
54 return be32_to_cpu(x);
55 }
56 return x;
57}
58
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070059/*
60 * Program the hardware MAC address from dev->dev_addr.
61 */
62static void update_mac_address(struct net_device *ndev)
63{
64 u32 ioaddr = ndev->base_addr;
65
66 ctrl_outl((ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
67 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]),
68 ioaddr + MAHR);
69 ctrl_outl((ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]),
70 ioaddr + MALR);
71}
72
73/*
74 * Get MAC address from SuperH MAC address register
75 *
76 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
77 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
78 * When you want use this device, you must set MAC address in bootloader.
79 *
80 */
81static void read_mac_address(struct net_device *ndev)
82{
83 u32 ioaddr = ndev->base_addr;
84
85 ndev->dev_addr[0] = (ctrl_inl(ioaddr + MAHR) >> 24);
86 ndev->dev_addr[1] = (ctrl_inl(ioaddr + MAHR) >> 16) & 0xFF;
87 ndev->dev_addr[2] = (ctrl_inl(ioaddr + MAHR) >> 8) & 0xFF;
88 ndev->dev_addr[3] = (ctrl_inl(ioaddr + MAHR) & 0xFF);
89 ndev->dev_addr[4] = (ctrl_inl(ioaddr + MALR) >> 8) & 0xFF;
90 ndev->dev_addr[5] = (ctrl_inl(ioaddr + MALR) & 0xFF);
91}
92
93struct bb_info {
94 struct mdiobb_ctrl ctrl;
95 u32 addr;
96 u32 mmd_msk;/* MMD */
97 u32 mdo_msk;
98 u32 mdi_msk;
99 u32 mdc_msk;
100};
101
102/* PHY bit set */
103static void bb_set(u32 addr, u32 msk)
104{
105 ctrl_outl(ctrl_inl(addr) | msk, addr);
106}
107
108/* PHY bit clear */
109static void bb_clr(u32 addr, u32 msk)
110{
111 ctrl_outl((ctrl_inl(addr) & ~msk), addr);
112}
113
114/* PHY bit read */
115static int bb_read(u32 addr, u32 msk)
116{
117 return (ctrl_inl(addr) & msk) != 0;
118}
119
120/* Data I/O pin control */
121static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
122{
123 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
124 if (bit)
125 bb_set(bitbang->addr, bitbang->mmd_msk);
126 else
127 bb_clr(bitbang->addr, bitbang->mmd_msk);
128}
129
130/* Set bit data*/
131static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
132{
133 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
134
135 if (bit)
136 bb_set(bitbang->addr, bitbang->mdo_msk);
137 else
138 bb_clr(bitbang->addr, bitbang->mdo_msk);
139}
140
141/* Get bit data*/
142static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
143{
144 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
145 return bb_read(bitbang->addr, bitbang->mdi_msk);
146}
147
148/* MDC pin control */
149static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
150{
151 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
152
153 if (bit)
154 bb_set(bitbang->addr, bitbang->mdc_msk);
155 else
156 bb_clr(bitbang->addr, bitbang->mdc_msk);
157}
158
159/* mdio bus control struct */
160static struct mdiobb_ops bb_ops = {
161 .owner = THIS_MODULE,
162 .set_mdc = sh_mdc_ctrl,
163 .set_mdio_dir = sh_mmd_ctrl,
164 .set_mdio_data = sh_set_mdio,
165 .get_mdio_data = sh_get_mdio,
166};
167
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900168/* Chip Reset */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700169static void sh_eth_reset(struct net_device *ndev)
170{
171 u32 ioaddr = ndev->base_addr;
172
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900173#if defined(CONFIG_CPU_SUBTYPE_SH7763)
174 int cnt = 100;
175
176 ctrl_outl(EDSR_ENALL, ioaddr + EDSR);
177 ctrl_outl(ctrl_inl(ioaddr + EDMR) | EDMR_SRST, ioaddr + EDMR);
178 while (cnt > 0) {
179 if (!(ctrl_inl(ioaddr + EDMR) & 0x3))
180 break;
181 mdelay(1);
182 cnt--;
183 }
184 if (cnt < 0)
185 printk(KERN_ERR "Device reset fail\n");
186
187 /* Table Init */
188 ctrl_outl(0x0, ioaddr + TDLAR);
189 ctrl_outl(0x0, ioaddr + TDFAR);
190 ctrl_outl(0x0, ioaddr + TDFXR);
191 ctrl_outl(0x0, ioaddr + TDFFR);
192 ctrl_outl(0x0, ioaddr + RDLAR);
193 ctrl_outl(0x0, ioaddr + RDFAR);
194 ctrl_outl(0x0, ioaddr + RDFXR);
195 ctrl_outl(0x0, ioaddr + RDFFR);
196#else
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700197 ctrl_outl(ctrl_inl(ioaddr + EDMR) | EDMR_SRST, ioaddr + EDMR);
198 mdelay(3);
199 ctrl_outl(ctrl_inl(ioaddr + EDMR) & ~EDMR_SRST, ioaddr + EDMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900200#endif
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700201}
202
203/* free skb and descriptor buffer */
204static void sh_eth_ring_free(struct net_device *ndev)
205{
206 struct sh_eth_private *mdp = netdev_priv(ndev);
207 int i;
208
209 /* Free Rx skb ringbuffer */
210 if (mdp->rx_skbuff) {
211 for (i = 0; i < RX_RING_SIZE; i++) {
212 if (mdp->rx_skbuff[i])
213 dev_kfree_skb(mdp->rx_skbuff[i]);
214 }
215 }
216 kfree(mdp->rx_skbuff);
217
218 /* Free Tx skb ringbuffer */
219 if (mdp->tx_skbuff) {
220 for (i = 0; i < TX_RING_SIZE; i++) {
221 if (mdp->tx_skbuff[i])
222 dev_kfree_skb(mdp->tx_skbuff[i]);
223 }
224 }
225 kfree(mdp->tx_skbuff);
226}
227
228/* format skb and descriptor buffer */
229static void sh_eth_ring_format(struct net_device *ndev)
230{
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900231 u32 ioaddr = ndev->base_addr, reserve = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700232 struct sh_eth_private *mdp = netdev_priv(ndev);
233 int i;
234 struct sk_buff *skb;
235 struct sh_eth_rxdesc *rxdesc = NULL;
236 struct sh_eth_txdesc *txdesc = NULL;
237 int rx_ringsize = sizeof(*rxdesc) * RX_RING_SIZE;
238 int tx_ringsize = sizeof(*txdesc) * TX_RING_SIZE;
239
240 mdp->cur_rx = mdp->cur_tx = 0;
241 mdp->dirty_rx = mdp->dirty_tx = 0;
242
243 memset(mdp->rx_ring, 0, rx_ringsize);
244
245 /* build Rx ring buffer */
246 for (i = 0; i < RX_RING_SIZE; i++) {
247 /* skb */
248 mdp->rx_skbuff[i] = NULL;
249 skb = dev_alloc_skb(mdp->rx_buf_sz);
250 mdp->rx_skbuff[i] = skb;
251 if (skb == NULL)
252 break;
Yoshihiro Shimodae88aae72009-05-24 23:52:35 +0000253 dma_map_single(&ndev->dev, skb->tail, mdp->rx_buf_sz,
254 DMA_FROM_DEVICE);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900255 skb->dev = ndev; /* Mark as being used by this device. */
256#if defined(CONFIG_CPU_SUBTYPE_SH7763)
257 reserve = SH7763_SKB_ALIGN
258 - ((uint32_t)skb->data & (SH7763_SKB_ALIGN-1));
259 if (reserve)
260 skb_reserve(skb, reserve);
261#else
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700262 skb_reserve(skb, RX_OFFSET);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900263#endif
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700264 /* RX descriptor */
265 rxdesc = &mdp->rx_ring[i];
266 rxdesc->addr = (u32)skb->data & ~0x3UL;
Yoshinori Sato71557a32008-08-06 19:49:00 -0400267 rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700268
269 /* The size of the buffer is 16 byte boundary. */
270 rxdesc->buffer_length = (mdp->rx_buf_sz + 16) & ~0x0F;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900271 /* Rx descriptor address set */
272 if (i == 0) {
273 ctrl_outl((u32)rxdesc, ioaddr + RDLAR);
274#if defined(CONFIG_CPU_SUBTYPE_SH7763)
275 ctrl_outl((u32)rxdesc, ioaddr + RDFAR);
276#endif
277 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700278 }
279
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900280 /* Rx descriptor address set */
281#if defined(CONFIG_CPU_SUBTYPE_SH7763)
282 ctrl_outl((u32)rxdesc, ioaddr + RDFXR);
283 ctrl_outl(0x1, ioaddr + RDFFR);
284#endif
285
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700286 mdp->dirty_rx = (u32) (i - RX_RING_SIZE);
287
288 /* Mark the last entry as wrapping the ring. */
Yoshinori Sato71557a32008-08-06 19:49:00 -0400289 rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700290
291 memset(mdp->tx_ring, 0, tx_ringsize);
292
293 /* build Tx ring buffer */
294 for (i = 0; i < TX_RING_SIZE; i++) {
295 mdp->tx_skbuff[i] = NULL;
296 txdesc = &mdp->tx_ring[i];
Yoshinori Sato71557a32008-08-06 19:49:00 -0400297 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700298 txdesc->buffer_length = 0;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900299 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -0400300 /* Tx descriptor address set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900301 ctrl_outl((u32)txdesc, ioaddr + TDLAR);
302#if defined(CONFIG_CPU_SUBTYPE_SH7763)
303 ctrl_outl((u32)txdesc, ioaddr + TDFAR);
304#endif
305 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700306 }
307
Yoshinori Sato71557a32008-08-06 19:49:00 -0400308 /* Tx descriptor address set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900309#if defined(CONFIG_CPU_SUBTYPE_SH7763)
310 ctrl_outl((u32)txdesc, ioaddr + TDFXR);
311 ctrl_outl(0x1, ioaddr + TDFFR);
312#endif
313
Yoshinori Sato71557a32008-08-06 19:49:00 -0400314 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700315}
316
317/* Get skb and descriptor buffer */
318static int sh_eth_ring_init(struct net_device *ndev)
319{
320 struct sh_eth_private *mdp = netdev_priv(ndev);
321 int rx_ringsize, tx_ringsize, ret = 0;
322
323 /*
324 * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
325 * card needs room to do 8 byte alignment, +2 so we can reserve
326 * the first 2 bytes, and +16 gets room for the status word from the
327 * card.
328 */
329 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
330 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
331
332 /* Allocate RX and TX skb rings */
333 mdp->rx_skbuff = kmalloc(sizeof(*mdp->rx_skbuff) * RX_RING_SIZE,
334 GFP_KERNEL);
335 if (!mdp->rx_skbuff) {
336 printk(KERN_ERR "%s: Cannot allocate Rx skb\n", ndev->name);
337 ret = -ENOMEM;
338 return ret;
339 }
340
341 mdp->tx_skbuff = kmalloc(sizeof(*mdp->tx_skbuff) * TX_RING_SIZE,
342 GFP_KERNEL);
343 if (!mdp->tx_skbuff) {
344 printk(KERN_ERR "%s: Cannot allocate Tx skb\n", ndev->name);
345 ret = -ENOMEM;
346 goto skb_ring_free;
347 }
348
349 /* Allocate all Rx descriptors. */
350 rx_ringsize = sizeof(struct sh_eth_rxdesc) * RX_RING_SIZE;
351 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
352 GFP_KERNEL);
353
354 if (!mdp->rx_ring) {
355 printk(KERN_ERR "%s: Cannot allocate Rx Ring (size %d bytes)\n",
356 ndev->name, rx_ringsize);
357 ret = -ENOMEM;
358 goto desc_ring_free;
359 }
360
361 mdp->dirty_rx = 0;
362
363 /* Allocate all Tx descriptors. */
364 tx_ringsize = sizeof(struct sh_eth_txdesc) * TX_RING_SIZE;
365 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
366 GFP_KERNEL);
367 if (!mdp->tx_ring) {
368 printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
369 ndev->name, tx_ringsize);
370 ret = -ENOMEM;
371 goto desc_ring_free;
372 }
373 return ret;
374
375desc_ring_free:
376 /* free DMA buffer */
377 dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
378
379skb_ring_free:
380 /* Free Rx and Tx skb ring buffer */
381 sh_eth_ring_free(ndev);
382
383 return ret;
384}
385
386static int sh_eth_dev_init(struct net_device *ndev)
387{
388 int ret = 0;
389 struct sh_eth_private *mdp = netdev_priv(ndev);
390 u32 ioaddr = ndev->base_addr;
391 u_int32_t rx_int_var, tx_int_var;
392 u32 val;
393
394 /* Soft Reset */
395 sh_eth_reset(ndev);
396
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900397 /* Descriptor format */
398 sh_eth_ring_format(ndev);
399 ctrl_outl(RPADIR_INIT, ioaddr + RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700400
401 /* all sh_eth int mask */
402 ctrl_outl(0, ioaddr + EESIPR);
403
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900404#if defined(CONFIG_CPU_SUBTYPE_SH7763)
405 ctrl_outl(EDMR_EL, ioaddr + EDMR);
406#else
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700407 ctrl_outl(0, ioaddr + EDMR); /* Endian change */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900408#endif
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700409
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900410 /* FIFO size set */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700411 ctrl_outl((FIFO_SIZE_T | FIFO_SIZE_R), ioaddr + FDR);
412 ctrl_outl(0, ioaddr + TFTR);
413
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900414 /* Frame recv control */
Nobuhiro Iwamatsu0caa1162008-06-18 18:32:09 +0900415 ctrl_outl(0, ioaddr + RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700416
417 rx_int_var = mdp->rx_int_var = DESC_I_RINT8 | DESC_I_RINT5;
418 tx_int_var = mdp->tx_int_var = DESC_I_TINT2;
419 ctrl_outl(rx_int_var | tx_int_var, ioaddr + TRSCER);
420
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900421#if defined(CONFIG_CPU_SUBTYPE_SH7763)
422 /* Burst sycle set */
423 ctrl_outl(0x800, ioaddr + BCULR);
424#endif
425
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700426 ctrl_outl((FIFO_F_D_RFF | FIFO_F_D_RFD), ioaddr + FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900427
428#if !defined(CONFIG_CPU_SUBTYPE_SH7763)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700429 ctrl_outl(0, ioaddr + TRIMD);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900430#endif
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700431
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900432 /* Recv frame limit set register */
433 ctrl_outl(RFLR_VALUE, ioaddr + RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700434
435 ctrl_outl(ctrl_inl(ioaddr + EESR), ioaddr + EESR);
436 ctrl_outl((DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff), ioaddr + EESIPR);
437
438 /* PAUSE Prohibition */
439 val = (ctrl_inl(ioaddr + ECMR) & ECMR_DM) |
440 ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
441
442 ctrl_outl(val, ioaddr + ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900443
444 /* E-MAC Status Register clear */
445 ctrl_outl(ECSR_INIT, ioaddr + ECSR);
446
447 /* E-MAC Interrupt Enable register */
448 ctrl_outl(ECSIPR_INIT, ioaddr + ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700449
450 /* Set MAC address */
451 update_mac_address(ndev);
452
453 /* mask reset */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900454#if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7763)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700455 ctrl_outl(APR_AP, ioaddr + APR);
456 ctrl_outl(MPR_MP, ioaddr + MPR);
457 ctrl_outl(TPAUSER_UNLIMITED, ioaddr + TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900458#endif
459#if defined(CONFIG_CPU_SUBTYPE_SH7710)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700460 ctrl_outl(BCFR_UNLIMITED, ioaddr + BCFR);
461#endif
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900462
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700463 /* Setting the Rx mode will start the Rx process. */
464 ctrl_outl(EDRRR_R, ioaddr + EDRRR);
465
466 netif_start_queue(ndev);
467
468 return ret;
469}
470
471/* free Tx skb function */
472static int sh_eth_txfree(struct net_device *ndev)
473{
474 struct sh_eth_private *mdp = netdev_priv(ndev);
475 struct sh_eth_txdesc *txdesc;
476 int freeNum = 0;
477 int entry = 0;
478
479 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
480 entry = mdp->dirty_tx % TX_RING_SIZE;
481 txdesc = &mdp->tx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -0400482 if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700483 break;
484 /* Free the original skb. */
485 if (mdp->tx_skbuff[entry]) {
486 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
487 mdp->tx_skbuff[entry] = NULL;
488 freeNum++;
489 }
Yoshinori Sato71557a32008-08-06 19:49:00 -0400490 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700491 if (entry >= TX_RING_SIZE - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -0400492 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700493
494 mdp->stats.tx_packets++;
495 mdp->stats.tx_bytes += txdesc->buffer_length;
496 }
497 return freeNum;
498}
499
500/* Packet receive function */
501static int sh_eth_rx(struct net_device *ndev)
502{
503 struct sh_eth_private *mdp = netdev_priv(ndev);
504 struct sh_eth_rxdesc *rxdesc;
505
506 int entry = mdp->cur_rx % RX_RING_SIZE;
507 int boguscnt = (mdp->dirty_rx + RX_RING_SIZE) - mdp->cur_rx;
508 struct sk_buff *skb;
509 u16 pkt_len = 0;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900510 u32 desc_status, reserve = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700511
512 rxdesc = &mdp->rx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -0400513 while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
514 desc_status = edmac_to_cpu(mdp, rxdesc->status);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700515 pkt_len = rxdesc->frame_length;
516
517 if (--boguscnt < 0)
518 break;
519
520 if (!(desc_status & RDFEND))
521 mdp->stats.rx_length_errors++;
522
523 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
524 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
525 mdp->stats.rx_errors++;
526 if (desc_status & RD_RFS1)
527 mdp->stats.rx_crc_errors++;
528 if (desc_status & RD_RFS2)
529 mdp->stats.rx_frame_errors++;
530 if (desc_status & RD_RFS3)
531 mdp->stats.rx_length_errors++;
532 if (desc_status & RD_RFS4)
533 mdp->stats.rx_length_errors++;
534 if (desc_status & RD_RFS6)
535 mdp->stats.rx_missed_errors++;
536 if (desc_status & RD_RFS10)
537 mdp->stats.rx_over_errors++;
538 } else {
539 swaps((char *)(rxdesc->addr & ~0x3), pkt_len + 2);
540 skb = mdp->rx_skbuff[entry];
541 mdp->rx_skbuff[entry] = NULL;
542 skb_put(skb, pkt_len);
543 skb->protocol = eth_type_trans(skb, ndev);
544 netif_rx(skb);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700545 mdp->stats.rx_packets++;
546 mdp->stats.rx_bytes += pkt_len;
547 }
Yoshinori Sato71557a32008-08-06 19:49:00 -0400548 rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700549 entry = (++mdp->cur_rx) % RX_RING_SIZE;
550 }
551
552 /* Refill the Rx ring buffers. */
553 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
554 entry = mdp->dirty_rx % RX_RING_SIZE;
555 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900556 /* The size of the buffer is 16 byte boundary. */
557 rxdesc->buffer_length = (mdp->rx_buf_sz + 16) & ~0x0F;
558
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700559 if (mdp->rx_skbuff[entry] == NULL) {
560 skb = dev_alloc_skb(mdp->rx_buf_sz);
561 mdp->rx_skbuff[entry] = skb;
562 if (skb == NULL)
563 break; /* Better luck next round. */
Yoshihiro Shimodae88aae72009-05-24 23:52:35 +0000564 dma_map_single(&ndev->dev, skb->tail, mdp->rx_buf_sz,
565 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700566 skb->dev = ndev;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900567#if defined(CONFIG_CPU_SUBTYPE_SH7763)
568 reserve = SH7763_SKB_ALIGN
569 - ((uint32_t)skb->data & (SH7763_SKB_ALIGN-1));
570 if (reserve)
571 skb_reserve(skb, reserve);
572#else
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700573 skb_reserve(skb, RX_OFFSET);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900574#endif
575 skb->ip_summed = CHECKSUM_NONE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700576 rxdesc->addr = (u32)skb->data & ~0x3UL;
577 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700578 if (entry >= RX_RING_SIZE - 1)
579 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -0400580 cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700581 else
582 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -0400583 cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700584 }
585
586 /* Restart Rx engine if stopped. */
587 /* If we don't need to check status, don't. -KDU */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900588 if (!(ctrl_inl(ndev->base_addr + EDRRR) & EDRRR_R))
589 ctrl_outl(EDRRR_R, ndev->base_addr + EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700590
591 return 0;
592}
593
594/* error control function */
595static void sh_eth_error(struct net_device *ndev, int intr_status)
596{
597 struct sh_eth_private *mdp = netdev_priv(ndev);
598 u32 ioaddr = ndev->base_addr;
599 u32 felic_stat;
600
601 if (intr_status & EESR_ECI) {
602 felic_stat = ctrl_inl(ioaddr + ECSR);
603 ctrl_outl(felic_stat, ioaddr + ECSR); /* clear int */
604 if (felic_stat & ECSR_ICD)
605 mdp->stats.tx_carrier_errors++;
606 if (felic_stat & ECSR_LCHNG) {
607 /* Link Changed */
608 u32 link_stat = (ctrl_inl(ioaddr + PSR));
609 if (!(link_stat & PHY_ST_LINK)) {
610 /* Link Down : disable tx and rx */
611 ctrl_outl(ctrl_inl(ioaddr + ECMR) &
612 ~(ECMR_RE | ECMR_TE), ioaddr + ECMR);
613 } else {
614 /* Link Up */
615 ctrl_outl(ctrl_inl(ioaddr + EESIPR) &
616 ~DMAC_M_ECI, ioaddr + EESIPR);
617 /*clear int */
618 ctrl_outl(ctrl_inl(ioaddr + ECSR),
619 ioaddr + ECSR);
620 ctrl_outl(ctrl_inl(ioaddr + EESIPR) |
621 DMAC_M_ECI, ioaddr + EESIPR);
622 /* enable tx and rx */
623 ctrl_outl(ctrl_inl(ioaddr + ECMR) |
624 (ECMR_RE | ECMR_TE), ioaddr + ECMR);
625 }
626 }
627 }
628
629 if (intr_status & EESR_TWB) {
630 /* Write buck end. unused write back interrupt */
631 if (intr_status & EESR_TABT) /* Transmit Abort int */
632 mdp->stats.tx_aborted_errors++;
633 }
634
635 if (intr_status & EESR_RABT) {
636 /* Receive Abort int */
637 if (intr_status & EESR_RFRMER) {
638 /* Receive Frame Overflow int */
639 mdp->stats.rx_frame_errors++;
640 printk(KERN_ERR "Receive Frame Overflow\n");
641 }
642 }
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900643#if !defined(CONFIG_CPU_SUBTYPE_SH7763)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700644 if (intr_status & EESR_ADE) {
645 if (intr_status & EESR_TDE) {
646 if (intr_status & EESR_TFE)
647 mdp->stats.tx_fifo_errors++;
648 }
649 }
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900650#endif
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700651
652 if (intr_status & EESR_RDE) {
653 /* Receive Descriptor Empty int */
654 mdp->stats.rx_over_errors++;
655
656 if (ctrl_inl(ioaddr + EDRRR) ^ EDRRR_R)
657 ctrl_outl(EDRRR_R, ioaddr + EDRRR);
658 printk(KERN_ERR "Receive Descriptor Empty\n");
659 }
660 if (intr_status & EESR_RFE) {
661 /* Receive FIFO Overflow int */
662 mdp->stats.rx_fifo_errors++;
663 printk(KERN_ERR "Receive FIFO Overflow\n");
664 }
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900665 if (intr_status & (EESR_TWB | EESR_TABT |
666#if !defined(CONFIG_CPU_SUBTYPE_SH7763)
667 EESR_ADE |
668#endif
669 EESR_TDE | EESR_TFE)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700670 /* Tx error */
671 u32 edtrr = ctrl_inl(ndev->base_addr + EDTRR);
672 /* dmesg */
673 printk(KERN_ERR "%s:TX error. status=%8.8x cur_tx=%8.8x ",
674 ndev->name, intr_status, mdp->cur_tx);
675 printk(KERN_ERR "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
676 mdp->dirty_tx, (u32) ndev->state, edtrr);
677 /* dirty buffer free */
678 sh_eth_txfree(ndev);
679
680 /* SH7712 BUG */
681 if (edtrr ^ EDTRR_TRNS) {
682 /* tx dma start */
683 ctrl_outl(EDTRR_TRNS, ndev->base_addr + EDTRR);
684 }
685 /* wakeup */
686 netif_wake_queue(ndev);
687 }
688}
689
690static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
691{
692 struct net_device *ndev = netdev;
693 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +0000694 irqreturn_t ret = IRQ_NONE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700695 u32 ioaddr, boguscnt = RX_RING_SIZE;
696 u32 intr_status = 0;
697
698 ioaddr = ndev->base_addr;
699 spin_lock(&mdp->lock);
700
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900701 /* Get interrpt stat */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700702 intr_status = ctrl_inl(ioaddr + EESR);
703 /* Clear interrupt */
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +0000704 if (intr_status & (EESR_FRC | EESR_RMAF | EESR_RRF |
705 EESR_RTLF | EESR_RTSF | EESR_PRE | EESR_CERF |
706 TX_CHECK | EESR_ERR_CHECK)) {
707 ctrl_outl(intr_status, ioaddr + EESR);
708 ret = IRQ_HANDLED;
709 } else
710 goto other_irq;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700711
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900712 if (intr_status & (EESR_FRC | /* Frame recv*/
713 EESR_RMAF | /* Multi cast address recv*/
714 EESR_RRF | /* Bit frame recv */
715 EESR_RTLF | /* Long frame recv*/
716 EESR_RTSF | /* short frame recv */
717 EESR_PRE | /* PHY-LSI recv error */
718 EESR_CERF)){ /* recv frame CRC error */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700719 sh_eth_rx(ndev);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900720 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700721
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900722 /* Tx Check */
723 if (intr_status & TX_CHECK) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700724 sh_eth_txfree(ndev);
725 netif_wake_queue(ndev);
726 }
727
728 if (intr_status & EESR_ERR_CHECK)
729 sh_eth_error(ndev, intr_status);
730
731 if (--boguscnt < 0) {
732 printk(KERN_WARNING
733 "%s: Too much work at interrupt, status=0x%4.4x.\n",
734 ndev->name, intr_status);
735 }
736
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +0000737other_irq:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700738 spin_unlock(&mdp->lock);
739
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +0000740 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700741}
742
743static void sh_eth_timer(unsigned long data)
744{
745 struct net_device *ndev = (struct net_device *)data;
746 struct sh_eth_private *mdp = netdev_priv(ndev);
747
748 mod_timer(&mdp->timer, jiffies + (10 * HZ));
749}
750
751/* PHY state control function */
752static void sh_eth_adjust_link(struct net_device *ndev)
753{
754 struct sh_eth_private *mdp = netdev_priv(ndev);
755 struct phy_device *phydev = mdp->phydev;
756 u32 ioaddr = ndev->base_addr;
757 int new_state = 0;
758
759 if (phydev->link != PHY_DOWN) {
760 if (phydev->duplex != mdp->duplex) {
761 new_state = 1;
762 mdp->duplex = phydev->duplex;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900763#if defined(CONFIG_CPU_SUBTYPE_SH7763)
764 if (mdp->duplex) { /* FULL */
765 ctrl_outl(ctrl_inl(ioaddr + ECMR) | ECMR_DM,
766 ioaddr + ECMR);
767 } else { /* Half */
768 ctrl_outl(ctrl_inl(ioaddr + ECMR) & ~ECMR_DM,
769 ioaddr + ECMR);
770 }
771#endif
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700772 }
773
774 if (phydev->speed != mdp->speed) {
775 new_state = 1;
776 mdp->speed = phydev->speed;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900777#if defined(CONFIG_CPU_SUBTYPE_SH7763)
778 switch (mdp->speed) {
779 case 10: /* 10BASE */
780 ctrl_outl(GECMR_10, ioaddr + GECMR); break;
781 case 100:/* 100BASE */
782 ctrl_outl(GECMR_100, ioaddr + GECMR); break;
783 case 1000: /* 1000BASE */
784 ctrl_outl(GECMR_1000, ioaddr + GECMR); break;
785 default:
786 break;
787 }
788#endif
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700789 }
790 if (mdp->link == PHY_DOWN) {
791 ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_TXF)
792 | ECMR_DM, ioaddr + ECMR);
793 new_state = 1;
794 mdp->link = phydev->link;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700795 }
796 } else if (mdp->link) {
797 new_state = 1;
798 mdp->link = PHY_DOWN;
799 mdp->speed = 0;
800 mdp->duplex = -1;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700801 }
802
803 if (new_state)
804 phy_print_status(phydev);
805}
806
807/* PHY init function */
808static int sh_eth_phy_init(struct net_device *ndev)
809{
810 struct sh_eth_private *mdp = netdev_priv(ndev);
811 char phy_id[BUS_ID_SIZE];
812 struct phy_device *phydev = NULL;
813
Kay Sieversfb28ad32008-11-10 13:55:14 -0800814 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700815 mdp->mii_bus->id , mdp->phy_id);
816
817 mdp->link = PHY_DOWN;
818 mdp->speed = 0;
819 mdp->duplex = -1;
820
821 /* Try connect to PHY */
822 phydev = phy_connect(ndev, phy_id, &sh_eth_adjust_link,
823 0, PHY_INTERFACE_MODE_MII);
824 if (IS_ERR(phydev)) {
825 dev_err(&ndev->dev, "phy_connect failed\n");
826 return PTR_ERR(phydev);
827 }
828 dev_info(&ndev->dev, "attached phy %i to driver %s\n",
829 phydev->addr, phydev->drv->name);
830
831 mdp->phydev = phydev;
832
833 return 0;
834}
835
836/* PHY control start function */
837static int sh_eth_phy_start(struct net_device *ndev)
838{
839 struct sh_eth_private *mdp = netdev_priv(ndev);
840 int ret;
841
842 ret = sh_eth_phy_init(ndev);
843 if (ret)
844 return ret;
845
846 /* reset phy - this also wakes it from PDOWN */
847 phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
848 phy_start(mdp->phydev);
849
850 return 0;
851}
852
853/* network device open function */
854static int sh_eth_open(struct net_device *ndev)
855{
856 int ret = 0;
857 struct sh_eth_private *mdp = netdev_priv(ndev);
858
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +0000859 ret = request_irq(ndev->irq, &sh_eth_interrupt,
860#if defined(CONFIG_CPU_SUBTYPE_SH7763) || defined(CONFIG_CPU_SUBTYPE_SH7764)
861 IRQF_SHARED,
862#else
863 0,
864#endif
865 ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700866 if (ret) {
867 printk(KERN_ERR "Can not assign IRQ number to %s\n", CARDNAME);
868 return ret;
869 }
870
871 /* Descriptor set */
872 ret = sh_eth_ring_init(ndev);
873 if (ret)
874 goto out_free_irq;
875
876 /* device init */
877 ret = sh_eth_dev_init(ndev);
878 if (ret)
879 goto out_free_irq;
880
881 /* PHY control start*/
882 ret = sh_eth_phy_start(ndev);
883 if (ret)
884 goto out_free_irq;
885
886 /* Set the timer to check for link beat. */
887 init_timer(&mdp->timer);
888 mdp->timer.expires = (jiffies + (24 * HZ)) / 10;/* 2.4 sec. */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900889 setup_timer(&mdp->timer, sh_eth_timer, (unsigned long)ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700890
891 return ret;
892
893out_free_irq:
894 free_irq(ndev->irq, ndev);
895 return ret;
896}
897
898/* Timeout function */
899static void sh_eth_tx_timeout(struct net_device *ndev)
900{
901 struct sh_eth_private *mdp = netdev_priv(ndev);
902 u32 ioaddr = ndev->base_addr;
903 struct sh_eth_rxdesc *rxdesc;
904 int i;
905
906 netif_stop_queue(ndev);
907
908 /* worning message out. */
909 printk(KERN_WARNING "%s: transmit timed out, status %8.8x,"
910 " resetting...\n", ndev->name, (int)ctrl_inl(ioaddr + EESR));
911
912 /* tx_errors count up */
913 mdp->stats.tx_errors++;
914
915 /* timer off */
916 del_timer_sync(&mdp->timer);
917
918 /* Free all the skbuffs in the Rx queue. */
919 for (i = 0; i < RX_RING_SIZE; i++) {
920 rxdesc = &mdp->rx_ring[i];
921 rxdesc->status = 0;
922 rxdesc->addr = 0xBADF00D0;
923 if (mdp->rx_skbuff[i])
924 dev_kfree_skb(mdp->rx_skbuff[i]);
925 mdp->rx_skbuff[i] = NULL;
926 }
927 for (i = 0; i < TX_RING_SIZE; i++) {
928 if (mdp->tx_skbuff[i])
929 dev_kfree_skb(mdp->tx_skbuff[i]);
930 mdp->tx_skbuff[i] = NULL;
931 }
932
933 /* device init */
934 sh_eth_dev_init(ndev);
935
936 /* timer on */
937 mdp->timer.expires = (jiffies + (24 * HZ)) / 10;/* 2.4 sec. */
938 add_timer(&mdp->timer);
939}
940
941/* Packet transmit function */
942static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
943{
944 struct sh_eth_private *mdp = netdev_priv(ndev);
945 struct sh_eth_txdesc *txdesc;
946 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +0000947 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700948
949 spin_lock_irqsave(&mdp->lock, flags);
950 if ((mdp->cur_tx - mdp->dirty_tx) >= (TX_RING_SIZE - 4)) {
951 if (!sh_eth_txfree(ndev)) {
952 netif_stop_queue(ndev);
953 spin_unlock_irqrestore(&mdp->lock, flags);
954 return 1;
955 }
956 }
957 spin_unlock_irqrestore(&mdp->lock, flags);
958
959 entry = mdp->cur_tx % TX_RING_SIZE;
960 mdp->tx_skbuff[entry] = skb;
961 txdesc = &mdp->tx_ring[entry];
962 txdesc->addr = (u32)(skb->data);
963 /* soft swap. */
964 swaps((char *)(txdesc->addr & ~0x3), skb->len + 2);
965 /* write back */
966 __flush_purge_region(skb->data, skb->len);
967 if (skb->len < ETHERSMALL)
968 txdesc->buffer_length = ETHERSMALL;
969 else
970 txdesc->buffer_length = skb->len;
971
972 if (entry >= TX_RING_SIZE - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -0400973 txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700974 else
Yoshinori Sato71557a32008-08-06 19:49:00 -0400975 txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700976
977 mdp->cur_tx++;
978
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900979 if (!(ctrl_inl(ndev->base_addr + EDTRR) & EDTRR_TRNS))
980 ctrl_outl(EDTRR_TRNS, ndev->base_addr + EDTRR);
981
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700982 ndev->trans_start = jiffies;
983
984 return 0;
985}
986
987/* device close function */
988static int sh_eth_close(struct net_device *ndev)
989{
990 struct sh_eth_private *mdp = netdev_priv(ndev);
991 u32 ioaddr = ndev->base_addr;
992 int ringsize;
993
994 netif_stop_queue(ndev);
995
996 /* Disable interrupts by clearing the interrupt mask. */
997 ctrl_outl(0x0000, ioaddr + EESIPR);
998
999 /* Stop the chip's Tx and Rx processes. */
1000 ctrl_outl(0, ioaddr + EDTRR);
1001 ctrl_outl(0, ioaddr + EDRRR);
1002
1003 /* PHY Disconnect */
1004 if (mdp->phydev) {
1005 phy_stop(mdp->phydev);
1006 phy_disconnect(mdp->phydev);
1007 }
1008
1009 free_irq(ndev->irq, ndev);
1010
1011 del_timer_sync(&mdp->timer);
1012
1013 /* Free all the skbuffs in the Rx queue. */
1014 sh_eth_ring_free(ndev);
1015
1016 /* free DMA buffer */
1017 ringsize = sizeof(struct sh_eth_rxdesc) * RX_RING_SIZE;
1018 dma_free_coherent(NULL, ringsize, mdp->rx_ring, mdp->rx_desc_dma);
1019
1020 /* free DMA buffer */
1021 ringsize = sizeof(struct sh_eth_txdesc) * TX_RING_SIZE;
1022 dma_free_coherent(NULL, ringsize, mdp->tx_ring, mdp->tx_desc_dma);
1023
1024 return 0;
1025}
1026
1027static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
1028{
1029 struct sh_eth_private *mdp = netdev_priv(ndev);
1030 u32 ioaddr = ndev->base_addr;
1031
1032 mdp->stats.tx_dropped += ctrl_inl(ioaddr + TROCR);
1033 ctrl_outl(0, ioaddr + TROCR); /* (write clear) */
1034 mdp->stats.collisions += ctrl_inl(ioaddr + CDCR);
1035 ctrl_outl(0, ioaddr + CDCR); /* (write clear) */
1036 mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + LCCR);
1037 ctrl_outl(0, ioaddr + LCCR); /* (write clear) */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001038#if defined(CONFIG_CPU_SUBTYPE_SH7763)
1039 mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CERCR);/* CERCR */
1040 ctrl_outl(0, ioaddr + CERCR); /* (write clear) */
1041 mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CEECR);/* CEECR */
1042 ctrl_outl(0, ioaddr + CEECR); /* (write clear) */
1043#else
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001044 mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CNDCR);
1045 ctrl_outl(0, ioaddr + CNDCR); /* (write clear) */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001046#endif
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001047 return &mdp->stats;
1048}
1049
1050/* ioctl to device funciotn*/
1051static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
1052 int cmd)
1053{
1054 struct sh_eth_private *mdp = netdev_priv(ndev);
1055 struct phy_device *phydev = mdp->phydev;
1056
1057 if (!netif_running(ndev))
1058 return -EINVAL;
1059
1060 if (!phydev)
1061 return -ENODEV;
1062
1063 return phy_mii_ioctl(phydev, if_mii(rq), cmd);
1064}
1065
1066
1067/* Multicast reception directions set */
1068static void sh_eth_set_multicast_list(struct net_device *ndev)
1069{
1070 u32 ioaddr = ndev->base_addr;
1071
1072 if (ndev->flags & IFF_PROMISC) {
1073 /* Set promiscuous. */
1074 ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_MCT) | ECMR_PRM,
1075 ioaddr + ECMR);
1076 } else {
1077 /* Normal, unicast/broadcast-only mode. */
1078 ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_PRM) | ECMR_MCT,
1079 ioaddr + ECMR);
1080 }
1081}
1082
1083/* SuperH's TSU register init function */
1084static void sh_eth_tsu_init(u32 ioaddr)
1085{
1086 ctrl_outl(0, ioaddr + TSU_FWEN0); /* Disable forward(0->1) */
1087 ctrl_outl(0, ioaddr + TSU_FWEN1); /* Disable forward(1->0) */
1088 ctrl_outl(0, ioaddr + TSU_FCM); /* forward fifo 3k-3k */
1089 ctrl_outl(0xc, ioaddr + TSU_BSYSL0);
1090 ctrl_outl(0xc, ioaddr + TSU_BSYSL1);
1091 ctrl_outl(0, ioaddr + TSU_PRISL0);
1092 ctrl_outl(0, ioaddr + TSU_PRISL1);
1093 ctrl_outl(0, ioaddr + TSU_FWSL0);
1094 ctrl_outl(0, ioaddr + TSU_FWSL1);
1095 ctrl_outl(TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, ioaddr + TSU_FWSLC);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001096#if defined(CONFIG_CPU_SUBTYPE_SH7763)
1097 ctrl_outl(0, ioaddr + TSU_QTAG0); /* Disable QTAG(0->1) */
1098 ctrl_outl(0, ioaddr + TSU_QTAG1); /* Disable QTAG(1->0) */
1099#else
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001100 ctrl_outl(0, ioaddr + TSU_QTAGM0); /* Disable QTAG(0->1) */
1101 ctrl_outl(0, ioaddr + TSU_QTAGM1); /* Disable QTAG(1->0) */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001102#endif
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001103 ctrl_outl(0, ioaddr + TSU_FWSR); /* all interrupt status clear */
1104 ctrl_outl(0, ioaddr + TSU_FWINMK); /* Disable all interrupt */
1105 ctrl_outl(0, ioaddr + TSU_TEN); /* Disable all CAM entry */
1106 ctrl_outl(0, ioaddr + TSU_POST1); /* Disable CAM entry [ 0- 7] */
1107 ctrl_outl(0, ioaddr + TSU_POST2); /* Disable CAM entry [ 8-15] */
1108 ctrl_outl(0, ioaddr + TSU_POST3); /* Disable CAM entry [16-23] */
1109 ctrl_outl(0, ioaddr + TSU_POST4); /* Disable CAM entry [24-31] */
1110}
1111
1112/* MDIO bus release function */
1113static int sh_mdio_release(struct net_device *ndev)
1114{
1115 struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
1116
1117 /* unregister mdio bus */
1118 mdiobus_unregister(bus);
1119
1120 /* remove mdio bus info from net_device */
1121 dev_set_drvdata(&ndev->dev, NULL);
1122
1123 /* free bitbang info */
1124 free_mdio_bitbang(bus);
1125
1126 return 0;
1127}
1128
1129/* MDIO bus init function */
1130static int sh_mdio_init(struct net_device *ndev, int id)
1131{
1132 int ret, i;
1133 struct bb_info *bitbang;
1134 struct sh_eth_private *mdp = netdev_priv(ndev);
1135
1136 /* create bit control struct for PHY */
1137 bitbang = kzalloc(sizeof(struct bb_info), GFP_KERNEL);
1138 if (!bitbang) {
1139 ret = -ENOMEM;
1140 goto out;
1141 }
1142
1143 /* bitbang init */
1144 bitbang->addr = ndev->base_addr + PIR;
1145 bitbang->mdi_msk = 0x08;
1146 bitbang->mdo_msk = 0x04;
1147 bitbang->mmd_msk = 0x02;/* MMD */
1148 bitbang->mdc_msk = 0x01;
1149 bitbang->ctrl.ops = &bb_ops;
1150
1151 /* MII contorller setting */
1152 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
1153 if (!mdp->mii_bus) {
1154 ret = -ENOMEM;
1155 goto out_free_bitbang;
1156 }
1157
1158 /* Hook up MII support for ethtool */
1159 mdp->mii_bus->name = "sh_mii";
Lennert Buytenhek18ee49d2008-10-01 15:41:33 +00001160 mdp->mii_bus->parent = &ndev->dev;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00001161 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%x", id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001162
1163 /* PHY IRQ */
1164 mdp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
1165 if (!mdp->mii_bus->irq) {
1166 ret = -ENOMEM;
1167 goto out_free_bus;
1168 }
1169
1170 for (i = 0; i < PHY_MAX_ADDR; i++)
1171 mdp->mii_bus->irq[i] = PHY_POLL;
1172
1173 /* regist mdio bus */
1174 ret = mdiobus_register(mdp->mii_bus);
1175 if (ret)
1176 goto out_free_irq;
1177
1178 dev_set_drvdata(&ndev->dev, mdp->mii_bus);
1179
1180 return 0;
1181
1182out_free_irq:
1183 kfree(mdp->mii_bus->irq);
1184
1185out_free_bus:
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001186 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001187
1188out_free_bitbang:
1189 kfree(bitbang);
1190
1191out:
1192 return ret;
1193}
1194
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00001195static const struct net_device_ops sh_eth_netdev_ops = {
1196 .ndo_open = sh_eth_open,
1197 .ndo_stop = sh_eth_close,
1198 .ndo_start_xmit = sh_eth_start_xmit,
1199 .ndo_get_stats = sh_eth_get_stats,
1200 .ndo_set_multicast_list = sh_eth_set_multicast_list,
1201 .ndo_tx_timeout = sh_eth_tx_timeout,
1202 .ndo_do_ioctl = sh_eth_do_ioctl,
1203 .ndo_validate_addr = eth_validate_addr,
1204 .ndo_set_mac_address = eth_mac_addr,
1205 .ndo_change_mtu = eth_change_mtu,
1206};
1207
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001208static int sh_eth_drv_probe(struct platform_device *pdev)
1209{
1210 int ret, i, devno = 0;
1211 struct resource *res;
1212 struct net_device *ndev = NULL;
1213 struct sh_eth_private *mdp;
Yoshinori Sato71557a32008-08-06 19:49:00 -04001214 struct sh_eth_plat_data *pd;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001215
1216 /* get base addr */
1217 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1218 if (unlikely(res == NULL)) {
1219 dev_err(&pdev->dev, "invalid resource\n");
1220 ret = -EINVAL;
1221 goto out;
1222 }
1223
1224 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
1225 if (!ndev) {
1226 printk(KERN_ERR "%s: could not allocate device.\n", CARDNAME);
1227 ret = -ENOMEM;
1228 goto out;
1229 }
1230
1231 /* The sh Ether-specific entries in the device structure. */
1232 ndev->base_addr = res->start;
1233 devno = pdev->id;
1234 if (devno < 0)
1235 devno = 0;
1236
1237 ndev->dma = -1;
roel kluincc3c0802008-09-10 19:22:44 +02001238 ret = platform_get_irq(pdev, 0);
1239 if (ret < 0) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001240 ret = -ENODEV;
1241 goto out_release;
1242 }
roel kluincc3c0802008-09-10 19:22:44 +02001243 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001244
1245 SET_NETDEV_DEV(ndev, &pdev->dev);
1246
1247 /* Fill in the fields of the device structure with ethernet values. */
1248 ether_setup(ndev);
1249
1250 mdp = netdev_priv(ndev);
1251 spin_lock_init(&mdp->lock);
1252
Yoshinori Sato71557a32008-08-06 19:49:00 -04001253 pd = (struct sh_eth_plat_data *)(pdev->dev.platform_data);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001254 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04001255 mdp->phy_id = pd->phy;
1256 /* EDMAC endian */
1257 mdp->edmac_endian = pd->edmac_endian;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001258
1259 /* set function */
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00001260 ndev->netdev_ops = &sh_eth_netdev_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001261 ndev->watchdog_timeo = TX_TIMEOUT;
1262
1263 mdp->post_rx = POST_RX >> (devno << 1);
1264 mdp->post_fw = POST_FW >> (devno << 1);
1265
1266 /* read and set MAC address */
1267 read_mac_address(ndev);
1268
1269 /* First device only init */
1270 if (!devno) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001271#if defined(ARSTR)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001272 /* reset device */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001273 ctrl_outl(ARSTR_ARSTR, ARSTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001274 mdelay(1);
Yoshinori Sato71557a32008-08-06 19:49:00 -04001275#endif
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001276
Yoshinori Sato71557a32008-08-06 19:49:00 -04001277#if defined(SH_TSU_ADDR)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001278 /* TSU init (Init only)*/
1279 sh_eth_tsu_init(SH_TSU_ADDR);
Yoshinori Sato71557a32008-08-06 19:49:00 -04001280#endif
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001281 }
1282
1283 /* network device register */
1284 ret = register_netdev(ndev);
1285 if (ret)
1286 goto out_release;
1287
1288 /* mdio bus init */
1289 ret = sh_mdio_init(ndev, pdev->id);
1290 if (ret)
1291 goto out_unregister;
1292
1293 /* pritnt device infomation */
1294 printk(KERN_INFO "%s: %s at 0x%x, ",
1295 ndev->name, CARDNAME, (u32) ndev->base_addr);
1296
1297 for (i = 0; i < 5; i++)
Yoshinori Sato71557a32008-08-06 19:49:00 -04001298 printk("%02X:", ndev->dev_addr[i]);
1299 printk("%02X, IRQ %d.\n", ndev->dev_addr[i], ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001300
1301 platform_set_drvdata(pdev, ndev);
1302
1303 return ret;
1304
1305out_unregister:
1306 unregister_netdev(ndev);
1307
1308out_release:
1309 /* net_dev free */
1310 if (ndev)
1311 free_netdev(ndev);
1312
1313out:
1314 return ret;
1315}
1316
1317static int sh_eth_drv_remove(struct platform_device *pdev)
1318{
1319 struct net_device *ndev = platform_get_drvdata(pdev);
1320
1321 sh_mdio_release(ndev);
1322 unregister_netdev(ndev);
1323 flush_scheduled_work();
1324
1325 free_netdev(ndev);
1326 platform_set_drvdata(pdev, NULL);
1327
1328 return 0;
1329}
1330
1331static struct platform_driver sh_eth_driver = {
1332 .probe = sh_eth_drv_probe,
1333 .remove = sh_eth_drv_remove,
1334 .driver = {
1335 .name = CARDNAME,
1336 },
1337};
1338
1339static int __init sh_eth_init(void)
1340{
1341 return platform_driver_register(&sh_eth_driver);
1342}
1343
1344static void __exit sh_eth_cleanup(void)
1345{
1346 platform_driver_unregister(&sh_eth_driver);
1347}
1348
1349module_init(sh_eth_init);
1350module_exit(sh_eth_cleanup);
1351
1352MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
1353MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
1354MODULE_LICENSE("GPL v2");