blob: a6983b2772201c6109060ea25d983499f0281531 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_BITOPS_H
2#define _ASM_X86_BITOPS_H
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +01003
4/*
5 * Copyright 1992, Linus Torvalds.
Andi Kleenc83999432009-01-12 23:01:15 +01006 *
7 * Note: inlines with more than a single statement should be marked
8 * __always_inline to avoid problems with older gcc's inlining heuristics.
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +01009 */
10
11#ifndef _LINUX_BITOPS_H
12#error only <linux/bitops.h> can be included directly
13#endif
14
15#include <linux/compiler.h>
16#include <asm/alternative.h>
17
Borislav Petkove8f380e2012-05-22 12:53:45 +020018#define BIT_64(n) (U64_C(1) << (n))
19
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010020/*
21 * These have to be done with inline assembly: that way the bit-setting
22 * is guaranteed to be atomic. All bit operations return 0 if the bit
23 * was cleared before the operation and != 0 if it was not.
24 *
25 * bit 0 is the LSB of addr; bit 32 is the LSB of (addr+1).
26 */
27
28#if __GNUC__ < 4 || (__GNUC__ == 4 && __GNUC_MINOR__ < 1)
29/* Technically wrong, but this avoids compilation errors on some gcc
30 versions. */
Linus Torvalds1a750e02008-06-18 21:03:26 -070031#define BITOP_ADDR(x) "=m" (*(volatile long *) (x))
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010032#else
Linus Torvalds1a750e02008-06-18 21:03:26 -070033#define BITOP_ADDR(x) "+m" (*(volatile long *) (x))
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010034#endif
35
Ingo Molnar7dbceaf2008-06-20 07:28:24 +020036#define ADDR BITOP_ADDR(addr)
Linus Torvalds1a750e02008-06-18 21:03:26 -070037
38/*
39 * We do the locked ops that don't return the old value as
40 * a mask operation on a byte.
41 */
Ingo Molnar7dbceaf2008-06-20 07:28:24 +020042#define IS_IMMEDIATE(nr) (__builtin_constant_p(nr))
43#define CONST_MASK_ADDR(nr, addr) BITOP_ADDR((void *)(addr) + ((nr)>>3))
44#define CONST_MASK(nr) (1 << ((nr) & 7))
Linus Torvalds1a750e02008-06-18 21:03:26 -070045
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010046/**
47 * set_bit - Atomically set a bit in memory
48 * @nr: the bit to set
49 * @addr: the address to start counting from
50 *
51 * This function is atomic and may not be reordered. See __set_bit()
52 * if you do not require the atomic guarantees.
53 *
54 * Note: there are no guarantees that this function will not be reordered
55 * on non x86 architectures, so if you are writing portable code,
56 * make sure not to rely on its reordering guarantees.
57 *
58 * Note that @nr may be almost arbitrarily large; this function is not
59 * restricted to acting on a single-word quantity.
60 */
Andi Kleenc83999432009-01-12 23:01:15 +010061static __always_inline void
62set_bit(unsigned int nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010063{
Ingo Molnar7dbceaf2008-06-20 07:28:24 +020064 if (IS_IMMEDIATE(nr)) {
65 asm volatile(LOCK_PREFIX "orb %1,%0"
66 : CONST_MASK_ADDR(nr, addr)
Ingo Molnar437a0a52008-06-20 21:50:20 +020067 : "iq" ((u8)CONST_MASK(nr))
Ingo Molnar7dbceaf2008-06-20 07:28:24 +020068 : "memory");
69 } else {
70 asm volatile(LOCK_PREFIX "bts %1,%0"
71 : BITOP_ADDR(addr) : "Ir" (nr) : "memory");
72 }
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010073}
74
75/**
76 * __set_bit - Set a bit in memory
77 * @nr: the bit to set
78 * @addr: the address to start counting from
79 *
80 * Unlike set_bit(), this function is non-atomic and may be reordered.
81 * If it's called on the same region of memory simultaneously, the effect
82 * may be that only one operation succeeds.
83 */
Andrew Morton5136dea2008-05-14 16:10:41 -070084static inline void __set_bit(int nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010085{
Joe Perchesf19dcf42008-03-23 01:03:07 -070086 asm volatile("bts %1,%0" : ADDR : "Ir" (nr) : "memory");
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010087}
88
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010089/**
90 * clear_bit - Clears a bit in memory
91 * @nr: Bit to clear
92 * @addr: Address to start counting from
93 *
94 * clear_bit() is atomic and may not be reordered. However, it does
95 * not contain a memory barrier, so if it is used for locking purposes,
96 * you should call smp_mb__before_clear_bit() and/or smp_mb__after_clear_bit()
97 * in order to ensure changes are visible on other processors.
98 */
Andi Kleenc83999432009-01-12 23:01:15 +010099static __always_inline void
100clear_bit(int nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100101{
Ingo Molnar7dbceaf2008-06-20 07:28:24 +0200102 if (IS_IMMEDIATE(nr)) {
103 asm volatile(LOCK_PREFIX "andb %1,%0"
104 : CONST_MASK_ADDR(nr, addr)
Ingo Molnar437a0a52008-06-20 21:50:20 +0200105 : "iq" ((u8)~CONST_MASK(nr)));
Ingo Molnar7dbceaf2008-06-20 07:28:24 +0200106 } else {
107 asm volatile(LOCK_PREFIX "btr %1,%0"
108 : BITOP_ADDR(addr)
109 : "Ir" (nr));
110 }
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100111}
112
113/*
114 * clear_bit_unlock - Clears a bit in memory
115 * @nr: Bit to clear
116 * @addr: Address to start counting from
117 *
118 * clear_bit() is atomic and implies release semantics before the memory
119 * operation. It can be used for an unlock.
120 */
Andrew Morton5136dea2008-05-14 16:10:41 -0700121static inline void clear_bit_unlock(unsigned nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100122{
123 barrier();
124 clear_bit(nr, addr);
125}
126
Andrew Morton5136dea2008-05-14 16:10:41 -0700127static inline void __clear_bit(int nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100128{
Simon Holm Thøgerseneb2b4e62008-05-05 15:45:28 +0200129 asm volatile("btr %1,%0" : ADDR : "Ir" (nr));
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100130}
131
132/*
133 * __clear_bit_unlock - Clears a bit in memory
134 * @nr: Bit to clear
135 * @addr: Address to start counting from
136 *
137 * __clear_bit() is non-atomic and implies release semantics before the memory
138 * operation. It can be used for an unlock if no other CPUs can concurrently
139 * modify other bits in the word.
140 *
141 * No memory barrier is required here, because x86 cannot reorder stores past
142 * older loads. Same principle as spin_unlock.
143 */
Andrew Morton5136dea2008-05-14 16:10:41 -0700144static inline void __clear_bit_unlock(unsigned nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100145{
146 barrier();
147 __clear_bit(nr, addr);
148}
149
150#define smp_mb__before_clear_bit() barrier()
151#define smp_mb__after_clear_bit() barrier()
152
153/**
154 * __change_bit - Toggle a bit in memory
155 * @nr: the bit to change
156 * @addr: the address to start counting from
157 *
158 * Unlike change_bit(), this function is non-atomic and may be reordered.
159 * If it's called on the same region of memory simultaneously, the effect
160 * may be that only one operation succeeds.
161 */
Andrew Morton5136dea2008-05-14 16:10:41 -0700162static inline void __change_bit(int nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100163{
Simon Holm Thøgerseneb2b4e62008-05-05 15:45:28 +0200164 asm volatile("btc %1,%0" : ADDR : "Ir" (nr));
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100165}
166
167/**
168 * change_bit - Toggle a bit in memory
169 * @nr: Bit to change
170 * @addr: Address to start counting from
171 *
172 * change_bit() is atomic and may not be reordered.
173 * Note that @nr may be almost arbitrarily large; this function is not
174 * restricted to acting on a single-word quantity.
175 */
Andrew Morton5136dea2008-05-14 16:10:41 -0700176static inline void change_bit(int nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100177{
Uros Bizjak838e8bb2008-10-24 16:53:33 +0200178 if (IS_IMMEDIATE(nr)) {
179 asm volatile(LOCK_PREFIX "xorb %1,%0"
180 : CONST_MASK_ADDR(nr, addr)
181 : "iq" ((u8)CONST_MASK(nr)));
182 } else {
183 asm volatile(LOCK_PREFIX "btc %1,%0"
184 : BITOP_ADDR(addr)
185 : "Ir" (nr));
186 }
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100187}
188
189/**
190 * test_and_set_bit - Set a bit and return its old value
191 * @nr: Bit to set
192 * @addr: Address to count from
193 *
194 * This operation is atomic and cannot be reordered.
195 * It also implies a memory barrier.
196 */
Andrew Morton5136dea2008-05-14 16:10:41 -0700197static inline int test_and_set_bit(int nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100198{
199 int oldbit;
200
201 asm volatile(LOCK_PREFIX "bts %2,%1\n\t"
Joe Perches286275c2008-03-23 01:01:45 -0700202 "sbb %0,%0" : "=r" (oldbit), ADDR : "Ir" (nr) : "memory");
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100203
204 return oldbit;
205}
206
207/**
208 * test_and_set_bit_lock - Set a bit and return its old value for lock
209 * @nr: Bit to set
210 * @addr: Address to count from
211 *
212 * This is the same as test_and_set_bit on x86.
213 */
Andi Kleenc83999432009-01-12 23:01:15 +0100214static __always_inline int
215test_and_set_bit_lock(int nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100216{
217 return test_and_set_bit(nr, addr);
218}
219
220/**
221 * __test_and_set_bit - Set a bit and return its old value
222 * @nr: Bit to set
223 * @addr: Address to count from
224 *
225 * This operation is non-atomic and can be reordered.
226 * If two examples of this operation race, one can appear to succeed
227 * but actually fail. You must protect multiple accesses with a lock.
228 */
Andrew Morton5136dea2008-05-14 16:10:41 -0700229static inline int __test_and_set_bit(int nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100230{
231 int oldbit;
232
Simon Holm Thøgerseneb2b4e62008-05-05 15:45:28 +0200233 asm("bts %2,%1\n\t"
234 "sbb %0,%0"
235 : "=r" (oldbit), ADDR
236 : "Ir" (nr));
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100237 return oldbit;
238}
239
240/**
241 * test_and_clear_bit - Clear a bit and return its old value
242 * @nr: Bit to clear
243 * @addr: Address to count from
244 *
245 * This operation is atomic and cannot be reordered.
246 * It also implies a memory barrier.
247 */
Andrew Morton5136dea2008-05-14 16:10:41 -0700248static inline int test_and_clear_bit(int nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100249{
250 int oldbit;
251
252 asm volatile(LOCK_PREFIX "btr %2,%1\n\t"
253 "sbb %0,%0"
Joe Perches286275c2008-03-23 01:01:45 -0700254 : "=r" (oldbit), ADDR : "Ir" (nr) : "memory");
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100255
256 return oldbit;
257}
258
259/**
260 * __test_and_clear_bit - Clear a bit and return its old value
261 * @nr: Bit to clear
262 * @addr: Address to count from
263 *
264 * This operation is non-atomic and can be reordered.
265 * If two examples of this operation race, one can appear to succeed
266 * but actually fail. You must protect multiple accesses with a lock.
267 */
Andrew Morton5136dea2008-05-14 16:10:41 -0700268static inline int __test_and_clear_bit(int nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100269{
270 int oldbit;
271
Simon Holm Thøgerseneb2b4e62008-05-05 15:45:28 +0200272 asm volatile("btr %2,%1\n\t"
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100273 "sbb %0,%0"
Simon Holm Thøgerseneb2b4e62008-05-05 15:45:28 +0200274 : "=r" (oldbit), ADDR
275 : "Ir" (nr));
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100276 return oldbit;
277}
278
279/* WARNING: non atomic and it can be reordered! */
Andrew Morton5136dea2008-05-14 16:10:41 -0700280static inline int __test_and_change_bit(int nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100281{
282 int oldbit;
283
Simon Holm Thøgerseneb2b4e62008-05-05 15:45:28 +0200284 asm volatile("btc %2,%1\n\t"
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100285 "sbb %0,%0"
Simon Holm Thøgerseneb2b4e62008-05-05 15:45:28 +0200286 : "=r" (oldbit), ADDR
287 : "Ir" (nr) : "memory");
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100288
289 return oldbit;
290}
291
292/**
293 * test_and_change_bit - Change a bit and return its old value
294 * @nr: Bit to change
295 * @addr: Address to count from
296 *
297 * This operation is atomic and cannot be reordered.
298 * It also implies a memory barrier.
299 */
Andrew Morton5136dea2008-05-14 16:10:41 -0700300static inline int test_and_change_bit(int nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100301{
302 int oldbit;
303
304 asm volatile(LOCK_PREFIX "btc %2,%1\n\t"
305 "sbb %0,%0"
Joe Perches286275c2008-03-23 01:01:45 -0700306 : "=r" (oldbit), ADDR : "Ir" (nr) : "memory");
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100307
308 return oldbit;
309}
310
Andi Kleenc83999432009-01-12 23:01:15 +0100311static __always_inline int constant_test_bit(unsigned int nr, const volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100312{
Glauber de Oliveira Costa26996dd2008-01-30 13:31:31 +0100313 return ((1UL << (nr % BITS_PER_LONG)) &
Alexander Chumachenkoc9e2fbd2010-04-01 15:34:52 +0300314 (addr[nr / BITS_PER_LONG])) != 0;
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100315}
316
Andrew Morton5136dea2008-05-14 16:10:41 -0700317static inline int variable_test_bit(int nr, volatile const unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100318{
319 int oldbit;
320
Simon Holm Thøgerseneb2b4e62008-05-05 15:45:28 +0200321 asm volatile("bt %2,%1\n\t"
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100322 "sbb %0,%0"
323 : "=r" (oldbit)
Simon Holm Thøgerseneb2b4e62008-05-05 15:45:28 +0200324 : "m" (*(unsigned long *)addr), "Ir" (nr));
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100325
326 return oldbit;
327}
328
329#if 0 /* Fool kernel-doc since it doesn't do macros yet */
330/**
331 * test_bit - Determine whether a bit is set
332 * @nr: bit number to test
333 * @addr: Address to start counting from
334 */
335static int test_bit(int nr, const volatile unsigned long *addr);
336#endif
337
Joe Perchesf19dcf42008-03-23 01:03:07 -0700338#define test_bit(nr, addr) \
339 (__builtin_constant_p((nr)) \
340 ? constant_test_bit((nr), (addr)) \
341 : variable_test_bit((nr), (addr)))
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100342
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100343/**
344 * __ffs - find first set bit in word
345 * @word: The word to search
346 *
347 * Undefined if no bit exists, so code should check against 0 first.
348 */
349static inline unsigned long __ffs(unsigned long word)
350{
Joe Perchesf19dcf42008-03-23 01:03:07 -0700351 asm("bsf %1,%0"
352 : "=r" (word)
353 : "rm" (word));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100354 return word;
355}
356
357/**
358 * ffz - find first zero bit in word
359 * @word: The word to search
360 *
361 * Undefined if no zero exists, so code should check against ~0UL first.
362 */
363static inline unsigned long ffz(unsigned long word)
364{
Joe Perchesf19dcf42008-03-23 01:03:07 -0700365 asm("bsf %1,%0"
366 : "=r" (word)
367 : "r" (~word));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100368 return word;
369}
370
371/*
372 * __fls: find last set bit in word
373 * @word: The word to search
374 *
Alexander van Heukelum8450e852008-07-05 19:53:46 +0200375 * Undefined if no set bit exists, so code should check against 0 first.
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100376 */
377static inline unsigned long __fls(unsigned long word)
378{
Joe Perchesf19dcf42008-03-23 01:03:07 -0700379 asm("bsr %1,%0"
380 : "=r" (word)
381 : "rm" (word));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100382 return word;
383}
384
H. Peter Anvin83d99df2011-12-15 14:55:53 -0800385#undef ADDR
386
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100387#ifdef __KERNEL__
388/**
389 * ffs - find first set bit in word
390 * @x: the word to search
391 *
392 * This is defined the same way as the libc and compiler builtin ffs
393 * routines, therefore differs in spirit from the other bitops.
394 *
395 * ffs(value) returns 0 if value is 0 or the position of the first
396 * set bit if value is nonzero. The first (least significant) bit
397 * is at position 1.
398 */
399static inline int ffs(int x)
400{
401 int r;
David Howellsca3d30c2011-12-13 14:56:54 +0000402
403#ifdef CONFIG_X86_64
404 /*
405 * AMD64 says BSFL won't clobber the dest reg if x==0; Intel64 says the
406 * dest reg is undefined if x==0, but their CPU architect says its
407 * value is written to set it to the same as before, except that the
408 * top 32 bits will be cleared.
409 *
410 * We cannot do this on 32 bits because at the very least some
411 * 486 CPUs did not behave this way.
412 */
413 long tmp = -1;
414 asm("bsfl %1,%0"
415 : "=r" (r)
416 : "rm" (x), "0" (tmp));
417#elif defined(CONFIG_X86_CMOV)
Joe Perchesf19dcf42008-03-23 01:03:07 -0700418 asm("bsfl %1,%0\n\t"
419 "cmovzl %2,%0"
David Howellsca3d30c2011-12-13 14:56:54 +0000420 : "=&r" (r) : "rm" (x), "r" (-1));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100421#else
Joe Perchesf19dcf42008-03-23 01:03:07 -0700422 asm("bsfl %1,%0\n\t"
423 "jnz 1f\n\t"
424 "movl $-1,%0\n"
425 "1:" : "=r" (r) : "rm" (x));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100426#endif
427 return r + 1;
428}
429
430/**
431 * fls - find last set bit in word
432 * @x: the word to search
433 *
434 * This is defined in a similar way as the libc and compiler builtin
435 * ffs, but returns the position of the most significant set bit.
436 *
437 * fls(value) returns 0 if value is 0 or the position of the last
438 * set bit if value is nonzero. The last (most significant) bit is
439 * at position 32.
440 */
441static inline int fls(int x)
442{
443 int r;
David Howellsca3d30c2011-12-13 14:56:54 +0000444
445#ifdef CONFIG_X86_64
446 /*
447 * AMD64 says BSRL won't clobber the dest reg if x==0; Intel64 says the
448 * dest reg is undefined if x==0, but their CPU architect says its
449 * value is written to set it to the same as before, except that the
450 * top 32 bits will be cleared.
451 *
452 * We cannot do this on 32 bits because at the very least some
453 * 486 CPUs did not behave this way.
454 */
455 long tmp = -1;
456 asm("bsrl %1,%0"
457 : "=r" (r)
458 : "rm" (x), "0" (tmp));
459#elif defined(CONFIG_X86_CMOV)
Joe Perchesf19dcf42008-03-23 01:03:07 -0700460 asm("bsrl %1,%0\n\t"
461 "cmovzl %2,%0"
462 : "=&r" (r) : "rm" (x), "rm" (-1));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100463#else
Joe Perchesf19dcf42008-03-23 01:03:07 -0700464 asm("bsrl %1,%0\n\t"
465 "jnz 1f\n\t"
466 "movl $-1,%0\n"
467 "1:" : "=r" (r) : "rm" (x));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100468#endif
469 return r + 1;
470}
Alexander van Heukelumd66462f2008-04-04 20:49:30 +0200471
David Howellsca3d30c2011-12-13 14:56:54 +0000472/**
473 * fls64 - find last set bit in a 64-bit word
474 * @x: the word to search
475 *
476 * This is defined in a similar way as the libc and compiler builtin
477 * ffsll, but returns the position of the most significant set bit.
478 *
479 * fls64(value) returns 0 if value is 0 or the position of the last
480 * set bit if value is nonzero. The last (most significant) bit is
481 * at position 64.
482 */
483#ifdef CONFIG_X86_64
484static __always_inline int fls64(__u64 x)
485{
486 long bitpos = -1;
487 /*
488 * AMD64 says BSRQ won't clobber the dest reg if x==0; Intel64 says the
489 * dest reg is undefined if x==0, but their CPU architect says its
490 * value is written to set it to the same as before.
491 */
492 asm("bsrq %1,%0"
493 : "+r" (bitpos)
494 : "rm" (x));
495 return bitpos + 1;
496}
497#else
498#include <asm-generic/bitops/fls64.h>
499#endif
500
Akinobu Mita708ff2a2010-09-29 18:08:50 +0900501#include <asm-generic/bitops/find.h>
502
Alexander van Heukelumd66462f2008-04-04 20:49:30 +0200503#include <asm-generic/bitops/sched.h>
504
505#define ARCH_HAS_FAST_MULTIPLIER 1
506
Borislav Petkovd61931d2010-03-05 17:34:46 +0100507#include <asm/arch_hweight.h>
508
509#include <asm-generic/bitops/const_hweight.h>
Alexander van Heukelumd66462f2008-04-04 20:49:30 +0200510
Akinobu Mita861b5ae2011-03-23 16:42:02 -0700511#include <asm-generic/bitops/le.h>
Alexander van Heukelumd66462f2008-04-04 20:49:30 +0200512
Akinobu Mita148817b2011-07-26 16:09:04 -0700513#include <asm-generic/bitops/ext2-atomic-setbit.h>
Alexander van Heukelumd66462f2008-04-04 20:49:30 +0200514
Alexander van Heukelumd66462f2008-04-04 20:49:30 +0200515#endif /* __KERNEL__ */
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700516#endif /* _ASM_X86_BITOPS_H */