blob: 034f86d9a368b95e90fe990a400449f5578a4ae6 [file] [log] [blame]
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001/*
2 * QLogic Fibre Channel HBA Driver
3 * Copyright (c) 2003-2013 QLogic Corporation
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
7#include "qla_def.h"
8#include <linux/delay.h>
9#include <linux/pci.h>
10#include <linux/ratelimit.h>
11#include <linux/vmalloc.h>
12#include <scsi/scsi_tcq.h>
13#include <linux/utsname.h>
14
15
16/* QLAFX00 specific Mailbox implementation functions */
17
18/*
19 * qlafx00_mailbox_command
20 * Issue mailbox command and waits for completion.
21 *
22 * Input:
23 * ha = adapter block pointer.
24 * mcp = driver internal mbx struct pointer.
25 *
26 * Output:
27 * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
28 *
29 * Returns:
30 * 0 : QLA_SUCCESS = cmd performed success
31 * 1 : QLA_FUNCTION_FAILED (error encountered)
32 * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
33 *
34 * Context:
35 * Kernel context.
36 */
37static int
38qlafx00_mailbox_command(scsi_qla_host_t *vha, struct mbx_cmd_32 *mcp)
39
40{
41 int rval;
42 unsigned long flags = 0;
43 device_reg_t __iomem *reg;
44 uint8_t abort_active;
45 uint8_t io_lock_on;
46 uint16_t command = 0;
47 uint32_t *iptr;
48 uint32_t __iomem *optr;
49 uint32_t cnt;
50 uint32_t mboxes;
51 unsigned long wait_time;
52 struct qla_hw_data *ha = vha->hw;
53 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
54
55 if (ha->pdev->error_state > pci_channel_io_frozen) {
56 ql_log(ql_log_warn, vha, 0x115c,
57 "error_state is greater than pci_channel_io_frozen, "
58 "exiting.\n");
59 return QLA_FUNCTION_TIMEOUT;
60 }
61
62 if (vha->device_flags & DFLG_DEV_FAILED) {
63 ql_log(ql_log_warn, vha, 0x115f,
64 "Device in failed state, exiting.\n");
65 return QLA_FUNCTION_TIMEOUT;
66 }
67
68 reg = ha->iobase;
69 io_lock_on = base_vha->flags.init_done;
70
71 rval = QLA_SUCCESS;
72 abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
73
74 if (ha->flags.pci_channel_io_perm_failure) {
75 ql_log(ql_log_warn, vha, 0x1175,
76 "Perm failure on EEH timeout MBX, exiting.\n");
77 return QLA_FUNCTION_TIMEOUT;
78 }
79
80 if (ha->flags.isp82xx_fw_hung) {
81 /* Setting Link-Down error */
82 mcp->mb[0] = MBS_LINK_DOWN_ERROR;
83 ql_log(ql_log_warn, vha, 0x1176,
84 "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
85 rval = QLA_FUNCTION_FAILED;
86 goto premature_exit;
87 }
88
89 /*
90 * Wait for active mailbox commands to finish by waiting at most tov
91 * seconds. This is to serialize actual issuing of mailbox cmds during
92 * non ISP abort time.
93 */
94 if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
95 /* Timeout occurred. Return error. */
96 ql_log(ql_log_warn, vha, 0x1177,
97 "Cmd access timeout, cmd=0x%x, Exiting.\n",
98 mcp->mb[0]);
99 return QLA_FUNCTION_TIMEOUT;
100 }
101
102 ha->flags.mbox_busy = 1;
103 /* Save mailbox command for debug */
104 ha->mcp32 = mcp;
105
106 ql_dbg(ql_dbg_mbx, vha, 0x1178,
107 "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
108
109 spin_lock_irqsave(&ha->hardware_lock, flags);
110
111 /* Load mailbox registers. */
112 optr = (uint32_t __iomem *)&reg->ispfx00.mailbox0;
113
114 iptr = mcp->mb;
115 command = mcp->mb[0];
116 mboxes = mcp->out_mb;
117
118 for (cnt = 0; cnt < ha->mbx_count; cnt++) {
119 if (mboxes & BIT_0)
120 WRT_REG_DWORD(optr, *iptr);
121
122 mboxes >>= 1;
123 optr++;
124 iptr++;
125 }
126
127 /* Issue set host interrupt command to send cmd out. */
128 ha->flags.mbox_int = 0;
129 clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
130
131 ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1172,
132 (uint8_t *)mcp->mb, 16);
133 ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1173,
134 ((uint8_t *)mcp->mb + 0x10), 16);
135 ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1174,
136 ((uint8_t *)mcp->mb + 0x20), 8);
137
138 /* Unlock mbx registers and wait for interrupt */
139 ql_dbg(ql_dbg_mbx, vha, 0x1179,
140 "Going to unlock irq & waiting for interrupts. "
141 "jiffies=%lx.\n", jiffies);
142
143 /* Wait for mbx cmd completion until timeout */
144 if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
145 set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
146
147 QLAFX00_SET_HST_INTR(ha, ha->mbx_intr_code);
148 spin_unlock_irqrestore(&ha->hardware_lock, flags);
149
150 wait_for_completion_timeout(&ha->mbx_intr_comp, mcp->tov * HZ);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400151 } else {
152 ql_dbg(ql_dbg_mbx, vha, 0x112c,
153 "Cmd=%x Polling Mode.\n", command);
154
155 QLAFX00_SET_HST_INTR(ha, ha->mbx_intr_code);
156 spin_unlock_irqrestore(&ha->hardware_lock, flags);
157
158 wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
159 while (!ha->flags.mbox_int) {
160 if (time_after(jiffies, wait_time))
161 break;
162
163 /* Check for pending interrupts. */
164 qla2x00_poll(ha->rsp_q_map[0]);
165
166 if (!ha->flags.mbox_int &&
167 !(IS_QLA2200(ha) &&
168 command == MBC_LOAD_RISC_RAM_EXTENDED))
169 usleep_range(10000, 11000);
170 } /* while */
171 ql_dbg(ql_dbg_mbx, vha, 0x112d,
172 "Waited %d sec.\n",
173 (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
174 }
175
176 /* Check whether we timed out */
177 if (ha->flags.mbox_int) {
178 uint32_t *iptr2;
179
180 ql_dbg(ql_dbg_mbx, vha, 0x112e,
181 "Cmd=%x completed.\n", command);
182
183 /* Got interrupt. Clear the flag. */
184 ha->flags.mbox_int = 0;
185 clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
186
187 if (ha->mailbox_out32[0] != MBS_COMMAND_COMPLETE)
188 rval = QLA_FUNCTION_FAILED;
189
190 /* Load return mailbox registers. */
191 iptr2 = mcp->mb;
192 iptr = (uint32_t *)&ha->mailbox_out32[0];
193 mboxes = mcp->in_mb;
194 for (cnt = 0; cnt < ha->mbx_count; cnt++) {
195 if (mboxes & BIT_0)
196 *iptr2 = *iptr;
197
198 mboxes >>= 1;
199 iptr2++;
200 iptr++;
201 }
202 } else {
203
204 rval = QLA_FUNCTION_TIMEOUT;
205 }
206
207 ha->flags.mbox_busy = 0;
208
209 /* Clean up */
210 ha->mcp32 = NULL;
211
212 if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
213 ql_dbg(ql_dbg_mbx, vha, 0x113a,
214 "checking for additional resp interrupt.\n");
215
216 /* polling mode for non isp_abort commands. */
217 qla2x00_poll(ha->rsp_q_map[0]);
218 }
219
220 if (rval == QLA_FUNCTION_TIMEOUT &&
221 mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
222 if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
223 ha->flags.eeh_busy) {
224 /* not in dpc. schedule it for dpc to take over. */
225 ql_dbg(ql_dbg_mbx, vha, 0x115d,
226 "Timeout, schedule isp_abort_needed.\n");
227
228 if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
229 !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
230 !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
231
232 ql_log(ql_log_info, base_vha, 0x115e,
233 "Mailbox cmd timeout occurred, cmd=0x%x, "
234 "mb[0]=0x%x, eeh_busy=0x%x. Scheduling ISP "
235 "abort.\n", command, mcp->mb[0],
236 ha->flags.eeh_busy);
237 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
238 qla2xxx_wake_dpc(vha);
239 }
240 } else if (!abort_active) {
241 /* call abort directly since we are in the DPC thread */
242 ql_dbg(ql_dbg_mbx, vha, 0x1160,
243 "Timeout, calling abort_isp.\n");
244
245 if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
246 !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
247 !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
248
249 ql_log(ql_log_info, base_vha, 0x1161,
250 "Mailbox cmd timeout occurred, cmd=0x%x, "
251 "mb[0]=0x%x. Scheduling ISP abort ",
252 command, mcp->mb[0]);
253
254 set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
255 clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
256 if (ha->isp_ops->abort_isp(vha)) {
257 /* Failed. retry later. */
258 set_bit(ISP_ABORT_NEEDED,
259 &vha->dpc_flags);
260 }
261 clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
262 ql_dbg(ql_dbg_mbx, vha, 0x1162,
263 "Finished abort_isp.\n");
264 }
265 }
266 }
267
268premature_exit:
269 /* Allow next mbx cmd to come in. */
270 complete(&ha->mbx_cmd_comp);
271
272 if (rval) {
273 ql_log(ql_log_warn, base_vha, 0x1163,
274 "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, "
275 "mb[3]=%x, cmd=%x ****.\n",
276 mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3], command);
277 } else {
278 ql_dbg(ql_dbg_mbx, base_vha, 0x1164, "Done %s.\n", __func__);
279 }
280
281 return rval;
282}
283
284/*
285 * qlafx00_driver_shutdown
286 * Indicate a driver shutdown to firmware.
287 *
288 * Input:
289 * ha = adapter block pointer.
290 *
291 * Returns:
292 * local function return status code.
293 *
294 * Context:
295 * Kernel context.
296 */
Armen Baloyan42479342013-08-27 01:37:37 -0400297int
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400298qlafx00_driver_shutdown(scsi_qla_host_t *vha, int tmo)
299{
300 int rval;
301 struct mbx_cmd_32 mc;
302 struct mbx_cmd_32 *mcp = &mc;
303
304 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1166,
305 "Entered %s.\n", __func__);
306
307 mcp->mb[0] = MBC_MR_DRV_SHUTDOWN;
308 mcp->out_mb = MBX_0;
309 mcp->in_mb = MBX_0;
310 if (tmo)
311 mcp->tov = tmo;
312 else
313 mcp->tov = MBX_TOV_SECONDS;
314 mcp->flags = 0;
315 rval = qlafx00_mailbox_command(vha, mcp);
316
317 if (rval != QLA_SUCCESS) {
318 ql_dbg(ql_dbg_mbx, vha, 0x1167,
319 "Failed=%x.\n", rval);
320 } else {
321 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1168,
322 "Done %s.\n", __func__);
323 }
324
325 return rval;
326}
327
328/*
329 * qlafx00_get_firmware_state
330 * Get adapter firmware state.
331 *
332 * Input:
333 * ha = adapter block pointer.
334 * TARGET_QUEUE_LOCK must be released.
335 * ADAPTER_STATE_LOCK must be released.
336 *
337 * Returns:
338 * qla7xxx local function return status code.
339 *
340 * Context:
341 * Kernel context.
342 */
343static int
344qlafx00_get_firmware_state(scsi_qla_host_t *vha, uint32_t *states)
345{
346 int rval;
347 struct mbx_cmd_32 mc;
348 struct mbx_cmd_32 *mcp = &mc;
349
350 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1169,
351 "Entered %s.\n", __func__);
352
353 mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
354 mcp->out_mb = MBX_0;
355 mcp->in_mb = MBX_1|MBX_0;
356 mcp->tov = MBX_TOV_SECONDS;
357 mcp->flags = 0;
358 rval = qlafx00_mailbox_command(vha, mcp);
359
360 /* Return firmware states. */
361 states[0] = mcp->mb[1];
362
363 if (rval != QLA_SUCCESS) {
364 ql_dbg(ql_dbg_mbx, vha, 0x116a,
365 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
366 } else {
367 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x116b,
368 "Done %s.\n", __func__);
369 }
370 return rval;
371}
372
373/*
374 * qlafx00_init_firmware
375 * Initialize adapter firmware.
376 *
377 * Input:
378 * ha = adapter block pointer.
379 * dptr = Initialization control block pointer.
380 * size = size of initialization control block.
381 * TARGET_QUEUE_LOCK must be released.
382 * ADAPTER_STATE_LOCK must be released.
383 *
384 * Returns:
385 * qlafx00 local function return status code.
386 *
387 * Context:
388 * Kernel context.
389 */
390int
391qlafx00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
392{
393 int rval;
394 struct mbx_cmd_32 mc;
395 struct mbx_cmd_32 *mcp = &mc;
396 struct qla_hw_data *ha = vha->hw;
397
398 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x116c,
399 "Entered %s.\n", __func__);
400
401 mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
402
403 mcp->mb[1] = 0;
404 mcp->mb[2] = MSD(ha->init_cb_dma);
405 mcp->mb[3] = LSD(ha->init_cb_dma);
406
407 mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
408 mcp->in_mb = MBX_0;
409 mcp->buf_size = size;
410 mcp->flags = MBX_DMA_OUT;
411 mcp->tov = MBX_TOV_SECONDS;
412 rval = qlafx00_mailbox_command(vha, mcp);
413
414 if (rval != QLA_SUCCESS) {
415 ql_dbg(ql_dbg_mbx, vha, 0x116d,
416 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
417 } else {
418 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x116e,
419 "Done %s.\n", __func__);
420 }
421 return rval;
422}
423
424/*
425 * qlafx00_mbx_reg_test
426 */
427static int
428qlafx00_mbx_reg_test(scsi_qla_host_t *vha)
429{
430 int rval;
431 struct mbx_cmd_32 mc;
432 struct mbx_cmd_32 *mcp = &mc;
433
434 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x116f,
435 "Entered %s.\n", __func__);
436
437
438 mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
439 mcp->mb[1] = 0xAAAA;
440 mcp->mb[2] = 0x5555;
441 mcp->mb[3] = 0xAA55;
442 mcp->mb[4] = 0x55AA;
443 mcp->mb[5] = 0xA5A5;
444 mcp->mb[6] = 0x5A5A;
445 mcp->mb[7] = 0x2525;
446 mcp->mb[8] = 0xBBBB;
447 mcp->mb[9] = 0x6666;
448 mcp->mb[10] = 0xBB66;
449 mcp->mb[11] = 0x66BB;
450 mcp->mb[12] = 0xB6B6;
451 mcp->mb[13] = 0x6B6B;
452 mcp->mb[14] = 0x3636;
453 mcp->mb[15] = 0xCCCC;
454
455
456 mcp->out_mb = MBX_15|MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
457 MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
458 mcp->in_mb = MBX_15|MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
459 MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
460 mcp->buf_size = 0;
461 mcp->flags = MBX_DMA_OUT;
462 mcp->tov = MBX_TOV_SECONDS;
463 rval = qlafx00_mailbox_command(vha, mcp);
464 if (rval == QLA_SUCCESS) {
465 if (mcp->mb[17] != 0xAAAA || mcp->mb[18] != 0x5555 ||
466 mcp->mb[19] != 0xAA55 || mcp->mb[20] != 0x55AA)
467 rval = QLA_FUNCTION_FAILED;
468 if (mcp->mb[21] != 0xA5A5 || mcp->mb[22] != 0x5A5A ||
469 mcp->mb[23] != 0x2525 || mcp->mb[24] != 0xBBBB)
470 rval = QLA_FUNCTION_FAILED;
471 if (mcp->mb[25] != 0x6666 || mcp->mb[26] != 0xBB66 ||
472 mcp->mb[27] != 0x66BB || mcp->mb[28] != 0xB6B6)
473 rval = QLA_FUNCTION_FAILED;
474 if (mcp->mb[29] != 0x6B6B || mcp->mb[30] != 0x3636 ||
475 mcp->mb[31] != 0xCCCC)
476 rval = QLA_FUNCTION_FAILED;
477 }
478
479 if (rval != QLA_SUCCESS) {
480 ql_dbg(ql_dbg_mbx, vha, 0x1170,
481 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
482 } else {
483 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1171,
484 "Done %s.\n", __func__);
485 }
486 return rval;
487}
488
489/**
490 * qlafx00_pci_config() - Setup ISPFx00 PCI configuration registers.
491 * @ha: HA context
492 *
493 * Returns 0 on success.
494 */
495int
496qlafx00_pci_config(scsi_qla_host_t *vha)
497{
498 uint16_t w;
499 struct qla_hw_data *ha = vha->hw;
500
501 pci_set_master(ha->pdev);
502 pci_try_set_mwi(ha->pdev);
503
504 pci_read_config_word(ha->pdev, PCI_COMMAND, &w);
505 w |= (PCI_COMMAND_PARITY | PCI_COMMAND_SERR);
506 w &= ~PCI_COMMAND_INTX_DISABLE;
507 pci_write_config_word(ha->pdev, PCI_COMMAND, w);
508
509 /* PCIe -- adjust Maximum Read Request Size (2048). */
Yijing Wangce9f7ed2013-09-05 15:55:30 +0800510 if (pci_is_pcie(ha->pdev))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400511 pcie_set_readrq(ha->pdev, 2048);
512
513 ha->chip_revision = ha->pdev->revision;
514
515 return QLA_SUCCESS;
516}
517
518/**
519 * qlafx00_warm_reset() - Perform warm reset of iSA(CPUs being reset on SOC).
520 * @ha: HA context
521 *
522 */
523static inline void
524qlafx00_soc_cpu_reset(scsi_qla_host_t *vha)
525{
526 unsigned long flags = 0;
527 struct qla_hw_data *ha = vha->hw;
528 int i, core;
529 uint32_t cnt;
530
531 /* Set all 4 cores in reset */
532 for (i = 0; i < 4; i++) {
533 QLAFX00_SET_HBA_SOC_REG(ha,
534 (SOC_SW_RST_CONTROL_REG_CORE0 + 8*i), (0xF01));
535 }
536
537 /* Set all 4 core Clock gating control */
538 for (i = 0; i < 4; i++) {
539 QLAFX00_SET_HBA_SOC_REG(ha,
540 (SOC_SW_RST_CONTROL_REG_CORE0 + 4 + 8*i), (0x01010101));
541 }
542
543 /* Reset all units in Fabric */
544 QLAFX00_SET_HBA_SOC_REG(ha, SOC_FABRIC_RST_CONTROL_REG, (0x11F0101));
545
546 /* Reset all interrupt control registers */
547 for (i = 0; i < 115; i++) {
548 QLAFX00_SET_HBA_SOC_REG(ha,
549 (SOC_INTERRUPT_SOURCE_I_CONTROL_REG + 4*i), (0x0));
550 }
551
552 /* Reset Timers control registers. per core */
553 for (core = 0; core < 4; core++)
554 for (i = 0; i < 8; i++)
555 QLAFX00_SET_HBA_SOC_REG(ha,
556 (SOC_CORE_TIMER_REG + 0x100*core + 4*i), (0x0));
557
558 /* Reset per core IRQ ack register */
559 for (core = 0; core < 4; core++)
560 QLAFX00_SET_HBA_SOC_REG(ha,
561 (SOC_IRQ_ACK_REG + 0x100*core), (0x3FF));
562
563 /* Set Fabric control and config to defaults */
564 QLAFX00_SET_HBA_SOC_REG(ha, SOC_FABRIC_CONTROL_REG, (0x2));
565 QLAFX00_SET_HBA_SOC_REG(ha, SOC_FABRIC_CONFIG_REG, (0x3));
566
567 spin_lock_irqsave(&ha->hardware_lock, flags);
568
569 /* Kick in Fabric units */
570 QLAFX00_SET_HBA_SOC_REG(ha, SOC_FABRIC_RST_CONTROL_REG, (0x0));
571
572 /* Kick in Core0 to start boot process */
573 QLAFX00_SET_HBA_SOC_REG(ha, SOC_SW_RST_CONTROL_REG_CORE0, (0xF00));
574
575 /* Wait 10secs for soft-reset to complete. */
576 for (cnt = 10; cnt; cnt--) {
577 msleep(1000);
578 barrier();
579 }
580 spin_unlock_irqrestore(&ha->hardware_lock, flags);
581}
582
583/**
584 * qlafx00_soft_reset() - Soft Reset ISPFx00.
585 * @ha: HA context
586 *
587 * Returns 0 on success.
588 */
589void
590qlafx00_soft_reset(scsi_qla_host_t *vha)
591{
592 struct qla_hw_data *ha = vha->hw;
593
594 if (unlikely(pci_channel_offline(ha->pdev) &&
595 ha->flags.pci_channel_io_perm_failure))
596 return;
597
598 ha->isp_ops->disable_intrs(ha);
599 qlafx00_soc_cpu_reset(vha);
600 ha->isp_ops->enable_intrs(ha);
601}
602
603/**
604 * qlafx00_chip_diag() - Test ISPFx00 for proper operation.
605 * @ha: HA context
606 *
607 * Returns 0 on success.
608 */
609int
610qlafx00_chip_diag(scsi_qla_host_t *vha)
611{
612 int rval = 0;
613 struct qla_hw_data *ha = vha->hw;
614 struct req_que *req = ha->req_q_map[0];
615
616 ha->fw_transfer_size = REQUEST_ENTRY_SIZE * req->length;
617
618 rval = qlafx00_mbx_reg_test(vha);
619 if (rval) {
620 ql_log(ql_log_warn, vha, 0x1165,
621 "Failed mailbox send register test\n");
622 } else {
623 /* Flag a successful rval */
624 rval = QLA_SUCCESS;
625 }
626 return rval;
627}
628
629void
630qlafx00_config_rings(struct scsi_qla_host *vha)
631{
632 struct qla_hw_data *ha = vha->hw;
633 struct device_reg_fx00 __iomem *reg = &ha->iobase->ispfx00;
634 struct init_cb_fx *icb;
635 struct req_que *req = ha->req_q_map[0];
636 struct rsp_que *rsp = ha->rsp_q_map[0];
637
638 /* Setup ring parameters in initialization control block. */
639 icb = (struct init_cb_fx *)ha->init_cb;
640 icb->request_q_outpointer = __constant_cpu_to_le16(0);
641 icb->response_q_inpointer = __constant_cpu_to_le16(0);
642 icb->request_q_length = cpu_to_le16(req->length);
643 icb->response_q_length = cpu_to_le16(rsp->length);
644 icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
645 icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
646 icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
647 icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
648
649 WRT_REG_DWORD(&reg->req_q_in, 0);
650 WRT_REG_DWORD(&reg->req_q_out, 0);
651
652 WRT_REG_DWORD(&reg->rsp_q_in, 0);
653 WRT_REG_DWORD(&reg->rsp_q_out, 0);
654
655 /* PCI posting */
656 RD_REG_DWORD(&reg->rsp_q_out);
657}
658
659char *
660qlafx00_pci_info_str(struct scsi_qla_host *vha, char *str)
661{
662 struct qla_hw_data *ha = vha->hw;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400663
Yijing Wangce9f7ed2013-09-05 15:55:30 +0800664 if (pci_is_pcie(ha->pdev)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400665 strcpy(str, "PCIe iSA");
666 return str;
667 }
668 return str;
669}
670
671char *
672qlafx00_fw_version_str(struct scsi_qla_host *vha, char *str)
673{
674 struct qla_hw_data *ha = vha->hw;
675
676 sprintf(str, "%s", ha->mr.fw_version);
677 return str;
678}
679
680void
681qlafx00_enable_intrs(struct qla_hw_data *ha)
682{
683 unsigned long flags = 0;
684
685 spin_lock_irqsave(&ha->hardware_lock, flags);
686 ha->interrupts_on = 1;
687 QLAFX00_ENABLE_ICNTRL_REG(ha);
688 spin_unlock_irqrestore(&ha->hardware_lock, flags);
689}
690
691void
692qlafx00_disable_intrs(struct qla_hw_data *ha)
693{
694 unsigned long flags = 0;
695
696 spin_lock_irqsave(&ha->hardware_lock, flags);
697 ha->interrupts_on = 0;
698 QLAFX00_DISABLE_ICNTRL_REG(ha);
699 spin_unlock_irqrestore(&ha->hardware_lock, flags);
700}
701
702static void
703qlafx00_tmf_iocb_timeout(void *data)
704{
705 srb_t *sp = (srb_t *)data;
706 struct srb_iocb *tmf = &sp->u.iocb_cmd;
707
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400708 tmf->u.tmf.comp_status = cpu_to_le16((uint16_t)CS_TIMEOUT);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400709 complete(&tmf->u.tmf.comp);
710}
711
712static void
713qlafx00_tmf_sp_done(void *data, void *ptr, int res)
714{
715 srb_t *sp = (srb_t *)ptr;
716 struct srb_iocb *tmf = &sp->u.iocb_cmd;
717
718 complete(&tmf->u.tmf.comp);
719}
720
721static int
722qlafx00_async_tm_cmd(fc_port_t *fcport, uint32_t flags,
723 uint32_t lun, uint32_t tag)
724{
725 scsi_qla_host_t *vha = fcport->vha;
726 struct srb_iocb *tm_iocb;
727 srb_t *sp;
728 int rval = QLA_FUNCTION_FAILED;
729
730 sp = qla2x00_get_sp(vha, fcport, GFP_KERNEL);
731 if (!sp)
732 goto done;
733
734 tm_iocb = &sp->u.iocb_cmd;
735 sp->type = SRB_TM_CMD;
736 sp->name = "tmf";
737 qla2x00_init_timer(sp, qla2x00_get_async_timeout(vha));
738 tm_iocb->u.tmf.flags = flags;
739 tm_iocb->u.tmf.lun = lun;
740 tm_iocb->u.tmf.data = tag;
741 sp->done = qlafx00_tmf_sp_done;
742 tm_iocb->timeout = qlafx00_tmf_iocb_timeout;
743 init_completion(&tm_iocb->u.tmf.comp);
744
745 rval = qla2x00_start_sp(sp);
746 if (rval != QLA_SUCCESS)
747 goto done_free_sp;
748
749 ql_dbg(ql_dbg_async, vha, 0x507b,
750 "Task management command issued target_id=%x\n",
751 fcport->tgt_id);
752
753 wait_for_completion(&tm_iocb->u.tmf.comp);
754
755 rval = tm_iocb->u.tmf.comp_status == CS_COMPLETE ?
756 QLA_SUCCESS : QLA_FUNCTION_FAILED;
757
758done_free_sp:
759 sp->free(vha, sp);
760done:
761 return rval;
762}
763
764int
765qlafx00_abort_target(fc_port_t *fcport, unsigned int l, int tag)
766{
767 return qlafx00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
768}
769
770int
771qlafx00_lun_reset(fc_port_t *fcport, unsigned int l, int tag)
772{
773 return qlafx00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
774}
775
776int
Armen Baloyan58547712013-08-27 01:37:33 -0400777qlafx00_loop_reset(scsi_qla_host_t *vha)
778{
779 int ret;
780 struct fc_port *fcport;
781 struct qla_hw_data *ha = vha->hw;
782
783 if (ql2xtargetreset) {
784 list_for_each_entry(fcport, &vha->vp_fcports, list) {
785 if (fcport->port_type != FCT_TARGET)
786 continue;
787
788 ret = ha->isp_ops->target_reset(fcport, 0, 0);
789 if (ret != QLA_SUCCESS) {
790 ql_dbg(ql_dbg_taskm, vha, 0x803d,
791 "Bus Reset failed: Reset=%d "
792 "d_id=%x.\n", ret, fcport->d_id.b24);
793 }
794 }
795 }
796 return QLA_SUCCESS;
797}
798
799int
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400800qlafx00_iospace_config(struct qla_hw_data *ha)
801{
802 if (pci_request_selected_regions(ha->pdev, ha->bars,
803 QLA2XXX_DRIVER_NAME)) {
804 ql_log_pci(ql_log_fatal, ha->pdev, 0x014e,
805 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
806 pci_name(ha->pdev));
807 goto iospace_error_exit;
808 }
809
810 /* Use MMIO operations for all accesses. */
811 if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
812 ql_log_pci(ql_log_warn, ha->pdev, 0x014f,
813 "Invalid pci I/O region size (%s).\n",
814 pci_name(ha->pdev));
815 goto iospace_error_exit;
816 }
817 if (pci_resource_len(ha->pdev, 0) < BAR0_LEN_FX00) {
818 ql_log_pci(ql_log_warn, ha->pdev, 0x0127,
819 "Invalid PCI mem BAR0 region size (%s), aborting\n",
820 pci_name(ha->pdev));
821 goto iospace_error_exit;
822 }
823
824 ha->cregbase =
825 ioremap_nocache(pci_resource_start(ha->pdev, 0), BAR0_LEN_FX00);
826 if (!ha->cregbase) {
827 ql_log_pci(ql_log_fatal, ha->pdev, 0x0128,
828 "cannot remap MMIO (%s), aborting\n", pci_name(ha->pdev));
829 goto iospace_error_exit;
830 }
831
832 if (!(pci_resource_flags(ha->pdev, 2) & IORESOURCE_MEM)) {
833 ql_log_pci(ql_log_warn, ha->pdev, 0x0129,
834 "region #2 not an MMIO resource (%s), aborting\n",
835 pci_name(ha->pdev));
836 goto iospace_error_exit;
837 }
838 if (pci_resource_len(ha->pdev, 2) < BAR2_LEN_FX00) {
839 ql_log_pci(ql_log_warn, ha->pdev, 0x012a,
840 "Invalid PCI mem BAR2 region size (%s), aborting\n",
841 pci_name(ha->pdev));
842 goto iospace_error_exit;
843 }
844
845 ha->iobase =
846 ioremap_nocache(pci_resource_start(ha->pdev, 2), BAR2_LEN_FX00);
847 if (!ha->iobase) {
848 ql_log_pci(ql_log_fatal, ha->pdev, 0x012b,
849 "cannot remap MMIO (%s), aborting\n", pci_name(ha->pdev));
850 goto iospace_error_exit;
851 }
852
853 /* Determine queue resources */
854 ha->max_req_queues = ha->max_rsp_queues = 1;
855
856 ql_log_pci(ql_log_info, ha->pdev, 0x012c,
857 "Bars 0x%x, iobase0 0x%p, iobase2 0x%p\n",
858 ha->bars, ha->cregbase, ha->iobase);
859
860 return 0;
861
862iospace_error_exit:
863 return -ENOMEM;
864}
865
866static void
867qlafx00_save_queue_ptrs(struct scsi_qla_host *vha)
868{
869 struct qla_hw_data *ha = vha->hw;
870 struct req_que *req = ha->req_q_map[0];
871 struct rsp_que *rsp = ha->rsp_q_map[0];
872
873 req->length_fx00 = req->length;
874 req->ring_fx00 = req->ring;
875 req->dma_fx00 = req->dma;
876
877 rsp->length_fx00 = rsp->length;
878 rsp->ring_fx00 = rsp->ring;
879 rsp->dma_fx00 = rsp->dma;
880
881 ql_dbg(ql_dbg_init, vha, 0x012d,
882 "req: %p, ring_fx00: %p, length_fx00: 0x%x,"
883 "req->dma_fx00: 0x%llx\n", req, req->ring_fx00,
884 req->length_fx00, (u64)req->dma_fx00);
885
886 ql_dbg(ql_dbg_init, vha, 0x012e,
887 "rsp: %p, ring_fx00: %p, length_fx00: 0x%x,"
888 "rsp->dma_fx00: 0x%llx\n", rsp, rsp->ring_fx00,
889 rsp->length_fx00, (u64)rsp->dma_fx00);
890}
891
892static int
893qlafx00_config_queues(struct scsi_qla_host *vha)
894{
895 struct qla_hw_data *ha = vha->hw;
896 struct req_que *req = ha->req_q_map[0];
897 struct rsp_que *rsp = ha->rsp_q_map[0];
898 dma_addr_t bar2_hdl = pci_resource_start(ha->pdev, 2);
899
900 req->length = ha->req_que_len;
901 req->ring = (void *)ha->iobase + ha->req_que_off;
902 req->dma = bar2_hdl + ha->req_que_off;
903 if ((!req->ring) || (req->length == 0)) {
904 ql_log_pci(ql_log_info, ha->pdev, 0x012f,
905 "Unable to allocate memory for req_ring\n");
906 return QLA_FUNCTION_FAILED;
907 }
908
909 ql_dbg(ql_dbg_init, vha, 0x0130,
910 "req: %p req_ring pointer %p req len 0x%x "
911 "req off 0x%x\n, req->dma: 0x%llx",
912 req, req->ring, req->length,
913 ha->req_que_off, (u64)req->dma);
914
915 rsp->length = ha->rsp_que_len;
916 rsp->ring = (void *)ha->iobase + ha->rsp_que_off;
917 rsp->dma = bar2_hdl + ha->rsp_que_off;
918 if ((!rsp->ring) || (rsp->length == 0)) {
919 ql_log_pci(ql_log_info, ha->pdev, 0x0131,
920 "Unable to allocate memory for rsp_ring\n");
921 return QLA_FUNCTION_FAILED;
922 }
923
924 ql_dbg(ql_dbg_init, vha, 0x0132,
925 "rsp: %p rsp_ring pointer %p rsp len 0x%x "
926 "rsp off 0x%x, rsp->dma: 0x%llx\n",
927 rsp, rsp->ring, rsp->length,
928 ha->rsp_que_off, (u64)rsp->dma);
929
930 return QLA_SUCCESS;
931}
932
933static int
934qlafx00_init_fw_ready(scsi_qla_host_t *vha)
935{
936 int rval = 0;
937 unsigned long wtime;
938 uint16_t wait_time; /* Wait time */
939 struct qla_hw_data *ha = vha->hw;
940 struct device_reg_fx00 __iomem *reg = &ha->iobase->ispfx00;
941 uint32_t aenmbx, aenmbx7 = 0;
Armen Baloyanf9a2a542013-08-27 01:37:42 -0400942 uint32_t pseudo_aen;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400943 uint32_t state[5];
944 bool done = false;
945
946 /* 30 seconds wait - Adjust if required */
947 wait_time = 30;
948
Armen Baloyanf9a2a542013-08-27 01:37:42 -0400949 pseudo_aen = RD_REG_DWORD(&reg->pseudoaen);
950 if (pseudo_aen == 1) {
951 aenmbx7 = RD_REG_DWORD(&reg->initval7);
952 ha->mbx_intr_code = MSW(aenmbx7);
953 ha->rqstq_intr_code = LSW(aenmbx7);
954 rval = qlafx00_driver_shutdown(vha, 10);
955 if (rval != QLA_SUCCESS)
956 qlafx00_soft_reset(vha);
957 }
958
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400959 /* wait time before firmware ready */
960 wtime = jiffies + (wait_time * HZ);
961 do {
962 aenmbx = RD_REG_DWORD(&reg->aenmailbox0);
963 barrier();
964 ql_dbg(ql_dbg_mbx, vha, 0x0133,
965 "aenmbx: 0x%x\n", aenmbx);
966
967 switch (aenmbx) {
968 case MBA_FW_NOT_STARTED:
969 case MBA_FW_STARTING:
970 break;
971
972 case MBA_SYSTEM_ERR:
973 case MBA_REQ_TRANSFER_ERR:
974 case MBA_RSP_TRANSFER_ERR:
975 case MBA_FW_INIT_FAILURE:
976 qlafx00_soft_reset(vha);
977 break;
978
979 case MBA_FW_RESTART_CMPLT:
980 /* Set the mbx and rqstq intr code */
981 aenmbx7 = RD_REG_DWORD(&reg->aenmailbox7);
982 ha->mbx_intr_code = MSW(aenmbx7);
983 ha->rqstq_intr_code = LSW(aenmbx7);
984 ha->req_que_off = RD_REG_DWORD(&reg->aenmailbox1);
985 ha->rsp_que_off = RD_REG_DWORD(&reg->aenmailbox3);
986 ha->req_que_len = RD_REG_DWORD(&reg->aenmailbox5);
987 ha->rsp_que_len = RD_REG_DWORD(&reg->aenmailbox6);
988 WRT_REG_DWORD(&reg->aenmailbox0, 0);
989 RD_REG_DWORD_RELAXED(&reg->aenmailbox0);
990 ql_dbg(ql_dbg_init, vha, 0x0134,
991 "f/w returned mbx_intr_code: 0x%x, "
992 "rqstq_intr_code: 0x%x\n",
993 ha->mbx_intr_code, ha->rqstq_intr_code);
994 QLAFX00_CLR_INTR_REG(ha, QLAFX00_HST_INT_STS_BITS);
995 rval = QLA_SUCCESS;
996 done = true;
997 break;
998
999 default:
1000 /* If fw is apparently not ready. In order to continue,
1001 * we might need to issue Mbox cmd, but the problem is
1002 * that the DoorBell vector values that come with the
1003 * 8060 AEN are most likely gone by now (and thus no
1004 * bell would be rung on the fw side when mbox cmd is
1005 * issued). We have to therefore grab the 8060 AEN
1006 * shadow regs (filled in by FW when the last 8060
1007 * AEN was being posted).
1008 * Do the following to determine what is needed in
1009 * order to get the FW ready:
1010 * 1. reload the 8060 AEN values from the shadow regs
1011 * 2. clear int status to get rid of possible pending
1012 * interrupts
1013 * 3. issue Get FW State Mbox cmd to determine fw state
1014 * Set the mbx and rqstq intr code from Shadow Regs
1015 */
1016 aenmbx7 = RD_REG_DWORD(&reg->initval7);
1017 ha->mbx_intr_code = MSW(aenmbx7);
1018 ha->rqstq_intr_code = LSW(aenmbx7);
1019 ha->req_que_off = RD_REG_DWORD(&reg->initval1);
1020 ha->rsp_que_off = RD_REG_DWORD(&reg->initval3);
1021 ha->req_que_len = RD_REG_DWORD(&reg->initval5);
1022 ha->rsp_que_len = RD_REG_DWORD(&reg->initval6);
1023 ql_dbg(ql_dbg_init, vha, 0x0135,
1024 "f/w returned mbx_intr_code: 0x%x, "
1025 "rqstq_intr_code: 0x%x\n",
1026 ha->mbx_intr_code, ha->rqstq_intr_code);
1027 QLAFX00_CLR_INTR_REG(ha, QLAFX00_HST_INT_STS_BITS);
1028
1029 /* Get the FW state */
1030 rval = qlafx00_get_firmware_state(vha, state);
1031 if (rval != QLA_SUCCESS) {
1032 /* Retry if timer has not expired */
1033 break;
1034 }
1035
1036 if (state[0] == FSTATE_FX00_CONFIG_WAIT) {
1037 /* Firmware is waiting to be
1038 * initialized by driver
1039 */
1040 rval = QLA_SUCCESS;
1041 done = true;
1042 break;
1043 }
1044
1045 /* Issue driver shutdown and wait until f/w recovers.
1046 * Driver should continue to poll until 8060 AEN is
1047 * received indicating firmware recovery.
1048 */
1049 ql_dbg(ql_dbg_init, vha, 0x0136,
1050 "Sending Driver shutdown fw_state 0x%x\n",
1051 state[0]);
1052
1053 rval = qlafx00_driver_shutdown(vha, 10);
1054 if (rval != QLA_SUCCESS) {
1055 rval = QLA_FUNCTION_FAILED;
1056 break;
1057 }
1058 msleep(500);
1059
1060 wtime = jiffies + (wait_time * HZ);
1061 break;
1062 }
1063
1064 if (!done) {
1065 if (time_after_eq(jiffies, wtime)) {
1066 ql_dbg(ql_dbg_init, vha, 0x0137,
1067 "Init f/w failed: aen[7]: 0x%x\n",
1068 RD_REG_DWORD(&reg->aenmailbox7));
1069 rval = QLA_FUNCTION_FAILED;
1070 done = true;
1071 break;
1072 }
1073 /* Delay for a while */
1074 msleep(500);
1075 }
1076 } while (!done);
1077
1078 if (rval)
1079 ql_dbg(ql_dbg_init, vha, 0x0138,
1080 "%s **** FAILED ****.\n", __func__);
1081 else
1082 ql_dbg(ql_dbg_init, vha, 0x0139,
1083 "%s **** SUCCESS ****.\n", __func__);
1084
1085 return rval;
1086}
1087
1088/*
1089 * qlafx00_fw_ready() - Waits for firmware ready.
1090 * @ha: HA context
1091 *
1092 * Returns 0 on success.
1093 */
1094int
1095qlafx00_fw_ready(scsi_qla_host_t *vha)
1096{
1097 int rval;
1098 unsigned long wtime;
1099 uint16_t wait_time; /* Wait time if loop is coming ready */
1100 uint32_t state[5];
1101
1102 rval = QLA_SUCCESS;
1103
1104 wait_time = 10;
1105
1106 /* wait time before firmware ready */
1107 wtime = jiffies + (wait_time * HZ);
1108
1109 /* Wait for ISP to finish init */
1110 if (!vha->flags.init_done)
1111 ql_dbg(ql_dbg_init, vha, 0x013a,
1112 "Waiting for init to complete...\n");
1113
1114 do {
1115 rval = qlafx00_get_firmware_state(vha, state);
1116
1117 if (rval == QLA_SUCCESS) {
1118 if (state[0] == FSTATE_FX00_INITIALIZED) {
1119 ql_dbg(ql_dbg_init, vha, 0x013b,
1120 "fw_state=%x\n", state[0]);
1121 rval = QLA_SUCCESS;
1122 break;
1123 }
1124 }
1125 rval = QLA_FUNCTION_FAILED;
1126
1127 if (time_after_eq(jiffies, wtime))
1128 break;
1129
1130 /* Delay for a while */
1131 msleep(500);
1132
1133 ql_dbg(ql_dbg_init, vha, 0x013c,
1134 "fw_state=%x curr time=%lx.\n", state[0], jiffies);
1135 } while (1);
1136
1137
1138 if (rval)
1139 ql_dbg(ql_dbg_init, vha, 0x013d,
1140 "Firmware ready **** FAILED ****.\n");
1141 else
1142 ql_dbg(ql_dbg_init, vha, 0x013e,
1143 "Firmware ready **** SUCCESS ****.\n");
1144
1145 return rval;
1146}
1147
1148static int
1149qlafx00_find_all_targets(scsi_qla_host_t *vha,
1150 struct list_head *new_fcports)
1151{
1152 int rval;
1153 uint16_t tgt_id;
1154 fc_port_t *fcport, *new_fcport;
1155 int found;
1156 struct qla_hw_data *ha = vha->hw;
1157
1158 rval = QLA_SUCCESS;
1159
1160 if (!test_bit(LOOP_RESYNC_ACTIVE, &vha->dpc_flags))
1161 return QLA_FUNCTION_FAILED;
1162
1163 if ((atomic_read(&vha->loop_down_timer) ||
1164 STATE_TRANSITION(vha))) {
1165 atomic_set(&vha->loop_down_timer, 0);
1166 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
1167 return QLA_FUNCTION_FAILED;
1168 }
1169
1170 ql_dbg(ql_dbg_disc + ql_dbg_init, vha, 0x2088,
1171 "Listing Target bit map...\n");
1172 ql_dump_buffer(ql_dbg_disc + ql_dbg_init, vha,
1173 0x2089, (uint8_t *)ha->gid_list, 32);
1174
1175 /* Allocate temporary rmtport for any new rmtports discovered. */
1176 new_fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
1177 if (new_fcport == NULL)
1178 return QLA_MEMORY_ALLOC_FAILED;
1179
1180 for_each_set_bit(tgt_id, (void *)ha->gid_list,
1181 QLAFX00_TGT_NODE_LIST_SIZE) {
1182
1183 /* Send get target node info */
1184 new_fcport->tgt_id = tgt_id;
1185 rval = qlafx00_fx_disc(vha, new_fcport,
1186 FXDISC_GET_TGT_NODE_INFO);
1187 if (rval != QLA_SUCCESS) {
1188 ql_log(ql_log_warn, vha, 0x208a,
1189 "Target info scan failed -- assuming zero-entry "
1190 "result...\n");
1191 continue;
1192 }
1193
1194 /* Locate matching device in database. */
1195 found = 0;
1196 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1197 if (memcmp(new_fcport->port_name,
1198 fcport->port_name, WWN_SIZE))
1199 continue;
1200
1201 found++;
1202
1203 /*
1204 * If tgt_id is same and state FCS_ONLINE, nothing
1205 * changed.
1206 */
1207 if (fcport->tgt_id == new_fcport->tgt_id &&
1208 atomic_read(&fcport->state) == FCS_ONLINE)
1209 break;
1210
1211 /*
1212 * Tgt ID changed or device was marked to be updated.
1213 */
1214 ql_dbg(ql_dbg_disc + ql_dbg_init, vha, 0x208b,
1215 "TGT-ID Change(%s): Present tgt id: "
1216 "0x%x state: 0x%x "
1217 "wwnn = %llx wwpn = %llx.\n",
1218 __func__, fcport->tgt_id,
1219 atomic_read(&fcport->state),
1220 (unsigned long long)wwn_to_u64(fcport->node_name),
1221 (unsigned long long)wwn_to_u64(fcport->port_name));
1222
1223 ql_log(ql_log_info, vha, 0x208c,
1224 "TGT-ID Announce(%s): Discovered tgt "
1225 "id 0x%x wwnn = %llx "
1226 "wwpn = %llx.\n", __func__, new_fcport->tgt_id,
1227 (unsigned long long)
1228 wwn_to_u64(new_fcport->node_name),
1229 (unsigned long long)
1230 wwn_to_u64(new_fcport->port_name));
1231
1232 if (atomic_read(&fcport->state) != FCS_ONLINE) {
1233 fcport->old_tgt_id = fcport->tgt_id;
1234 fcport->tgt_id = new_fcport->tgt_id;
1235 ql_log(ql_log_info, vha, 0x208d,
1236 "TGT-ID: New fcport Added: %p\n", fcport);
1237 qla2x00_update_fcport(vha, fcport);
1238 } else {
1239 ql_log(ql_log_info, vha, 0x208e,
1240 " Existing TGT-ID %x did not get "
1241 " offline event from firmware.\n",
1242 fcport->old_tgt_id);
1243 qla2x00_mark_device_lost(vha, fcport, 0, 0);
1244 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
1245 kfree(new_fcport);
1246 return rval;
1247 }
1248 break;
1249 }
1250
1251 if (found)
1252 continue;
1253
1254 /* If device was not in our fcports list, then add it. */
1255 list_add_tail(&new_fcport->list, new_fcports);
1256
1257 /* Allocate a new replacement fcport. */
1258 new_fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
1259 if (new_fcport == NULL)
1260 return QLA_MEMORY_ALLOC_FAILED;
1261 }
1262
1263 kfree(new_fcport);
1264 return rval;
1265}
1266
1267/*
1268 * qlafx00_configure_all_targets
1269 * Setup target devices with node ID's.
1270 *
1271 * Input:
1272 * ha = adapter block pointer.
1273 *
1274 * Returns:
1275 * 0 = success.
1276 * BIT_0 = error
1277 */
1278static int
1279qlafx00_configure_all_targets(scsi_qla_host_t *vha)
1280{
1281 int rval;
1282 fc_port_t *fcport, *rmptemp;
1283 LIST_HEAD(new_fcports);
1284
1285 rval = qlafx00_fx_disc(vha, &vha->hw->mr.fcport,
1286 FXDISC_GET_TGT_NODE_LIST);
1287 if (rval != QLA_SUCCESS) {
1288 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
1289 return rval;
1290 }
1291
1292 rval = qlafx00_find_all_targets(vha, &new_fcports);
1293 if (rval != QLA_SUCCESS) {
1294 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
1295 return rval;
1296 }
1297
1298 /*
1299 * Delete all previous devices marked lost.
1300 */
1301 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1302 if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags))
1303 break;
1304
1305 if (atomic_read(&fcport->state) == FCS_DEVICE_LOST) {
1306 if (fcport->port_type != FCT_INITIATOR)
1307 qla2x00_mark_device_lost(vha, fcport, 0, 0);
1308 }
1309 }
1310
1311 /*
1312 * Add the new devices to our devices list.
1313 */
1314 list_for_each_entry_safe(fcport, rmptemp, &new_fcports, list) {
1315 if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags))
1316 break;
1317
1318 qla2x00_update_fcport(vha, fcport);
1319 list_move_tail(&fcport->list, &vha->vp_fcports);
1320 ql_log(ql_log_info, vha, 0x208f,
1321 "Attach new target id 0x%x wwnn = %llx "
1322 "wwpn = %llx.\n",
1323 fcport->tgt_id,
1324 (unsigned long long)wwn_to_u64(fcport->node_name),
1325 (unsigned long long)wwn_to_u64(fcport->port_name));
1326 }
1327
1328 /* Free all new device structures not processed. */
1329 list_for_each_entry_safe(fcport, rmptemp, &new_fcports, list) {
1330 list_del(&fcport->list);
1331 kfree(fcport);
1332 }
1333
1334 return rval;
1335}
1336
1337/*
1338 * qlafx00_configure_devices
1339 * Updates Fibre Channel Device Database with what is actually on loop.
1340 *
1341 * Input:
1342 * ha = adapter block pointer.
1343 *
1344 * Returns:
1345 * 0 = success.
1346 * 1 = error.
1347 * 2 = database was full and device was not configured.
1348 */
1349int
1350qlafx00_configure_devices(scsi_qla_host_t *vha)
1351{
1352 int rval;
1353 unsigned long flags, save_flags;
1354 rval = QLA_SUCCESS;
1355
1356 save_flags = flags = vha->dpc_flags;
1357
1358 ql_dbg(ql_dbg_disc, vha, 0x2090,
1359 "Configure devices -- dpc flags =0x%lx\n", flags);
1360
1361 rval = qlafx00_configure_all_targets(vha);
1362
1363 if (rval == QLA_SUCCESS) {
1364 if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags)) {
1365 rval = QLA_FUNCTION_FAILED;
1366 } else {
1367 atomic_set(&vha->loop_state, LOOP_READY);
1368 ql_log(ql_log_info, vha, 0x2091,
1369 "Device Ready\n");
1370 }
1371 }
1372
1373 if (rval) {
1374 ql_dbg(ql_dbg_disc, vha, 0x2092,
1375 "%s *** FAILED ***.\n", __func__);
1376 } else {
1377 ql_dbg(ql_dbg_disc, vha, 0x2093,
1378 "%s: exiting normally.\n", __func__);
1379 }
1380 return rval;
1381}
1382
1383static void
Armen Baloyan71e56002013-08-27 01:37:38 -04001384qlafx00_abort_isp_cleanup(scsi_qla_host_t *vha, bool critemp)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001385{
1386 struct qla_hw_data *ha = vha->hw;
1387 fc_port_t *fcport;
1388
1389 vha->flags.online = 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001390 ha->mr.fw_hbt_en = 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001391
Armen Baloyan71e56002013-08-27 01:37:38 -04001392 if (!critemp) {
1393 ha->flags.chip_reset_done = 0;
1394 clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
1395 vha->qla_stats.total_isp_aborts++;
1396 ql_log(ql_log_info, vha, 0x013f,
1397 "Performing ISP error recovery - ha = %p.\n", ha);
1398 ha->isp_ops->reset_chip(vha);
1399 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001400
1401 if (atomic_read(&vha->loop_state) != LOOP_DOWN) {
1402 atomic_set(&vha->loop_state, LOOP_DOWN);
1403 atomic_set(&vha->loop_down_timer,
1404 QLAFX00_LOOP_DOWN_TIME);
1405 } else {
1406 if (!atomic_read(&vha->loop_down_timer))
1407 atomic_set(&vha->loop_down_timer,
1408 QLAFX00_LOOP_DOWN_TIME);
1409 }
1410
1411 /* Clear all async request states across all VPs. */
1412 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1413 fcport->flags = 0;
1414 if (atomic_read(&fcport->state) == FCS_ONLINE)
1415 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
1416 }
1417
1418 if (!ha->flags.eeh_busy) {
Armen Baloyan71e56002013-08-27 01:37:38 -04001419 if (critemp) {
1420 qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
1421 } else {
1422 /* Requeue all commands in outstanding command list. */
1423 qla2x00_abort_all_cmds(vha, DID_RESET << 16);
1424 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001425 }
1426
1427 qla2x00_free_irqs(vha);
Armen Baloyan71e56002013-08-27 01:37:38 -04001428 if (critemp)
1429 set_bit(FX00_CRITEMP_RECOVERY, &vha->dpc_flags);
1430 else
1431 set_bit(FX00_RESET_RECOVERY, &vha->dpc_flags);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001432
1433 /* Clear the Interrupts */
1434 QLAFX00_CLR_INTR_REG(ha, QLAFX00_HST_INT_STS_BITS);
1435
1436 ql_log(ql_log_info, vha, 0x0140,
1437 "%s Done done - ha=%p.\n", __func__, ha);
1438}
1439
1440/**
1441 * qlafx00_init_response_q_entries() - Initializes response queue entries.
1442 * @ha: HA context
1443 *
1444 * Beginning of request ring has initialization control block already built
1445 * by nvram config routine.
1446 *
1447 * Returns 0 on success.
1448 */
1449void
1450qlafx00_init_response_q_entries(struct rsp_que *rsp)
1451{
1452 uint16_t cnt;
1453 response_t *pkt;
1454
1455 rsp->ring_ptr = rsp->ring;
1456 rsp->ring_index = 0;
1457 rsp->status_srb = NULL;
1458 pkt = rsp->ring_ptr;
1459 for (cnt = 0; cnt < rsp->length; cnt++) {
1460 pkt->signature = RESPONSE_PROCESSED;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04001461 WRT_REG_DWORD((void __iomem *)&pkt->signature,
1462 RESPONSE_PROCESSED);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001463 pkt++;
1464 }
1465}
1466
1467int
1468qlafx00_rescan_isp(scsi_qla_host_t *vha)
1469{
1470 uint32_t status = QLA_FUNCTION_FAILED;
1471 struct qla_hw_data *ha = vha->hw;
1472 struct device_reg_fx00 __iomem *reg = &ha->iobase->ispfx00;
1473 uint32_t aenmbx7;
1474
1475 qla2x00_request_irqs(ha, ha->rsp_q_map[0]);
1476
1477 aenmbx7 = RD_REG_DWORD(&reg->aenmailbox7);
1478 ha->mbx_intr_code = MSW(aenmbx7);
1479 ha->rqstq_intr_code = LSW(aenmbx7);
1480 ha->req_que_off = RD_REG_DWORD(&reg->aenmailbox1);
1481 ha->rsp_que_off = RD_REG_DWORD(&reg->aenmailbox3);
1482 ha->req_que_len = RD_REG_DWORD(&reg->aenmailbox5);
1483 ha->rsp_que_len = RD_REG_DWORD(&reg->aenmailbox6);
1484
1485 ql_dbg(ql_dbg_disc, vha, 0x2094,
1486 "fw returned mbx_intr_code: 0x%x, rqstq_intr_code: 0x%x "
1487 " Req que offset 0x%x Rsp que offset 0x%x\n",
1488 ha->mbx_intr_code, ha->rqstq_intr_code,
1489 ha->req_que_off, ha->rsp_que_len);
1490
1491 /* Clear the Interrupts */
1492 QLAFX00_CLR_INTR_REG(ha, QLAFX00_HST_INT_STS_BITS);
1493
1494 status = qla2x00_init_rings(vha);
1495 if (!status) {
1496 vha->flags.online = 1;
1497
1498 /* if no cable then assume it's good */
1499 if ((vha->device_flags & DFLG_NO_CABLE))
1500 status = 0;
1501 /* Register system information */
1502 if (qlafx00_fx_disc(vha,
1503 &vha->hw->mr.fcport, FXDISC_REG_HOST_INFO))
1504 ql_dbg(ql_dbg_disc, vha, 0x2095,
1505 "failed to register host info\n");
1506 }
1507 scsi_unblock_requests(vha->host);
1508 return status;
1509}
1510
1511void
1512qlafx00_timer_routine(scsi_qla_host_t *vha)
1513{
1514 struct qla_hw_data *ha = vha->hw;
1515 uint32_t fw_heart_beat;
1516 uint32_t aenmbx0;
1517 struct device_reg_fx00 __iomem *reg = &ha->iobase->ispfx00;
Armen Baloyan71e56002013-08-27 01:37:38 -04001518 uint32_t tempc;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001519
1520 /* Check firmware health */
1521 if (ha->mr.fw_hbt_cnt)
1522 ha->mr.fw_hbt_cnt--;
1523 else {
1524 if ((!ha->flags.mr_reset_hdlr_active) &&
1525 (!test_bit(UNLOADING, &vha->dpc_flags)) &&
1526 (!test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) &&
1527 (ha->mr.fw_hbt_en)) {
1528 fw_heart_beat = RD_REG_DWORD(&reg->fwheartbeat);
1529 if (fw_heart_beat != ha->mr.old_fw_hbt_cnt) {
1530 ha->mr.old_fw_hbt_cnt = fw_heart_beat;
1531 ha->mr.fw_hbt_miss_cnt = 0;
1532 } else {
1533 ha->mr.fw_hbt_miss_cnt++;
1534 if (ha->mr.fw_hbt_miss_cnt ==
1535 QLAFX00_HEARTBEAT_MISS_CNT) {
1536 set_bit(ISP_ABORT_NEEDED,
1537 &vha->dpc_flags);
1538 qla2xxx_wake_dpc(vha);
1539 ha->mr.fw_hbt_miss_cnt = 0;
1540 }
1541 }
1542 }
1543 ha->mr.fw_hbt_cnt = QLAFX00_HEARTBEAT_INTERVAL;
1544 }
1545
1546 if (test_bit(FX00_RESET_RECOVERY, &vha->dpc_flags)) {
1547 /* Reset recovery to be performed in timer routine */
1548 aenmbx0 = RD_REG_DWORD(&reg->aenmailbox0);
1549 if (ha->mr.fw_reset_timer_exp) {
1550 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
1551 qla2xxx_wake_dpc(vha);
1552 ha->mr.fw_reset_timer_exp = 0;
1553 } else if (aenmbx0 == MBA_FW_RESTART_CMPLT) {
1554 /* Wake up DPC to rescan the targets */
1555 set_bit(FX00_TARGET_SCAN, &vha->dpc_flags);
1556 clear_bit(FX00_RESET_RECOVERY, &vha->dpc_flags);
1557 qla2xxx_wake_dpc(vha);
1558 ha->mr.fw_reset_timer_tick = QLAFX00_RESET_INTERVAL;
1559 } else if ((aenmbx0 == MBA_FW_STARTING) &&
1560 (!ha->mr.fw_hbt_en)) {
1561 ha->mr.fw_hbt_en = 1;
1562 } else if (!ha->mr.fw_reset_timer_tick) {
1563 if (aenmbx0 == ha->mr.old_aenmbx0_state)
1564 ha->mr.fw_reset_timer_exp = 1;
1565 ha->mr.fw_reset_timer_tick = QLAFX00_RESET_INTERVAL;
1566 } else if (aenmbx0 == 0xFFFFFFFF) {
1567 uint32_t data0, data1;
1568
1569 data0 = QLAFX00_RD_REG(ha,
1570 QLAFX00_BAR1_BASE_ADDR_REG);
1571 data1 = QLAFX00_RD_REG(ha,
1572 QLAFX00_PEX0_WIN0_BASE_ADDR_REG);
1573
1574 data0 &= 0xffff0000;
1575 data1 &= 0x0000ffff;
1576
1577 QLAFX00_WR_REG(ha,
1578 QLAFX00_PEX0_WIN0_BASE_ADDR_REG,
1579 (data0 | data1));
1580 } else if ((aenmbx0 & 0xFF00) == MBA_FW_POLL_STATE) {
1581 ha->mr.fw_reset_timer_tick =
1582 QLAFX00_MAX_RESET_INTERVAL;
Armen Baloyanb6511d92013-08-27 01:37:31 -04001583 } else if (aenmbx0 == MBA_FW_RESET_FCT) {
1584 ha->mr.fw_reset_timer_tick =
1585 QLAFX00_MAX_RESET_INTERVAL;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001586 }
1587 ha->mr.old_aenmbx0_state = aenmbx0;
1588 ha->mr.fw_reset_timer_tick--;
1589 }
Armen Baloyan71e56002013-08-27 01:37:38 -04001590 if (test_bit(FX00_CRITEMP_RECOVERY, &vha->dpc_flags)) {
1591 /*
1592 * Critical temperature recovery to be
1593 * performed in timer routine
1594 */
1595 if (ha->mr.fw_critemp_timer_tick == 0) {
1596 tempc = QLAFX00_GET_TEMPERATURE(ha);
Saurav Kashyap6ddcfef2013-08-27 01:37:53 -04001597 ql_dbg(ql_dbg_timer, vha, 0x6012,
Armen Baloyan71e56002013-08-27 01:37:38 -04001598 "ISPFx00(%s): Critical temp timer, "
1599 "current SOC temperature: %d\n",
1600 __func__, tempc);
1601 if (tempc < ha->mr.critical_temperature) {
1602 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
1603 clear_bit(FX00_CRITEMP_RECOVERY,
1604 &vha->dpc_flags);
1605 qla2xxx_wake_dpc(vha);
1606 }
1607 ha->mr.fw_critemp_timer_tick =
1608 QLAFX00_CRITEMP_INTERVAL;
1609 } else {
1610 ha->mr.fw_critemp_timer_tick--;
1611 }
1612 }
Armen Baloyane8f5e952013-10-30 03:38:17 -04001613 if (ha->mr.host_info_resend) {
1614 /*
1615 * Incomplete host info might be sent to firmware
1616 * durinng system boot - info should be resend
1617 */
1618 if (ha->mr.hinfo_resend_timer_tick == 0) {
1619 ha->mr.host_info_resend = false;
1620 set_bit(FX00_HOST_INFO_RESEND, &vha->dpc_flags);
1621 ha->mr.hinfo_resend_timer_tick =
1622 QLAFX00_HINFO_RESEND_INTERVAL;
1623 qla2xxx_wake_dpc(vha);
1624 } else {
1625 ha->mr.hinfo_resend_timer_tick--;
1626 }
1627 }
1628
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001629}
1630
1631/*
1632 * qlfx00a_reset_initialize
1633 * Re-initialize after a iSA device reset.
1634 *
1635 * Input:
1636 * ha = adapter block pointer.
1637 *
1638 * Returns:
1639 * 0 = success
1640 */
1641int
1642qlafx00_reset_initialize(scsi_qla_host_t *vha)
1643{
1644 struct qla_hw_data *ha = vha->hw;
1645
1646 if (vha->device_flags & DFLG_DEV_FAILED) {
1647 ql_dbg(ql_dbg_init, vha, 0x0142,
1648 "Device in failed state\n");
1649 return QLA_SUCCESS;
1650 }
1651
1652 ha->flags.mr_reset_hdlr_active = 1;
1653
1654 if (vha->flags.online) {
1655 scsi_block_requests(vha->host);
Armen Baloyan71e56002013-08-27 01:37:38 -04001656 qlafx00_abort_isp_cleanup(vha, false);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001657 }
1658
1659 ql_log(ql_log_info, vha, 0x0143,
1660 "(%s): succeeded.\n", __func__);
1661 ha->flags.mr_reset_hdlr_active = 0;
1662 return QLA_SUCCESS;
1663}
1664
1665/*
1666 * qlafx00_abort_isp
1667 * Resets ISP and aborts all outstanding commands.
1668 *
1669 * Input:
1670 * ha = adapter block pointer.
1671 *
1672 * Returns:
1673 * 0 = success
1674 */
1675int
1676qlafx00_abort_isp(scsi_qla_host_t *vha)
1677{
1678 struct qla_hw_data *ha = vha->hw;
1679
1680 if (vha->flags.online) {
1681 if (unlikely(pci_channel_offline(ha->pdev) &&
1682 ha->flags.pci_channel_io_perm_failure)) {
1683 clear_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
1684 return QLA_SUCCESS;
1685 }
1686
1687 scsi_block_requests(vha->host);
Armen Baloyan71e56002013-08-27 01:37:38 -04001688 qlafx00_abort_isp_cleanup(vha, false);
Armen Baloyane601d772013-08-27 01:37:32 -04001689 } else {
1690 scsi_block_requests(vha->host);
1691 clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
1692 vha->qla_stats.total_isp_aborts++;
1693 ha->isp_ops->reset_chip(vha);
1694 set_bit(FX00_RESET_RECOVERY, &vha->dpc_flags);
1695 /* Clear the Interrupts */
1696 QLAFX00_CLR_INTR_REG(ha, QLAFX00_HST_INT_STS_BITS);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001697 }
1698
1699 ql_log(ql_log_info, vha, 0x0145,
1700 "(%s): succeeded.\n", __func__);
1701
1702 return QLA_SUCCESS;
1703}
1704
1705static inline fc_port_t*
1706qlafx00_get_fcport(struct scsi_qla_host *vha, int tgt_id)
1707{
1708 fc_port_t *fcport;
1709
1710 /* Check for matching device in remote port list. */
1711 fcport = NULL;
1712 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1713 if (fcport->tgt_id == tgt_id) {
1714 ql_dbg(ql_dbg_async, vha, 0x5072,
1715 "Matching fcport(%p) found with TGT-ID: 0x%x "
1716 "and Remote TGT_ID: 0x%x\n",
1717 fcport, fcport->tgt_id, tgt_id);
1718 break;
1719 }
1720 }
1721 return fcport;
1722}
1723
1724static void
1725qlafx00_tgt_detach(struct scsi_qla_host *vha, int tgt_id)
1726{
1727 fc_port_t *fcport;
1728
1729 ql_log(ql_log_info, vha, 0x5073,
1730 "Detach TGT-ID: 0x%x\n", tgt_id);
1731
1732 fcport = qlafx00_get_fcport(vha, tgt_id);
1733 if (!fcport)
1734 return;
1735
1736 qla2x00_mark_device_lost(vha, fcport, 0, 0);
1737
1738 return;
1739}
1740
1741int
1742qlafx00_process_aen(struct scsi_qla_host *vha, struct qla_work_evt *evt)
1743{
1744 int rval = 0;
1745 uint32_t aen_code, aen_data;
1746
1747 aen_code = FCH_EVT_VENDOR_UNIQUE;
1748 aen_data = evt->u.aenfx.evtcode;
1749
1750 switch (evt->u.aenfx.evtcode) {
1751 case QLAFX00_MBA_PORT_UPDATE: /* Port database update */
1752 if (evt->u.aenfx.mbx[1] == 0) {
1753 if (evt->u.aenfx.mbx[2] == 1) {
1754 if (!vha->flags.fw_tgt_reported)
1755 vha->flags.fw_tgt_reported = 1;
1756 atomic_set(&vha->loop_down_timer, 0);
1757 atomic_set(&vha->loop_state, LOOP_UP);
1758 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
1759 qla2xxx_wake_dpc(vha);
1760 } else if (evt->u.aenfx.mbx[2] == 2) {
1761 qlafx00_tgt_detach(vha, evt->u.aenfx.mbx[3]);
1762 }
1763 } else if (evt->u.aenfx.mbx[1] == 0xffff) {
1764 if (evt->u.aenfx.mbx[2] == 1) {
1765 if (!vha->flags.fw_tgt_reported)
1766 vha->flags.fw_tgt_reported = 1;
1767 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
1768 } else if (evt->u.aenfx.mbx[2] == 2) {
1769 vha->device_flags |= DFLG_NO_CABLE;
1770 qla2x00_mark_all_devices_lost(vha, 1);
1771 }
1772 }
1773 break;
1774 case QLAFX00_MBA_LINK_UP:
1775 aen_code = FCH_EVT_LINKUP;
1776 aen_data = 0;
1777 break;
1778 case QLAFX00_MBA_LINK_DOWN:
1779 aen_code = FCH_EVT_LINKDOWN;
1780 aen_data = 0;
1781 break;
Armen Baloyan71e56002013-08-27 01:37:38 -04001782 case QLAFX00_MBA_TEMP_CRIT: /* Critical temperature event */
1783 ql_log(ql_log_info, vha, 0x5082,
1784 "Process critical temperature event "
1785 "aenmb[0]: %x\n",
1786 evt->u.aenfx.evtcode);
1787 scsi_block_requests(vha->host);
1788 qlafx00_abort_isp_cleanup(vha, true);
1789 scsi_unblock_requests(vha->host);
1790 break;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001791 }
1792
1793 fc_host_post_event(vha->host, fc_get_event_number(),
1794 aen_code, aen_data);
1795
1796 return rval;
1797}
1798
1799static void
1800qlafx00_update_host_attr(scsi_qla_host_t *vha, struct port_info_data *pinfo)
1801{
1802 u64 port_name = 0, node_name = 0;
1803
1804 port_name = (unsigned long long)wwn_to_u64(pinfo->port_name);
1805 node_name = (unsigned long long)wwn_to_u64(pinfo->node_name);
1806
1807 fc_host_node_name(vha->host) = node_name;
1808 fc_host_port_name(vha->host) = port_name;
1809 if (!pinfo->port_type)
1810 vha->hw->current_topology = ISP_CFG_F;
1811 if (pinfo->link_status == QLAFX00_LINK_STATUS_UP)
1812 atomic_set(&vha->loop_state, LOOP_READY);
1813 else if (pinfo->link_status == QLAFX00_LINK_STATUS_DOWN)
1814 atomic_set(&vha->loop_state, LOOP_DOWN);
1815 vha->hw->link_data_rate = (uint16_t)pinfo->link_config;
1816}
1817
1818static void
1819qla2x00_fxdisc_iocb_timeout(void *data)
1820{
1821 srb_t *sp = (srb_t *)data;
1822 struct srb_iocb *lio = &sp->u.iocb_cmd;
1823
1824 complete(&lio->u.fxiocb.fxiocb_comp);
1825}
1826
1827static void
1828qla2x00_fxdisc_sp_done(void *data, void *ptr, int res)
1829{
1830 srb_t *sp = (srb_t *)ptr;
1831 struct srb_iocb *lio = &sp->u.iocb_cmd;
1832
1833 complete(&lio->u.fxiocb.fxiocb_comp);
1834}
1835
1836int
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04001837qlafx00_fx_disc(scsi_qla_host_t *vha, fc_port_t *fcport, uint16_t fx_type)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001838{
1839 srb_t *sp;
1840 struct srb_iocb *fdisc;
1841 int rval = QLA_FUNCTION_FAILED;
1842 struct qla_hw_data *ha = vha->hw;
1843 struct host_system_info *phost_info;
1844 struct register_host_info *preg_hsi;
1845 struct new_utsname *p_sysid = NULL;
1846 struct timeval tv;
1847
1848 sp = qla2x00_get_sp(vha, fcport, GFP_KERNEL);
1849 if (!sp)
1850 goto done;
1851
1852 fdisc = &sp->u.iocb_cmd;
1853 switch (fx_type) {
1854 case FXDISC_GET_CONFIG_INFO:
1855 fdisc->u.fxiocb.flags =
1856 SRB_FXDISC_RESP_DMA_VALID;
1857 fdisc->u.fxiocb.rsp_len = sizeof(struct config_info_data);
1858 break;
1859 case FXDISC_GET_PORT_INFO:
1860 fdisc->u.fxiocb.flags =
1861 SRB_FXDISC_RESP_DMA_VALID | SRB_FXDISC_REQ_DWRD_VALID;
1862 fdisc->u.fxiocb.rsp_len = QLAFX00_PORT_DATA_INFO;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04001863 fdisc->u.fxiocb.req_data = cpu_to_le32(fcport->port_id);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001864 break;
1865 case FXDISC_GET_TGT_NODE_INFO:
1866 fdisc->u.fxiocb.flags =
1867 SRB_FXDISC_RESP_DMA_VALID | SRB_FXDISC_REQ_DWRD_VALID;
1868 fdisc->u.fxiocb.rsp_len = QLAFX00_TGT_NODE_INFO;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04001869 fdisc->u.fxiocb.req_data = cpu_to_le32(fcport->tgt_id);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001870 break;
1871 case FXDISC_GET_TGT_NODE_LIST:
1872 fdisc->u.fxiocb.flags =
1873 SRB_FXDISC_RESP_DMA_VALID | SRB_FXDISC_REQ_DWRD_VALID;
1874 fdisc->u.fxiocb.rsp_len = QLAFX00_TGT_NODE_LIST_SIZE;
1875 break;
1876 case FXDISC_REG_HOST_INFO:
1877 fdisc->u.fxiocb.flags = SRB_FXDISC_REQ_DMA_VALID;
1878 fdisc->u.fxiocb.req_len = sizeof(struct register_host_info);
1879 p_sysid = utsname();
1880 if (!p_sysid) {
1881 ql_log(ql_log_warn, vha, 0x303c,
Masanari Iida0b1587b2013-07-17 04:37:44 +09001882 "Not able to get the system information\n");
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001883 goto done_free_sp;
1884 }
1885 break;
1886 default:
1887 break;
1888 }
1889
1890 if (fdisc->u.fxiocb.flags & SRB_FXDISC_REQ_DMA_VALID) {
1891 fdisc->u.fxiocb.req_addr = dma_alloc_coherent(&ha->pdev->dev,
1892 fdisc->u.fxiocb.req_len,
1893 &fdisc->u.fxiocb.req_dma_handle, GFP_KERNEL);
1894 if (!fdisc->u.fxiocb.req_addr)
1895 goto done_free_sp;
1896
1897 if (fx_type == FXDISC_REG_HOST_INFO) {
1898 preg_hsi = (struct register_host_info *)
1899 fdisc->u.fxiocb.req_addr;
1900 phost_info = &preg_hsi->hsi;
1901 memset(preg_hsi, 0, sizeof(struct register_host_info));
1902 phost_info->os_type = OS_TYPE_LINUX;
1903 strncpy(phost_info->sysname,
1904 p_sysid->sysname, SYSNAME_LENGTH);
1905 strncpy(phost_info->nodename,
1906 p_sysid->nodename, NODENAME_LENGTH);
Armen Baloyane8f5e952013-10-30 03:38:17 -04001907 if (!strcmp(phost_info->nodename, "(none)"))
1908 ha->mr.host_info_resend = true;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001909 strncpy(phost_info->release,
1910 p_sysid->release, RELEASE_LENGTH);
1911 strncpy(phost_info->version,
1912 p_sysid->version, VERSION_LENGTH);
1913 strncpy(phost_info->machine,
1914 p_sysid->machine, MACHINE_LENGTH);
1915 strncpy(phost_info->domainname,
1916 p_sysid->domainname, DOMNAME_LENGTH);
1917 strncpy(phost_info->hostdriver,
1918 QLA2XXX_VERSION, VERSION_LENGTH);
1919 do_gettimeofday(&tv);
1920 preg_hsi->utc = (uint64_t)tv.tv_sec;
1921 ql_dbg(ql_dbg_init, vha, 0x0149,
1922 "ISP%04X: Host registration with firmware\n",
1923 ha->pdev->device);
1924 ql_dbg(ql_dbg_init, vha, 0x014a,
1925 "os_type = '%d', sysname = '%s', nodname = '%s'\n",
1926 phost_info->os_type,
1927 phost_info->sysname,
1928 phost_info->nodename);
1929 ql_dbg(ql_dbg_init, vha, 0x014b,
1930 "release = '%s', version = '%s'\n",
1931 phost_info->release,
1932 phost_info->version);
1933 ql_dbg(ql_dbg_init, vha, 0x014c,
1934 "machine = '%s' "
1935 "domainname = '%s', hostdriver = '%s'\n",
1936 phost_info->machine,
1937 phost_info->domainname,
1938 phost_info->hostdriver);
1939 ql_dump_buffer(ql_dbg_init + ql_dbg_disc, vha, 0x014d,
1940 (uint8_t *)phost_info,
1941 sizeof(struct host_system_info));
1942 }
1943 }
1944
1945 if (fdisc->u.fxiocb.flags & SRB_FXDISC_RESP_DMA_VALID) {
1946 fdisc->u.fxiocb.rsp_addr = dma_alloc_coherent(&ha->pdev->dev,
1947 fdisc->u.fxiocb.rsp_len,
1948 &fdisc->u.fxiocb.rsp_dma_handle, GFP_KERNEL);
1949 if (!fdisc->u.fxiocb.rsp_addr)
1950 goto done_unmap_req;
1951 }
1952
1953 sp->type = SRB_FXIOCB_DCMD;
1954 sp->name = "fxdisc";
1955 qla2x00_init_timer(sp, FXDISC_TIMEOUT);
1956 fdisc->timeout = qla2x00_fxdisc_iocb_timeout;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04001957 fdisc->u.fxiocb.req_func_type = cpu_to_le16(fx_type);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001958 sp->done = qla2x00_fxdisc_sp_done;
1959
1960 rval = qla2x00_start_sp(sp);
1961 if (rval != QLA_SUCCESS)
1962 goto done_unmap_dma;
1963
1964 wait_for_completion(&fdisc->u.fxiocb.fxiocb_comp);
1965
1966 if (fx_type == FXDISC_GET_CONFIG_INFO) {
1967 struct config_info_data *pinfo =
1968 (struct config_info_data *) fdisc->u.fxiocb.rsp_addr;
1969 memcpy(&vha->hw->mr.product_name, pinfo->product_name,
1970 sizeof(vha->hw->mr.product_name));
1971 memcpy(&vha->hw->mr.symbolic_name, pinfo->symbolic_name,
1972 sizeof(vha->hw->mr.symbolic_name));
1973 memcpy(&vha->hw->mr.serial_num, pinfo->serial_num,
1974 sizeof(vha->hw->mr.serial_num));
1975 memcpy(&vha->hw->mr.hw_version, pinfo->hw_version,
1976 sizeof(vha->hw->mr.hw_version));
1977 memcpy(&vha->hw->mr.fw_version, pinfo->fw_version,
1978 sizeof(vha->hw->mr.fw_version));
1979 strim(vha->hw->mr.fw_version);
1980 memcpy(&vha->hw->mr.uboot_version, pinfo->uboot_version,
1981 sizeof(vha->hw->mr.uboot_version));
1982 memcpy(&vha->hw->mr.fru_serial_num, pinfo->fru_serial_num,
1983 sizeof(vha->hw->mr.fru_serial_num));
Armen Baloyanf875cd42013-08-27 01:37:47 -04001984 vha->hw->mr.critical_temperature =
1985 (pinfo->nominal_temp_value) ?
1986 pinfo->nominal_temp_value : QLAFX00_CRITEMP_THRSHLD;
Armen Baloyan1fe19ee2013-08-27 01:37:41 -04001987 ha->mr.extended_io_enabled = (pinfo->enabled_capabilities &
1988 QLAFX00_EXTENDED_IO_EN_MASK) != 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001989 } else if (fx_type == FXDISC_GET_PORT_INFO) {
1990 struct port_info_data *pinfo =
1991 (struct port_info_data *) fdisc->u.fxiocb.rsp_addr;
1992 memcpy(vha->node_name, pinfo->node_name, WWN_SIZE);
1993 memcpy(vha->port_name, pinfo->port_name, WWN_SIZE);
1994 vha->d_id.b.domain = pinfo->port_id[0];
1995 vha->d_id.b.area = pinfo->port_id[1];
1996 vha->d_id.b.al_pa = pinfo->port_id[2];
1997 qlafx00_update_host_attr(vha, pinfo);
1998 ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x0141,
1999 (uint8_t *)pinfo, 16);
2000 } else if (fx_type == FXDISC_GET_TGT_NODE_INFO) {
2001 struct qlafx00_tgt_node_info *pinfo =
2002 (struct qlafx00_tgt_node_info *) fdisc->u.fxiocb.rsp_addr;
2003 memcpy(fcport->node_name, pinfo->tgt_node_wwnn, WWN_SIZE);
2004 memcpy(fcport->port_name, pinfo->tgt_node_wwpn, WWN_SIZE);
2005 fcport->port_type = FCT_TARGET;
2006 ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x0144,
2007 (uint8_t *)pinfo, 16);
2008 } else if (fx_type == FXDISC_GET_TGT_NODE_LIST) {
2009 struct qlafx00_tgt_node_info *pinfo =
2010 (struct qlafx00_tgt_node_info *) fdisc->u.fxiocb.rsp_addr;
2011 ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x0146,
2012 (uint8_t *)pinfo, 16);
2013 memcpy(vha->hw->gid_list, pinfo, QLAFX00_TGT_NODE_LIST_SIZE);
2014 }
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002015 rval = le32_to_cpu(fdisc->u.fxiocb.result);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002016
2017done_unmap_dma:
2018 if (fdisc->u.fxiocb.rsp_addr)
2019 dma_free_coherent(&ha->pdev->dev, fdisc->u.fxiocb.rsp_len,
2020 fdisc->u.fxiocb.rsp_addr, fdisc->u.fxiocb.rsp_dma_handle);
2021
2022done_unmap_req:
2023 if (fdisc->u.fxiocb.req_addr)
2024 dma_free_coherent(&ha->pdev->dev, fdisc->u.fxiocb.req_len,
2025 fdisc->u.fxiocb.req_addr, fdisc->u.fxiocb.req_dma_handle);
2026done_free_sp:
2027 sp->free(vha, sp);
2028done:
2029 return rval;
2030}
2031
2032static void
2033qlafx00_abort_iocb_timeout(void *data)
2034{
2035 srb_t *sp = (srb_t *)data;
2036 struct srb_iocb *abt = &sp->u.iocb_cmd;
2037
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002038 abt->u.abt.comp_status = cpu_to_le16((uint16_t)CS_TIMEOUT);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002039 complete(&abt->u.abt.comp);
2040}
2041
2042static void
2043qlafx00_abort_sp_done(void *data, void *ptr, int res)
2044{
2045 srb_t *sp = (srb_t *)ptr;
2046 struct srb_iocb *abt = &sp->u.iocb_cmd;
2047
2048 complete(&abt->u.abt.comp);
2049}
2050
2051static int
2052qlafx00_async_abt_cmd(srb_t *cmd_sp)
2053{
2054 scsi_qla_host_t *vha = cmd_sp->fcport->vha;
2055 fc_port_t *fcport = cmd_sp->fcport;
2056 struct srb_iocb *abt_iocb;
2057 srb_t *sp;
2058 int rval = QLA_FUNCTION_FAILED;
2059
2060 sp = qla2x00_get_sp(vha, fcport, GFP_KERNEL);
2061 if (!sp)
2062 goto done;
2063
2064 abt_iocb = &sp->u.iocb_cmd;
2065 sp->type = SRB_ABT_CMD;
2066 sp->name = "abort";
2067 qla2x00_init_timer(sp, FXDISC_TIMEOUT);
2068 abt_iocb->u.abt.cmd_hndl = cmd_sp->handle;
2069 sp->done = qlafx00_abort_sp_done;
2070 abt_iocb->timeout = qlafx00_abort_iocb_timeout;
2071 init_completion(&abt_iocb->u.abt.comp);
2072
2073 rval = qla2x00_start_sp(sp);
2074 if (rval != QLA_SUCCESS)
2075 goto done_free_sp;
2076
2077 ql_dbg(ql_dbg_async, vha, 0x507c,
2078 "Abort command issued - hdl=%x, target_id=%x\n",
2079 cmd_sp->handle, fcport->tgt_id);
2080
2081 wait_for_completion(&abt_iocb->u.abt.comp);
2082
2083 rval = abt_iocb->u.abt.comp_status == CS_COMPLETE ?
2084 QLA_SUCCESS : QLA_FUNCTION_FAILED;
2085
2086done_free_sp:
2087 sp->free(vha, sp);
2088done:
2089 return rval;
2090}
2091
2092int
2093qlafx00_abort_command(srb_t *sp)
2094{
2095 unsigned long flags = 0;
2096
2097 uint32_t handle;
2098 fc_port_t *fcport = sp->fcport;
2099 struct scsi_qla_host *vha = fcport->vha;
2100 struct qla_hw_data *ha = vha->hw;
2101 struct req_que *req = vha->req;
2102
2103 spin_lock_irqsave(&ha->hardware_lock, flags);
2104 for (handle = 1; handle < DEFAULT_OUTSTANDING_COMMANDS; handle++) {
2105 if (req->outstanding_cmds[handle] == sp)
2106 break;
2107 }
2108 spin_unlock_irqrestore(&ha->hardware_lock, flags);
2109 if (handle == DEFAULT_OUTSTANDING_COMMANDS) {
2110 /* Command not found. */
2111 return QLA_FUNCTION_FAILED;
2112 }
2113 return qlafx00_async_abt_cmd(sp);
2114}
2115
2116/*
2117 * qlafx00_initialize_adapter
2118 * Initialize board.
2119 *
2120 * Input:
2121 * ha = adapter block pointer.
2122 *
2123 * Returns:
2124 * 0 = success
2125 */
2126int
2127qlafx00_initialize_adapter(scsi_qla_host_t *vha)
2128{
2129 int rval;
2130 struct qla_hw_data *ha = vha->hw;
Armen Baloyan71e56002013-08-27 01:37:38 -04002131 uint32_t tempc;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002132
2133 /* Clear adapter flags. */
2134 vha->flags.online = 0;
2135 ha->flags.chip_reset_done = 0;
2136 vha->flags.reset_active = 0;
2137 ha->flags.pci_channel_io_perm_failure = 0;
2138 ha->flags.eeh_busy = 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002139 atomic_set(&vha->loop_down_timer, LOOP_DOWN_TIME);
2140 atomic_set(&vha->loop_state, LOOP_DOWN);
2141 vha->device_flags = DFLG_NO_CABLE;
2142 vha->dpc_flags = 0;
2143 vha->flags.management_server_logged_in = 0;
2144 vha->marker_needed = 0;
2145 ha->isp_abort_cnt = 0;
2146 ha->beacon_blink_led = 0;
2147
2148 set_bit(0, ha->req_qid_map);
2149 set_bit(0, ha->rsp_qid_map);
2150
2151 ql_dbg(ql_dbg_init, vha, 0x0147,
2152 "Configuring PCI space...\n");
2153
2154 rval = ha->isp_ops->pci_config(vha);
2155 if (rval) {
2156 ql_log(ql_log_warn, vha, 0x0148,
2157 "Unable to configure PCI space.\n");
2158 return rval;
2159 }
2160
2161 rval = qlafx00_init_fw_ready(vha);
2162 if (rval != QLA_SUCCESS)
2163 return rval;
2164
2165 qlafx00_save_queue_ptrs(vha);
2166
2167 rval = qlafx00_config_queues(vha);
2168 if (rval != QLA_SUCCESS)
2169 return rval;
2170
2171 /*
2172 * Allocate the array of outstanding commands
2173 * now that we know the firmware resources.
2174 */
2175 rval = qla2x00_alloc_outstanding_cmds(ha, vha->req);
2176 if (rval != QLA_SUCCESS)
2177 return rval;
2178
2179 rval = qla2x00_init_rings(vha);
2180 ha->flags.chip_reset_done = 1;
2181
Armen Baloyan71e56002013-08-27 01:37:38 -04002182 tempc = QLAFX00_GET_TEMPERATURE(ha);
2183 ql_dbg(ql_dbg_init, vha, 0x0152,
2184 "ISPFx00(%s): Critical temp timer, current SOC temperature: 0x%x\n",
2185 __func__, tempc);
2186
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002187 return rval;
2188}
2189
2190uint32_t
2191qlafx00_fw_state_show(struct device *dev, struct device_attribute *attr,
2192 char *buf)
2193{
2194 scsi_qla_host_t *vha = shost_priv(class_to_shost(dev));
2195 int rval = QLA_FUNCTION_FAILED;
2196 uint32_t state[1];
2197
2198 if (qla2x00_reset_active(vha))
2199 ql_log(ql_log_warn, vha, 0x70ce,
2200 "ISP reset active.\n");
2201 else if (!vha->hw->flags.eeh_busy) {
2202 rval = qlafx00_get_firmware_state(vha, state);
2203 }
2204 if (rval != QLA_SUCCESS)
2205 memset(state, -1, sizeof(state));
2206
2207 return state[0];
2208}
2209
2210void
2211qlafx00_get_host_speed(struct Scsi_Host *shost)
2212{
2213 struct qla_hw_data *ha = ((struct scsi_qla_host *)
2214 (shost_priv(shost)))->hw;
2215 u32 speed = FC_PORTSPEED_UNKNOWN;
2216
2217 switch (ha->link_data_rate) {
2218 case QLAFX00_PORT_SPEED_2G:
2219 speed = FC_PORTSPEED_2GBIT;
2220 break;
2221 case QLAFX00_PORT_SPEED_4G:
2222 speed = FC_PORTSPEED_4GBIT;
2223 break;
2224 case QLAFX00_PORT_SPEED_8G:
2225 speed = FC_PORTSPEED_8GBIT;
2226 break;
2227 case QLAFX00_PORT_SPEED_10G:
2228 speed = FC_PORTSPEED_10GBIT;
2229 break;
2230 }
2231 fc_host_speed(shost) = speed;
2232}
2233
2234/** QLAFX00 specific ISR implementation functions */
2235
2236static inline void
2237qlafx00_handle_sense(srb_t *sp, uint8_t *sense_data, uint32_t par_sense_len,
2238 uint32_t sense_len, struct rsp_que *rsp, int res)
2239{
2240 struct scsi_qla_host *vha = sp->fcport->vha;
2241 struct scsi_cmnd *cp = GET_CMD_SP(sp);
2242 uint32_t track_sense_len;
2243
2244 SET_FW_SENSE_LEN(sp, sense_len);
2245
2246 if (sense_len >= SCSI_SENSE_BUFFERSIZE)
2247 sense_len = SCSI_SENSE_BUFFERSIZE;
2248
2249 SET_CMD_SENSE_LEN(sp, sense_len);
2250 SET_CMD_SENSE_PTR(sp, cp->sense_buffer);
2251 track_sense_len = sense_len;
2252
2253 if (sense_len > par_sense_len)
2254 sense_len = par_sense_len;
2255
2256 memcpy(cp->sense_buffer, sense_data, sense_len);
2257
2258 SET_FW_SENSE_LEN(sp, GET_FW_SENSE_LEN(sp) - sense_len);
2259
2260 SET_CMD_SENSE_PTR(sp, cp->sense_buffer + sense_len);
2261 track_sense_len -= sense_len;
2262 SET_CMD_SENSE_LEN(sp, track_sense_len);
2263
2264 ql_dbg(ql_dbg_io, vha, 0x304d,
2265 "sense_len=0x%x par_sense_len=0x%x track_sense_len=0x%x.\n",
2266 sense_len, par_sense_len, track_sense_len);
2267 if (GET_FW_SENSE_LEN(sp) > 0) {
2268 rsp->status_srb = sp;
2269 cp->result = res;
2270 }
2271
2272 if (sense_len) {
2273 ql_dbg(ql_dbg_io + ql_dbg_buffer, vha, 0x3039,
2274 "Check condition Sense data, nexus%ld:%d:%d cmd=%p.\n",
2275 sp->fcport->vha->host_no, cp->device->id, cp->device->lun,
2276 cp);
2277 ql_dump_buffer(ql_dbg_io + ql_dbg_buffer, vha, 0x3049,
2278 cp->sense_buffer, sense_len);
2279 }
2280}
2281
2282static void
2283qlafx00_tm_iocb_entry(scsi_qla_host_t *vha, struct req_que *req,
2284 struct tsk_mgmt_entry_fx00 *pkt, srb_t *sp,
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002285 __le16 sstatus, __le16 cpstatus)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002286{
2287 struct srb_iocb *tmf;
2288
2289 tmf = &sp->u.iocb_cmd;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002290 if (cpstatus != cpu_to_le16((uint16_t)CS_COMPLETE) ||
2291 (sstatus & cpu_to_le16((uint16_t)SS_RESPONSE_INFO_LEN_VALID)))
2292 cpstatus = cpu_to_le16((uint16_t)CS_INCOMPLETE);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002293 tmf->u.tmf.comp_status = cpstatus;
2294 sp->done(vha, sp, 0);
2295}
2296
2297static void
2298qlafx00_abort_iocb_entry(scsi_qla_host_t *vha, struct req_que *req,
2299 struct abort_iocb_entry_fx00 *pkt)
2300{
2301 const char func[] = "ABT_IOCB";
2302 srb_t *sp;
2303 struct srb_iocb *abt;
2304
2305 sp = qla2x00_get_sp_from_handle(vha, func, req, pkt);
2306 if (!sp)
2307 return;
2308
2309 abt = &sp->u.iocb_cmd;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002310 abt->u.abt.comp_status = pkt->tgt_id_sts;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002311 sp->done(vha, sp, 0);
2312}
2313
2314static void
2315qlafx00_ioctl_iosb_entry(scsi_qla_host_t *vha, struct req_que *req,
2316 struct ioctl_iocb_entry_fx00 *pkt)
2317{
2318 const char func[] = "IOSB_IOCB";
2319 srb_t *sp;
2320 struct fc_bsg_job *bsg_job;
2321 struct srb_iocb *iocb_job;
2322 int res;
2323 struct qla_mt_iocb_rsp_fx00 fstatus;
2324 uint8_t *fw_sts_ptr;
2325
2326 sp = qla2x00_get_sp_from_handle(vha, func, req, pkt);
2327 if (!sp)
2328 return;
2329
2330 if (sp->type == SRB_FXIOCB_DCMD) {
2331 iocb_job = &sp->u.iocb_cmd;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002332 iocb_job->u.fxiocb.seq_number = pkt->seq_no;
2333 iocb_job->u.fxiocb.fw_flags = pkt->fw_iotcl_flags;
2334 iocb_job->u.fxiocb.result = pkt->status;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002335 if (iocb_job->u.fxiocb.flags & SRB_FXDISC_RSP_DWRD_VALID)
2336 iocb_job->u.fxiocb.req_data =
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002337 pkt->dataword_r;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002338 } else {
2339 bsg_job = sp->u.bsg_job;
2340
2341 memset(&fstatus, 0, sizeof(struct qla_mt_iocb_rsp_fx00));
2342
2343 fstatus.reserved_1 = pkt->reserved_0;
2344 fstatus.func_type = pkt->comp_func_num;
2345 fstatus.ioctl_flags = pkt->fw_iotcl_flags;
2346 fstatus.ioctl_data = pkt->dataword_r;
2347 fstatus.adapid = pkt->adapid;
2348 fstatus.adapid_hi = pkt->adapid_hi;
2349 fstatus.reserved_2 = pkt->reserved_1;
2350 fstatus.res_count = pkt->residuallen;
2351 fstatus.status = pkt->status;
2352 fstatus.seq_number = pkt->seq_no;
2353 memcpy(fstatus.reserved_3,
2354 pkt->reserved_2, 20 * sizeof(uint8_t));
2355
2356 fw_sts_ptr = ((uint8_t *)bsg_job->req->sense) +
2357 sizeof(struct fc_bsg_reply);
2358
2359 memcpy(fw_sts_ptr, (uint8_t *)&fstatus,
2360 sizeof(struct qla_mt_iocb_rsp_fx00));
2361 bsg_job->reply_len = sizeof(struct fc_bsg_reply) +
2362 sizeof(struct qla_mt_iocb_rsp_fx00) + sizeof(uint8_t);
2363
2364 ql_dump_buffer(ql_dbg_user + ql_dbg_verbose,
2365 sp->fcport->vha, 0x5080,
2366 (uint8_t *)pkt, sizeof(struct ioctl_iocb_entry_fx00));
2367
2368 ql_dump_buffer(ql_dbg_user + ql_dbg_verbose,
2369 sp->fcport->vha, 0x5074,
2370 (uint8_t *)fw_sts_ptr, sizeof(struct qla_mt_iocb_rsp_fx00));
2371
2372 res = bsg_job->reply->result = DID_OK << 16;
2373 bsg_job->reply->reply_payload_rcv_len =
2374 bsg_job->reply_payload.payload_len;
2375 }
2376 sp->done(vha, sp, res);
2377}
2378
2379/**
2380 * qlafx00_status_entry() - Process a Status IOCB entry.
2381 * @ha: SCSI driver HA context
2382 * @pkt: Entry pointer
2383 */
2384static void
2385qlafx00_status_entry(scsi_qla_host_t *vha, struct rsp_que *rsp, void *pkt)
2386{
2387 srb_t *sp;
2388 fc_port_t *fcport;
2389 struct scsi_cmnd *cp;
2390 struct sts_entry_fx00 *sts;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002391 __le16 comp_status;
2392 __le16 scsi_status;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002393 uint16_t ox_id;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002394 __le16 lscsi_status;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002395 int32_t resid;
2396 uint32_t sense_len, par_sense_len, rsp_info_len, resid_len,
2397 fw_resid_len;
2398 uint8_t *rsp_info = NULL, *sense_data = NULL;
2399 struct qla_hw_data *ha = vha->hw;
2400 uint32_t hindex, handle;
2401 uint16_t que;
2402 struct req_que *req;
2403 int logit = 1;
2404 int res = 0;
2405
2406 sts = (struct sts_entry_fx00 *) pkt;
2407
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002408 comp_status = sts->comp_status;
2409 scsi_status = sts->scsi_status & cpu_to_le16((uint16_t)SS_MASK);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002410 hindex = sts->handle;
2411 handle = LSW(hindex);
2412
2413 que = MSW(hindex);
2414 req = ha->req_q_map[que];
2415
2416 /* Validate handle. */
2417 if (handle < req->num_outstanding_cmds)
2418 sp = req->outstanding_cmds[handle];
2419 else
2420 sp = NULL;
2421
2422 if (sp == NULL) {
2423 ql_dbg(ql_dbg_io, vha, 0x3034,
2424 "Invalid status handle (0x%x).\n", handle);
2425
2426 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2427 qla2xxx_wake_dpc(vha);
2428 return;
2429 }
2430
2431 if (sp->type == SRB_TM_CMD) {
2432 req->outstanding_cmds[handle] = NULL;
2433 qlafx00_tm_iocb_entry(vha, req, pkt, sp,
2434 scsi_status, comp_status);
2435 return;
2436 }
2437
2438 /* Fast path completion. */
2439 if (comp_status == CS_COMPLETE && scsi_status == 0) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002440 qla2x00_process_completed_request(vha, req, handle);
2441 return;
2442 }
2443
2444 req->outstanding_cmds[handle] = NULL;
2445 cp = GET_CMD_SP(sp);
2446 if (cp == NULL) {
2447 ql_dbg(ql_dbg_io, vha, 0x3048,
2448 "Command already returned (0x%x/%p).\n",
2449 handle, sp);
2450
2451 return;
2452 }
2453
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002454 lscsi_status = scsi_status & cpu_to_le16((uint16_t)STATUS_MASK);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002455
2456 fcport = sp->fcport;
2457
2458 ox_id = 0;
2459 sense_len = par_sense_len = rsp_info_len = resid_len =
2460 fw_resid_len = 0;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002461 if (scsi_status & cpu_to_le16((uint16_t)SS_SENSE_LEN_VALID))
2462 sense_len = sts->sense_len;
2463 if (scsi_status & cpu_to_le16(((uint16_t)SS_RESIDUAL_UNDER
2464 | (uint16_t)SS_RESIDUAL_OVER)))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002465 resid_len = le32_to_cpu(sts->residual_len);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002466 if (comp_status == cpu_to_le16((uint16_t)CS_DATA_UNDERRUN))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002467 fw_resid_len = le32_to_cpu(sts->residual_len);
2468 rsp_info = sense_data = sts->data;
2469 par_sense_len = sizeof(sts->data);
2470
2471 /* Check for overrun. */
2472 if (comp_status == CS_COMPLETE &&
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002473 scsi_status & cpu_to_le16((uint16_t)SS_RESIDUAL_OVER))
2474 comp_status = cpu_to_le16((uint16_t)CS_DATA_OVERRUN);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002475
2476 /*
2477 * Based on Host and scsi status generate status code for Linux
2478 */
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002479 switch (le16_to_cpu(comp_status)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002480 case CS_COMPLETE:
2481 case CS_QUEUE_FULL:
2482 if (scsi_status == 0) {
2483 res = DID_OK << 16;
2484 break;
2485 }
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002486 if (scsi_status & cpu_to_le16(((uint16_t)SS_RESIDUAL_UNDER
2487 | (uint16_t)SS_RESIDUAL_OVER))) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002488 resid = resid_len;
2489 scsi_set_resid(cp, resid);
2490
2491 if (!lscsi_status &&
2492 ((unsigned)(scsi_bufflen(cp) - resid) <
2493 cp->underflow)) {
2494 ql_dbg(ql_dbg_io, fcport->vha, 0x3050,
2495 "Mid-layer underflow "
2496 "detected (0x%x of 0x%x bytes).\n",
2497 resid, scsi_bufflen(cp));
2498
2499 res = DID_ERROR << 16;
2500 break;
2501 }
2502 }
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002503 res = DID_OK << 16 | le16_to_cpu(lscsi_status);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002504
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002505 if (lscsi_status ==
2506 cpu_to_le16((uint16_t)SAM_STAT_TASK_SET_FULL)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002507 ql_dbg(ql_dbg_io, fcport->vha, 0x3051,
2508 "QUEUE FULL detected.\n");
2509 break;
2510 }
2511 logit = 0;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002512 if (lscsi_status != cpu_to_le16((uint16_t)SS_CHECK_CONDITION))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002513 break;
2514
2515 memset(cp->sense_buffer, 0, SCSI_SENSE_BUFFERSIZE);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002516 if (!(scsi_status & cpu_to_le16((uint16_t)SS_SENSE_LEN_VALID)))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002517 break;
2518
2519 qlafx00_handle_sense(sp, sense_data, par_sense_len, sense_len,
2520 rsp, res);
2521 break;
2522
2523 case CS_DATA_UNDERRUN:
2524 /* Use F/W calculated residual length. */
2525 if (IS_FWI2_CAPABLE(ha) || IS_QLAFX00(ha))
2526 resid = fw_resid_len;
2527 else
2528 resid = resid_len;
2529 scsi_set_resid(cp, resid);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002530 if (scsi_status & cpu_to_le16((uint16_t)SS_RESIDUAL_UNDER)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002531 if ((IS_FWI2_CAPABLE(ha) || IS_QLAFX00(ha))
2532 && fw_resid_len != resid_len) {
2533 ql_dbg(ql_dbg_io, fcport->vha, 0x3052,
2534 "Dropped frame(s) detected "
2535 "(0x%x of 0x%x bytes).\n",
2536 resid, scsi_bufflen(cp));
2537
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002538 res = DID_ERROR << 16 |
2539 le16_to_cpu(lscsi_status);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002540 goto check_scsi_status;
2541 }
2542
2543 if (!lscsi_status &&
2544 ((unsigned)(scsi_bufflen(cp) - resid) <
2545 cp->underflow)) {
2546 ql_dbg(ql_dbg_io, fcport->vha, 0x3053,
2547 "Mid-layer underflow "
2548 "detected (0x%x of 0x%x bytes, "
2549 "cp->underflow: 0x%x).\n",
2550 resid, scsi_bufflen(cp), cp->underflow);
2551
2552 res = DID_ERROR << 16;
2553 break;
2554 }
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002555 } else if (lscsi_status !=
2556 cpu_to_le16((uint16_t)SAM_STAT_TASK_SET_FULL) &&
2557 lscsi_status != cpu_to_le16((uint16_t)SAM_STAT_BUSY)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002558 /*
2559 * scsi status of task set and busy are considered
2560 * to be task not completed.
2561 */
2562
2563 ql_dbg(ql_dbg_io, fcport->vha, 0x3054,
2564 "Dropped frame(s) detected (0x%x "
2565 "of 0x%x bytes).\n", resid,
2566 scsi_bufflen(cp));
2567
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002568 res = DID_ERROR << 16 | le16_to_cpu(lscsi_status);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002569 goto check_scsi_status;
2570 } else {
2571 ql_dbg(ql_dbg_io, fcport->vha, 0x3055,
2572 "scsi_status: 0x%x, lscsi_status: 0x%x\n",
2573 scsi_status, lscsi_status);
2574 }
2575
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002576 res = DID_OK << 16 | le16_to_cpu(lscsi_status);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002577 logit = 0;
2578
2579check_scsi_status:
2580 /*
2581 * Check to see if SCSI Status is non zero. If so report SCSI
2582 * Status.
2583 */
2584 if (lscsi_status != 0) {
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002585 if (lscsi_status ==
2586 cpu_to_le16((uint16_t)SAM_STAT_TASK_SET_FULL)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002587 ql_dbg(ql_dbg_io, fcport->vha, 0x3056,
2588 "QUEUE FULL detected.\n");
2589 logit = 1;
2590 break;
2591 }
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002592 if (lscsi_status !=
2593 cpu_to_le16((uint16_t)SS_CHECK_CONDITION))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002594 break;
2595
2596 memset(cp->sense_buffer, 0, SCSI_SENSE_BUFFERSIZE);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002597 if (!(scsi_status &
2598 cpu_to_le16((uint16_t)SS_SENSE_LEN_VALID)))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002599 break;
2600
2601 qlafx00_handle_sense(sp, sense_data, par_sense_len,
2602 sense_len, rsp, res);
2603 }
2604 break;
2605
2606 case CS_PORT_LOGGED_OUT:
2607 case CS_PORT_CONFIG_CHG:
2608 case CS_PORT_BUSY:
2609 case CS_INCOMPLETE:
2610 case CS_PORT_UNAVAILABLE:
2611 case CS_TIMEOUT:
2612 case CS_RESET:
2613
2614 /*
2615 * We are going to have the fc class block the rport
2616 * while we try to recover so instruct the mid layer
2617 * to requeue until the class decides how to handle this.
2618 */
2619 res = DID_TRANSPORT_DISRUPTED << 16;
2620
2621 ql_dbg(ql_dbg_io, fcport->vha, 0x3057,
2622 "Port down status: port-state=0x%x.\n",
2623 atomic_read(&fcport->state));
2624
2625 if (atomic_read(&fcport->state) == FCS_ONLINE)
2626 qla2x00_mark_device_lost(fcport->vha, fcport, 1, 1);
2627 break;
2628
2629 case CS_ABORTED:
2630 res = DID_RESET << 16;
2631 break;
2632
2633 default:
2634 res = DID_ERROR << 16;
2635 break;
2636 }
2637
2638 if (logit)
2639 ql_dbg(ql_dbg_io, fcport->vha, 0x3058,
Oleksandr Khoshaba7b833552013-08-27 01:37:27 -04002640 "FCP command status: 0x%x-0x%x (0x%x) nexus=%ld:%d:%d "
2641 "tgt_id: 0x%x lscsi_status: 0x%x cdb=%10phN len=0x%x "
2642 "rsp_info=0x%x resid=0x%x fw_resid=0x%x sense_len=0x%x, "
2643 "par_sense_len=0x%x, rsp_info_len=0x%x\n",
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002644 comp_status, scsi_status, res, vha->host_no,
2645 cp->device->id, cp->device->lun, fcport->tgt_id,
Oleksandr Khoshaba7b833552013-08-27 01:37:27 -04002646 lscsi_status, cp->cmnd, scsi_bufflen(cp),
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002647 rsp_info_len, resid_len, fw_resid_len, sense_len,
2648 par_sense_len, rsp_info_len);
2649
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002650 if (rsp->status_srb == NULL)
2651 sp->done(ha, sp, res);
2652}
2653
2654/**
2655 * qlafx00_status_cont_entry() - Process a Status Continuations entry.
2656 * @ha: SCSI driver HA context
2657 * @pkt: Entry pointer
2658 *
2659 * Extended sense data.
2660 */
2661static void
2662qlafx00_status_cont_entry(struct rsp_que *rsp, sts_cont_entry_t *pkt)
2663{
2664 uint8_t sense_sz = 0;
2665 struct qla_hw_data *ha = rsp->hw;
2666 struct scsi_qla_host *vha = pci_get_drvdata(ha->pdev);
2667 srb_t *sp = rsp->status_srb;
2668 struct scsi_cmnd *cp;
2669 uint32_t sense_len;
2670 uint8_t *sense_ptr;
2671
2672 if (!sp) {
2673 ql_dbg(ql_dbg_io, vha, 0x3037,
2674 "no SP, sp = %p\n", sp);
2675 return;
2676 }
2677
2678 if (!GET_FW_SENSE_LEN(sp)) {
2679 ql_dbg(ql_dbg_io, vha, 0x304b,
2680 "no fw sense data, sp = %p\n", sp);
2681 return;
2682 }
2683 cp = GET_CMD_SP(sp);
2684 if (cp == NULL) {
2685 ql_log(ql_log_warn, vha, 0x303b,
2686 "cmd is NULL: already returned to OS (sp=%p).\n", sp);
2687
2688 rsp->status_srb = NULL;
2689 return;
2690 }
2691
2692 if (!GET_CMD_SENSE_LEN(sp)) {
2693 ql_dbg(ql_dbg_io, vha, 0x304c,
2694 "no sense data, sp = %p\n", sp);
2695 } else {
2696 sense_len = GET_CMD_SENSE_LEN(sp);
2697 sense_ptr = GET_CMD_SENSE_PTR(sp);
2698 ql_dbg(ql_dbg_io, vha, 0x304f,
2699 "sp=%p sense_len=0x%x sense_ptr=%p.\n",
2700 sp, sense_len, sense_ptr);
2701
2702 if (sense_len > sizeof(pkt->data))
2703 sense_sz = sizeof(pkt->data);
2704 else
2705 sense_sz = sense_len;
2706
2707 /* Move sense data. */
2708 ql_dump_buffer(ql_dbg_io + ql_dbg_buffer, vha, 0x304e,
2709 (uint8_t *)pkt, sizeof(sts_cont_entry_t));
2710 memcpy(sense_ptr, pkt->data, sense_sz);
2711 ql_dump_buffer(ql_dbg_io + ql_dbg_buffer, vha, 0x304a,
2712 sense_ptr, sense_sz);
2713
2714 sense_len -= sense_sz;
2715 sense_ptr += sense_sz;
2716
2717 SET_CMD_SENSE_PTR(sp, sense_ptr);
2718 SET_CMD_SENSE_LEN(sp, sense_len);
2719 }
2720 sense_len = GET_FW_SENSE_LEN(sp);
2721 sense_len = (sense_len > sizeof(pkt->data)) ?
2722 (sense_len - sizeof(pkt->data)) : 0;
2723 SET_FW_SENSE_LEN(sp, sense_len);
2724
2725 /* Place command on done queue. */
2726 if (sense_len == 0) {
2727 rsp->status_srb = NULL;
2728 sp->done(ha, sp, cp->result);
2729 }
2730}
2731
2732/**
2733 * qlafx00_multistatus_entry() - Process Multi response queue entries.
2734 * @ha: SCSI driver HA context
2735 */
2736static void
2737qlafx00_multistatus_entry(struct scsi_qla_host *vha,
2738 struct rsp_que *rsp, void *pkt)
2739{
2740 srb_t *sp;
2741 struct multi_sts_entry_fx00 *stsmfx;
2742 struct qla_hw_data *ha = vha->hw;
2743 uint32_t handle, hindex, handle_count, i;
2744 uint16_t que;
2745 struct req_que *req;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002746 __le32 *handle_ptr;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002747
2748 stsmfx = (struct multi_sts_entry_fx00 *) pkt;
2749
2750 handle_count = stsmfx->handle_count;
2751
2752 if (handle_count > MAX_HANDLE_COUNT) {
2753 ql_dbg(ql_dbg_io, vha, 0x3035,
2754 "Invalid handle count (0x%x).\n", handle_count);
2755 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2756 qla2xxx_wake_dpc(vha);
2757 return;
2758 }
2759
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002760 handle_ptr = &stsmfx->handles[0];
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002761
2762 for (i = 0; i < handle_count; i++) {
2763 hindex = le32_to_cpu(*handle_ptr);
2764 handle = LSW(hindex);
2765 que = MSW(hindex);
2766 req = ha->req_q_map[que];
2767
2768 /* Validate handle. */
2769 if (handle < req->num_outstanding_cmds)
2770 sp = req->outstanding_cmds[handle];
2771 else
2772 sp = NULL;
2773
2774 if (sp == NULL) {
2775 ql_dbg(ql_dbg_io, vha, 0x3044,
2776 "Invalid status handle (0x%x).\n", handle);
2777 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2778 qla2xxx_wake_dpc(vha);
2779 return;
2780 }
2781 qla2x00_process_completed_request(vha, req, handle);
2782 handle_ptr++;
2783 }
2784}
2785
2786/**
2787 * qlafx00_error_entry() - Process an error entry.
2788 * @ha: SCSI driver HA context
2789 * @pkt: Entry pointer
2790 */
2791static void
2792qlafx00_error_entry(scsi_qla_host_t *vha, struct rsp_que *rsp,
2793 struct sts_entry_fx00 *pkt, uint8_t estatus, uint8_t etype)
2794{
2795 srb_t *sp;
2796 struct qla_hw_data *ha = vha->hw;
2797 const char func[] = "ERROR-IOCB";
2798 uint16_t que = MSW(pkt->handle);
2799 struct req_que *req = NULL;
2800 int res = DID_ERROR << 16;
2801
2802 ql_dbg(ql_dbg_async, vha, 0x507f,
2803 "type of error status in response: 0x%x\n", estatus);
2804
2805 req = ha->req_q_map[que];
2806
2807 sp = qla2x00_get_sp_from_handle(vha, func, req, pkt);
2808 if (sp) {
2809 sp->done(ha, sp, res);
2810 return;
2811 }
2812
2813 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2814 qla2xxx_wake_dpc(vha);
2815}
2816
2817/**
2818 * qlafx00_process_response_queue() - Process response queue entries.
2819 * @ha: SCSI driver HA context
2820 */
2821static void
2822qlafx00_process_response_queue(struct scsi_qla_host *vha,
2823 struct rsp_que *rsp)
2824{
2825 struct sts_entry_fx00 *pkt;
2826 response_t *lptr;
2827
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002828 while (RD_REG_DWORD((void __iomem *)&(rsp->ring_ptr->signature)) !=
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002829 RESPONSE_PROCESSED) {
2830 lptr = rsp->ring_ptr;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002831 memcpy_fromio(rsp->rsp_pkt, (void __iomem *)lptr,
2832 sizeof(rsp->rsp_pkt));
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002833 pkt = (struct sts_entry_fx00 *)rsp->rsp_pkt;
2834
2835 rsp->ring_index++;
2836 if (rsp->ring_index == rsp->length) {
2837 rsp->ring_index = 0;
2838 rsp->ring_ptr = rsp->ring;
2839 } else {
2840 rsp->ring_ptr++;
2841 }
2842
2843 if (pkt->entry_status != 0 &&
2844 pkt->entry_type != IOCTL_IOSB_TYPE_FX00) {
2845 qlafx00_error_entry(vha, rsp,
2846 (struct sts_entry_fx00 *)pkt, pkt->entry_status,
2847 pkt->entry_type);
2848 goto next_iter;
2849 continue;
2850 }
2851
2852 switch (pkt->entry_type) {
2853 case STATUS_TYPE_FX00:
2854 qlafx00_status_entry(vha, rsp, pkt);
2855 break;
2856
2857 case STATUS_CONT_TYPE_FX00:
2858 qlafx00_status_cont_entry(rsp, (sts_cont_entry_t *)pkt);
2859 break;
2860
2861 case MULTI_STATUS_TYPE_FX00:
2862 qlafx00_multistatus_entry(vha, rsp, pkt);
2863 break;
2864
2865 case ABORT_IOCB_TYPE_FX00:
2866 qlafx00_abort_iocb_entry(vha, rsp->req,
2867 (struct abort_iocb_entry_fx00 *)pkt);
2868 break;
2869
2870 case IOCTL_IOSB_TYPE_FX00:
2871 qlafx00_ioctl_iosb_entry(vha, rsp->req,
2872 (struct ioctl_iocb_entry_fx00 *)pkt);
2873 break;
2874 default:
2875 /* Type Not Supported. */
2876 ql_dbg(ql_dbg_async, vha, 0x5081,
2877 "Received unknown response pkt type %x "
2878 "entry status=%x.\n",
2879 pkt->entry_type, pkt->entry_status);
2880 break;
2881 }
2882next_iter:
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002883 WRT_REG_DWORD((void __iomem *)&lptr->signature,
2884 RESPONSE_PROCESSED);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002885 wmb();
2886 }
2887
2888 /* Adjust ring index */
2889 WRT_REG_DWORD(rsp->rsp_q_out, rsp->ring_index);
2890}
2891
2892/**
2893 * qlafx00_async_event() - Process aynchronous events.
2894 * @ha: SCSI driver HA context
2895 */
2896static void
2897qlafx00_async_event(scsi_qla_host_t *vha)
2898{
2899 struct qla_hw_data *ha = vha->hw;
2900 struct device_reg_fx00 __iomem *reg;
2901 int data_size = 1;
2902
2903 reg = &ha->iobase->ispfx00;
2904 /* Setup to process RIO completion. */
2905 switch (ha->aenmb[0]) {
2906 case QLAFX00_MBA_SYSTEM_ERR: /* System Error */
2907 ql_log(ql_log_warn, vha, 0x5079,
2908 "ISP System Error - mbx1=%x\n", ha->aenmb[0]);
2909 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2910 break;
2911
2912 case QLAFX00_MBA_SHUTDOWN_RQSTD: /* Shutdown requested */
2913 ql_dbg(ql_dbg_async, vha, 0x5076,
2914 "Asynchronous FW shutdown requested.\n");
2915 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2916 qla2xxx_wake_dpc(vha);
2917 break;
2918
2919 case QLAFX00_MBA_PORT_UPDATE: /* Port database update */
2920 ha->aenmb[1] = RD_REG_WORD(&reg->aenmailbox1);
2921 ha->aenmb[2] = RD_REG_WORD(&reg->aenmailbox2);
2922 ha->aenmb[3] = RD_REG_WORD(&reg->aenmailbox3);
2923 ql_dbg(ql_dbg_async, vha, 0x5077,
2924 "Asynchronous port Update received "
2925 "aenmb[0]: %x, aenmb[1]: %x, aenmb[2]: %x, aenmb[3]: %x\n",
2926 ha->aenmb[0], ha->aenmb[1], ha->aenmb[2], ha->aenmb[3]);
2927 data_size = 4;
2928 break;
Armen Baloyan71e56002013-08-27 01:37:38 -04002929
2930 case QLAFX00_MBA_TEMP_OVER: /* Over temperature event */
Armen Baloyan4881d092013-08-27 01:37:46 -04002931 ql_log(ql_log_info, vha, 0x5085,
2932 "Asynchronous over temperature event received "
2933 "aenmb[0]: %x\n",
2934 ha->aenmb[0]);
2935 break;
2936
2937 case QLAFX00_MBA_TEMP_NORM: /* Normal temperature event */
2938 ql_log(ql_log_info, vha, 0x5086,
2939 "Asynchronous normal temperature event received "
2940 "aenmb[0]: %x\n",
2941 ha->aenmb[0]);
2942 break;
2943
Armen Baloyan71e56002013-08-27 01:37:38 -04002944 case QLAFX00_MBA_TEMP_CRIT: /* Critical temperature event */
2945 ql_log(ql_log_info, vha, 0x5083,
2946 "Asynchronous critical temperature event received "
2947 "aenmb[0]: %x\n",
2948 ha->aenmb[0]);
Armen Baloyan71e56002013-08-27 01:37:38 -04002949 break;
2950
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002951 default:
2952 ha->aenmb[1] = RD_REG_WORD(&reg->aenmailbox1);
2953 ha->aenmb[2] = RD_REG_WORD(&reg->aenmailbox2);
2954 ha->aenmb[3] = RD_REG_WORD(&reg->aenmailbox3);
2955 ha->aenmb[4] = RD_REG_WORD(&reg->aenmailbox4);
2956 ha->aenmb[5] = RD_REG_WORD(&reg->aenmailbox5);
2957 ha->aenmb[6] = RD_REG_WORD(&reg->aenmailbox6);
2958 ha->aenmb[7] = RD_REG_WORD(&reg->aenmailbox7);
2959 ql_dbg(ql_dbg_async, vha, 0x5078,
2960 "AEN:%04x %04x %04x %04x :%04x %04x %04x %04x\n",
2961 ha->aenmb[0], ha->aenmb[1], ha->aenmb[2], ha->aenmb[3],
2962 ha->aenmb[4], ha->aenmb[5], ha->aenmb[6], ha->aenmb[7]);
2963 break;
2964 }
2965 qlafx00_post_aenfx_work(vha, ha->aenmb[0],
2966 (uint32_t *)ha->aenmb, data_size);
2967}
2968
2969/**
2970 *
2971 * qlafx00x_mbx_completion() - Process mailbox command completions.
2972 * @ha: SCSI driver HA context
2973 * @mb16: Mailbox16 register
2974 */
2975static void
2976qlafx00_mbx_completion(scsi_qla_host_t *vha, uint32_t mb0)
2977{
2978 uint16_t cnt;
2979 uint16_t __iomem *wptr;
2980 struct qla_hw_data *ha = vha->hw;
2981 struct device_reg_fx00 __iomem *reg = &ha->iobase->ispfx00;
2982
2983 if (!ha->mcp32)
2984 ql_dbg(ql_dbg_async, vha, 0x507e, "MBX pointer ERROR.\n");
2985
2986 /* Load return mailbox registers. */
2987 ha->flags.mbox_int = 1;
2988 ha->mailbox_out32[0] = mb0;
2989 wptr = (uint16_t __iomem *)&reg->mailbox17;
2990
2991 for (cnt = 1; cnt < ha->mbx_count; cnt++) {
2992 ha->mailbox_out32[cnt] = RD_REG_WORD(wptr);
2993 wptr++;
2994 }
2995}
2996
2997/**
2998 * qlafx00_intr_handler() - Process interrupts for the ISPFX00.
2999 * @irq:
3000 * @dev_id: SCSI driver HA context
3001 *
3002 * Called by system whenever the host adapter generates an interrupt.
3003 *
3004 * Returns handled flag.
3005 */
3006irqreturn_t
3007qlafx00_intr_handler(int irq, void *dev_id)
3008{
3009 scsi_qla_host_t *vha;
3010 struct qla_hw_data *ha;
3011 struct device_reg_fx00 __iomem *reg;
3012 int status;
3013 unsigned long iter;
3014 uint32_t stat;
3015 uint32_t mb[8];
3016 struct rsp_que *rsp;
3017 unsigned long flags;
3018 uint32_t clr_intr = 0;
3019
3020 rsp = (struct rsp_que *) dev_id;
3021 if (!rsp) {
3022 ql_log(ql_log_info, NULL, 0x507d,
3023 "%s: NULL response queue pointer.\n", __func__);
3024 return IRQ_NONE;
3025 }
3026
3027 ha = rsp->hw;
3028 reg = &ha->iobase->ispfx00;
3029 status = 0;
3030
3031 if (unlikely(pci_channel_offline(ha->pdev)))
3032 return IRQ_HANDLED;
3033
3034 spin_lock_irqsave(&ha->hardware_lock, flags);
3035 vha = pci_get_drvdata(ha->pdev);
3036 for (iter = 50; iter--; clr_intr = 0) {
3037 stat = QLAFX00_RD_INTR_REG(ha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04003038 if (qla2x00_check_reg_for_disconnect(vha, stat))
3039 break;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003040 if ((stat & QLAFX00_HST_INT_STS_BITS) == 0)
3041 break;
3042
3043 switch (stat & QLAFX00_HST_INT_STS_BITS) {
3044 case QLAFX00_INTR_MB_CMPLT:
3045 case QLAFX00_INTR_MB_RSP_CMPLT:
3046 case QLAFX00_INTR_MB_ASYNC_CMPLT:
3047 case QLAFX00_INTR_ALL_CMPLT:
3048 mb[0] = RD_REG_WORD(&reg->mailbox16);
3049 qlafx00_mbx_completion(vha, mb[0]);
3050 status |= MBX_INTERRUPT;
3051 clr_intr |= QLAFX00_INTR_MB_CMPLT;
3052 break;
3053 case QLAFX00_INTR_ASYNC_CMPLT:
3054 case QLAFX00_INTR_RSP_ASYNC_CMPLT:
3055 ha->aenmb[0] = RD_REG_WORD(&reg->aenmailbox0);
3056 qlafx00_async_event(vha);
3057 clr_intr |= QLAFX00_INTR_ASYNC_CMPLT;
3058 break;
3059 case QLAFX00_INTR_RSP_CMPLT:
3060 qlafx00_process_response_queue(vha, rsp);
3061 clr_intr |= QLAFX00_INTR_RSP_CMPLT;
3062 break;
3063 default:
3064 ql_dbg(ql_dbg_async, vha, 0x507a,
3065 "Unrecognized interrupt type (%d).\n", stat);
3066 break;
3067 }
3068 QLAFX00_CLR_INTR_REG(ha, clr_intr);
3069 QLAFX00_RD_INTR_REG(ha);
3070 }
gurinder.shergill@hp.com36439832013-04-23 10:13:17 -07003071
3072 qla2x00_handle_mbx_completion(ha, status);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003073 spin_unlock_irqrestore(&ha->hardware_lock, flags);
3074
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003075 return IRQ_HANDLED;
3076}
3077
3078/** QLAFX00 specific IOCB implementation functions */
3079
3080static inline cont_a64_entry_t *
3081qlafx00_prep_cont_type1_iocb(struct req_que *req,
3082 cont_a64_entry_t *lcont_pkt)
3083{
3084 cont_a64_entry_t *cont_pkt;
3085
3086 /* Adjust ring index. */
3087 req->ring_index++;
3088 if (req->ring_index == req->length) {
3089 req->ring_index = 0;
3090 req->ring_ptr = req->ring;
3091 } else {
3092 req->ring_ptr++;
3093 }
3094
3095 cont_pkt = (cont_a64_entry_t *)req->ring_ptr;
3096
3097 /* Load packet defaults. */
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003098 lcont_pkt->entry_type = CONTINUE_A64_TYPE_FX00;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003099
3100 return cont_pkt;
3101}
3102
3103static inline void
3104qlafx00_build_scsi_iocbs(srb_t *sp, struct cmd_type_7_fx00 *cmd_pkt,
3105 uint16_t tot_dsds, struct cmd_type_7_fx00 *lcmd_pkt)
3106{
3107 uint16_t avail_dsds;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003108 __le32 *cur_dsd;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003109 scsi_qla_host_t *vha;
3110 struct scsi_cmnd *cmd;
3111 struct scatterlist *sg;
3112 int i, cont;
3113 struct req_que *req;
3114 cont_a64_entry_t lcont_pkt;
3115 cont_a64_entry_t *cont_pkt;
3116
3117 vha = sp->fcport->vha;
3118 req = vha->req;
3119
3120 cmd = GET_CMD_SP(sp);
3121 cont = 0;
3122 cont_pkt = NULL;
3123
3124 /* Update entry type to indicate Command Type 3 IOCB */
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003125 lcmd_pkt->entry_type = FX00_COMMAND_TYPE_7;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003126
3127 /* No data transfer */
3128 if (!scsi_bufflen(cmd) || cmd->sc_data_direction == DMA_NONE) {
3129 lcmd_pkt->byte_count = __constant_cpu_to_le32(0);
3130 return;
3131 }
3132
3133 /* Set transfer direction */
3134 if (cmd->sc_data_direction == DMA_TO_DEVICE) {
Armen Baloyan378c5382013-04-25 01:29:18 -04003135 lcmd_pkt->cntrl_flags = TMF_WRITE_DATA;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003136 vha->qla_stats.output_bytes += scsi_bufflen(cmd);
3137 } else if (cmd->sc_data_direction == DMA_FROM_DEVICE) {
Armen Baloyan378c5382013-04-25 01:29:18 -04003138 lcmd_pkt->cntrl_flags = TMF_READ_DATA;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003139 vha->qla_stats.input_bytes += scsi_bufflen(cmd);
3140 }
3141
3142 /* One DSD is available in the Command Type 3 IOCB */
3143 avail_dsds = 1;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003144 cur_dsd = (__le32 *)&lcmd_pkt->dseg_0_address;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003145
3146 /* Load data segments */
3147 scsi_for_each_sg(cmd, sg, tot_dsds, i) {
3148 dma_addr_t sle_dma;
3149
3150 /* Allocate additional continuation packets? */
3151 if (avail_dsds == 0) {
3152 /*
3153 * Five DSDs are available in the Continuation
3154 * Type 1 IOCB.
3155 */
3156 memset(&lcont_pkt, 0, REQUEST_ENTRY_SIZE);
3157 cont_pkt =
3158 qlafx00_prep_cont_type1_iocb(req, &lcont_pkt);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003159 cur_dsd = (__le32 *)lcont_pkt.dseg_0_address;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003160 avail_dsds = 5;
3161 cont = 1;
3162 }
3163
3164 sle_dma = sg_dma_address(sg);
3165 *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
3166 *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
3167 *cur_dsd++ = cpu_to_le32(sg_dma_len(sg));
3168 avail_dsds--;
3169 if (avail_dsds == 0 && cont == 1) {
3170 cont = 0;
3171 memcpy_toio((void __iomem *)cont_pkt, &lcont_pkt,
3172 REQUEST_ENTRY_SIZE);
3173 }
3174
3175 }
3176 if (avail_dsds != 0 && cont == 1) {
3177 memcpy_toio((void __iomem *)cont_pkt, &lcont_pkt,
3178 REQUEST_ENTRY_SIZE);
3179 }
3180}
3181
3182/**
3183 * qlafx00_start_scsi() - Send a SCSI command to the ISP
3184 * @sp: command to send to the ISP
3185 *
3186 * Returns non-zero if a failure occurred, else zero.
3187 */
3188int
3189qlafx00_start_scsi(srb_t *sp)
3190{
3191 int ret, nseg;
3192 unsigned long flags;
3193 uint32_t index;
3194 uint32_t handle;
3195 uint16_t cnt;
3196 uint16_t req_cnt;
3197 uint16_t tot_dsds;
3198 struct req_que *req = NULL;
3199 struct rsp_que *rsp = NULL;
3200 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
3201 struct scsi_qla_host *vha = sp->fcport->vha;
3202 struct qla_hw_data *ha = vha->hw;
3203 struct cmd_type_7_fx00 *cmd_pkt;
3204 struct cmd_type_7_fx00 lcmd_pkt;
3205 struct scsi_lun llun;
3206 char tag[2];
3207
3208 /* Setup device pointers. */
3209 ret = 0;
3210
3211 rsp = ha->rsp_q_map[0];
3212 req = vha->req;
3213
3214 /* So we know we haven't pci_map'ed anything yet */
3215 tot_dsds = 0;
3216
3217 /* Forcing marker needed for now */
3218 vha->marker_needed = 0;
3219
3220 /* Send marker if required */
3221 if (vha->marker_needed != 0) {
3222 if (qla2x00_marker(vha, req, rsp, 0, 0, MK_SYNC_ALL) !=
3223 QLA_SUCCESS)
3224 return QLA_FUNCTION_FAILED;
3225 vha->marker_needed = 0;
3226 }
3227
3228 /* Acquire ring specific lock */
3229 spin_lock_irqsave(&ha->hardware_lock, flags);
3230
3231 /* Check for room in outstanding command list. */
3232 handle = req->current_outstanding_cmd;
3233 for (index = 1; index < req->num_outstanding_cmds; index++) {
3234 handle++;
3235 if (handle == req->num_outstanding_cmds)
3236 handle = 1;
3237 if (!req->outstanding_cmds[handle])
3238 break;
3239 }
3240 if (index == req->num_outstanding_cmds)
3241 goto queuing_error;
3242
3243 /* Map the sg table so we have an accurate count of sg entries needed */
3244 if (scsi_sg_count(cmd)) {
3245 nseg = dma_map_sg(&ha->pdev->dev, scsi_sglist(cmd),
3246 scsi_sg_count(cmd), cmd->sc_data_direction);
3247 if (unlikely(!nseg))
3248 goto queuing_error;
3249 } else
3250 nseg = 0;
3251
3252 tot_dsds = nseg;
3253 req_cnt = qla24xx_calc_iocbs(vha, tot_dsds);
3254 if (req->cnt < (req_cnt + 2)) {
3255 cnt = RD_REG_DWORD_RELAXED(req->req_q_out);
3256
3257 if (req->ring_index < cnt)
3258 req->cnt = cnt - req->ring_index;
3259 else
3260 req->cnt = req->length -
3261 (req->ring_index - cnt);
3262 if (req->cnt < (req_cnt + 2))
3263 goto queuing_error;
3264 }
3265
3266 /* Build command packet. */
3267 req->current_outstanding_cmd = handle;
3268 req->outstanding_cmds[handle] = sp;
3269 sp->handle = handle;
3270 cmd->host_scribble = (unsigned char *)(unsigned long)handle;
3271 req->cnt -= req_cnt;
3272
3273 cmd_pkt = (struct cmd_type_7_fx00 *)req->ring_ptr;
3274
3275 memset(&lcmd_pkt, 0, REQUEST_ENTRY_SIZE);
3276
3277 lcmd_pkt.handle = MAKE_HANDLE(req->id, sp->handle);
3278 lcmd_pkt.handle_hi = 0;
3279 lcmd_pkt.dseg_count = cpu_to_le16(tot_dsds);
3280 lcmd_pkt.tgt_idx = cpu_to_le16(sp->fcport->tgt_id);
3281
3282 int_to_scsilun(cmd->device->lun, &llun);
3283 host_to_adap((uint8_t *)&llun, (uint8_t *)&lcmd_pkt.lun,
3284 sizeof(lcmd_pkt.lun));
3285
3286 /* Update tagged queuing modifier -- default is TSK_SIMPLE (0). */
3287 if (scsi_populate_tag_msg(cmd, tag)) {
3288 switch (tag[0]) {
3289 case HEAD_OF_QUEUE_TAG:
3290 lcmd_pkt.task = TSK_HEAD_OF_QUEUE;
3291 break;
3292 case ORDERED_QUEUE_TAG:
3293 lcmd_pkt.task = TSK_ORDERED;
3294 break;
3295 }
3296 }
3297
3298 /* Load SCSI command packet. */
3299 host_to_adap(cmd->cmnd, lcmd_pkt.fcp_cdb, sizeof(lcmd_pkt.fcp_cdb));
3300 lcmd_pkt.byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
3301
3302 /* Build IOCB segments */
3303 qlafx00_build_scsi_iocbs(sp, cmd_pkt, tot_dsds, &lcmd_pkt);
3304
3305 /* Set total data segment count. */
3306 lcmd_pkt.entry_count = (uint8_t)req_cnt;
3307
3308 /* Specify response queue number where completion should happen */
3309 lcmd_pkt.entry_status = (uint8_t) rsp->id;
3310
3311 ql_dump_buffer(ql_dbg_io + ql_dbg_buffer, vha, 0x302e,
3312 (uint8_t *)cmd->cmnd, cmd->cmd_len);
3313 ql_dump_buffer(ql_dbg_io + ql_dbg_buffer, vha, 0x3032,
3314 (uint8_t *)&lcmd_pkt, REQUEST_ENTRY_SIZE);
3315
3316 memcpy_toio((void __iomem *)cmd_pkt, &lcmd_pkt, REQUEST_ENTRY_SIZE);
3317 wmb();
3318
3319 /* Adjust ring index. */
3320 req->ring_index++;
3321 if (req->ring_index == req->length) {
3322 req->ring_index = 0;
3323 req->ring_ptr = req->ring;
3324 } else
3325 req->ring_ptr++;
3326
3327 sp->flags |= SRB_DMA_VALID;
3328
3329 /* Set chip new ring index. */
3330 WRT_REG_DWORD(req->req_q_in, req->ring_index);
3331 QLAFX00_SET_HST_INTR(ha, ha->rqstq_intr_code);
3332
3333 spin_unlock_irqrestore(&ha->hardware_lock, flags);
3334 return QLA_SUCCESS;
3335
3336queuing_error:
3337 if (tot_dsds)
3338 scsi_dma_unmap(cmd);
3339
3340 spin_unlock_irqrestore(&ha->hardware_lock, flags);
3341
3342 return QLA_FUNCTION_FAILED;
3343}
3344
3345void
3346qlafx00_tm_iocb(srb_t *sp, struct tsk_mgmt_entry_fx00 *ptm_iocb)
3347{
3348 struct srb_iocb *fxio = &sp->u.iocb_cmd;
3349 scsi_qla_host_t *vha = sp->fcport->vha;
3350 struct req_que *req = vha->req;
3351 struct tsk_mgmt_entry_fx00 tm_iocb;
3352 struct scsi_lun llun;
3353
3354 memset(&tm_iocb, 0, sizeof(struct tsk_mgmt_entry_fx00));
3355 tm_iocb.entry_type = TSK_MGMT_IOCB_TYPE_FX00;
3356 tm_iocb.entry_count = 1;
3357 tm_iocb.handle = cpu_to_le32(MAKE_HANDLE(req->id, sp->handle));
3358 tm_iocb.handle_hi = 0;
3359 tm_iocb.timeout = cpu_to_le16(qla2x00_get_async_timeout(vha) + 2);
3360 tm_iocb.tgt_id = cpu_to_le16(sp->fcport->tgt_id);
3361 tm_iocb.control_flags = cpu_to_le32(fxio->u.tmf.flags);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003362 if (tm_iocb.control_flags == cpu_to_le32((uint32_t)TCF_LUN_RESET)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003363 int_to_scsilun(fxio->u.tmf.lun, &llun);
3364 host_to_adap((uint8_t *)&llun, (uint8_t *)&tm_iocb.lun,
3365 sizeof(struct scsi_lun));
3366 }
3367
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003368 memcpy((void *)ptm_iocb, &tm_iocb,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003369 sizeof(struct tsk_mgmt_entry_fx00));
3370 wmb();
3371}
3372
3373void
3374qlafx00_abort_iocb(srb_t *sp, struct abort_iocb_entry_fx00 *pabt_iocb)
3375{
3376 struct srb_iocb *fxio = &sp->u.iocb_cmd;
3377 scsi_qla_host_t *vha = sp->fcport->vha;
3378 struct req_que *req = vha->req;
3379 struct abort_iocb_entry_fx00 abt_iocb;
3380
3381 memset(&abt_iocb, 0, sizeof(struct abort_iocb_entry_fx00));
3382 abt_iocb.entry_type = ABORT_IOCB_TYPE_FX00;
3383 abt_iocb.entry_count = 1;
3384 abt_iocb.handle = cpu_to_le32(MAKE_HANDLE(req->id, sp->handle));
3385 abt_iocb.abort_handle =
3386 cpu_to_le32(MAKE_HANDLE(req->id, fxio->u.abt.cmd_hndl));
3387 abt_iocb.tgt_id_sts = cpu_to_le16(sp->fcport->tgt_id);
3388 abt_iocb.req_que_no = cpu_to_le16(req->id);
3389
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003390 memcpy((void *)pabt_iocb, &abt_iocb,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003391 sizeof(struct abort_iocb_entry_fx00));
3392 wmb();
3393}
3394
3395void
3396qlafx00_fxdisc_iocb(srb_t *sp, struct fxdisc_entry_fx00 *pfxiocb)
3397{
3398 struct srb_iocb *fxio = &sp->u.iocb_cmd;
3399 struct qla_mt_iocb_rqst_fx00 *piocb_rqst;
3400 struct fc_bsg_job *bsg_job;
3401 struct fxdisc_entry_fx00 fx_iocb;
3402 uint8_t entry_cnt = 1;
3403
3404 memset(&fx_iocb, 0, sizeof(struct fxdisc_entry_fx00));
3405 fx_iocb.entry_type = FX00_IOCB_TYPE;
3406 fx_iocb.handle = cpu_to_le32(sp->handle);
3407 fx_iocb.entry_count = entry_cnt;
3408
3409 if (sp->type == SRB_FXIOCB_DCMD) {
3410 fx_iocb.func_num =
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003411 sp->u.iocb_cmd.u.fxiocb.req_func_type;
3412 fx_iocb.adapid = fxio->u.fxiocb.adapter_id;
3413 fx_iocb.adapid_hi = fxio->u.fxiocb.adapter_id_hi;
3414 fx_iocb.reserved_0 = fxio->u.fxiocb.reserved_0;
3415 fx_iocb.reserved_1 = fxio->u.fxiocb.reserved_1;
3416 fx_iocb.dataword_extra = fxio->u.fxiocb.req_data_extra;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003417
3418 if (fxio->u.fxiocb.flags & SRB_FXDISC_REQ_DMA_VALID) {
3419 fx_iocb.req_dsdcnt = cpu_to_le16(1);
3420 fx_iocb.req_xfrcnt =
3421 cpu_to_le16(fxio->u.fxiocb.req_len);
3422 fx_iocb.dseg_rq_address[0] =
3423 cpu_to_le32(LSD(fxio->u.fxiocb.req_dma_handle));
3424 fx_iocb.dseg_rq_address[1] =
3425 cpu_to_le32(MSD(fxio->u.fxiocb.req_dma_handle));
3426 fx_iocb.dseg_rq_len =
3427 cpu_to_le32(fxio->u.fxiocb.req_len);
3428 }
3429
3430 if (fxio->u.fxiocb.flags & SRB_FXDISC_RESP_DMA_VALID) {
3431 fx_iocb.rsp_dsdcnt = cpu_to_le16(1);
3432 fx_iocb.rsp_xfrcnt =
3433 cpu_to_le16(fxio->u.fxiocb.rsp_len);
3434 fx_iocb.dseg_rsp_address[0] =
3435 cpu_to_le32(LSD(fxio->u.fxiocb.rsp_dma_handle));
3436 fx_iocb.dseg_rsp_address[1] =
3437 cpu_to_le32(MSD(fxio->u.fxiocb.rsp_dma_handle));
3438 fx_iocb.dseg_rsp_len =
3439 cpu_to_le32(fxio->u.fxiocb.rsp_len);
3440 }
3441
3442 if (fxio->u.fxiocb.flags & SRB_FXDISC_REQ_DWRD_VALID) {
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003443 fx_iocb.dataword = fxio->u.fxiocb.req_data;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003444 }
3445 fx_iocb.flags = fxio->u.fxiocb.flags;
3446 } else {
3447 struct scatterlist *sg;
3448 bsg_job = sp->u.bsg_job;
3449 piocb_rqst = (struct qla_mt_iocb_rqst_fx00 *)
3450 &bsg_job->request->rqst_data.h_vendor.vendor_cmd[1];
3451
3452 fx_iocb.func_num = piocb_rqst->func_type;
3453 fx_iocb.adapid = piocb_rqst->adapid;
3454 fx_iocb.adapid_hi = piocb_rqst->adapid_hi;
3455 fx_iocb.reserved_0 = piocb_rqst->reserved_0;
3456 fx_iocb.reserved_1 = piocb_rqst->reserved_1;
3457 fx_iocb.dataword_extra = piocb_rqst->dataword_extra;
3458 fx_iocb.dataword = piocb_rqst->dataword;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003459 fx_iocb.req_xfrcnt = piocb_rqst->req_len;
3460 fx_iocb.rsp_xfrcnt = piocb_rqst->rsp_len;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003461
3462 if (piocb_rqst->flags & SRB_FXDISC_REQ_DMA_VALID) {
3463 int avail_dsds, tot_dsds;
3464 cont_a64_entry_t lcont_pkt;
3465 cont_a64_entry_t *cont_pkt = NULL;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003466 __le32 *cur_dsd;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003467 int index = 0, cont = 0;
3468
3469 fx_iocb.req_dsdcnt =
3470 cpu_to_le16(bsg_job->request_payload.sg_cnt);
3471 tot_dsds =
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003472 bsg_job->request_payload.sg_cnt;
3473 cur_dsd = (__le32 *)&fx_iocb.dseg_rq_address[0];
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003474 avail_dsds = 1;
3475 for_each_sg(bsg_job->request_payload.sg_list, sg,
3476 tot_dsds, index) {
3477 dma_addr_t sle_dma;
3478
3479 /* Allocate additional continuation packets? */
3480 if (avail_dsds == 0) {
3481 /*
3482 * Five DSDs are available in the Cont.
3483 * Type 1 IOCB.
3484 */
3485 memset(&lcont_pkt, 0,
3486 REQUEST_ENTRY_SIZE);
3487 cont_pkt =
3488 qlafx00_prep_cont_type1_iocb(
3489 sp->fcport->vha->req,
3490 &lcont_pkt);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003491 cur_dsd = (__le32 *)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003492 lcont_pkt.dseg_0_address;
3493 avail_dsds = 5;
3494 cont = 1;
3495 entry_cnt++;
3496 }
3497
3498 sle_dma = sg_dma_address(sg);
3499 *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
3500 *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
3501 *cur_dsd++ = cpu_to_le32(sg_dma_len(sg));
3502 avail_dsds--;
3503
3504 if (avail_dsds == 0 && cont == 1) {
3505 cont = 0;
3506 memcpy_toio(
3507 (void __iomem *)cont_pkt,
3508 &lcont_pkt, REQUEST_ENTRY_SIZE);
3509 ql_dump_buffer(
3510 ql_dbg_user + ql_dbg_verbose,
3511 sp->fcport->vha, 0x3042,
3512 (uint8_t *)&lcont_pkt,
3513 REQUEST_ENTRY_SIZE);
3514 }
3515 }
3516 if (avail_dsds != 0 && cont == 1) {
3517 memcpy_toio((void __iomem *)cont_pkt,
3518 &lcont_pkt, REQUEST_ENTRY_SIZE);
3519 ql_dump_buffer(ql_dbg_user + ql_dbg_verbose,
3520 sp->fcport->vha, 0x3043,
3521 (uint8_t *)&lcont_pkt, REQUEST_ENTRY_SIZE);
3522 }
3523 }
3524
3525 if (piocb_rqst->flags & SRB_FXDISC_RESP_DMA_VALID) {
3526 int avail_dsds, tot_dsds;
3527 cont_a64_entry_t lcont_pkt;
3528 cont_a64_entry_t *cont_pkt = NULL;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003529 __le32 *cur_dsd;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003530 int index = 0, cont = 0;
3531
3532 fx_iocb.rsp_dsdcnt =
3533 cpu_to_le16(bsg_job->reply_payload.sg_cnt);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003534 tot_dsds = bsg_job->reply_payload.sg_cnt;
3535 cur_dsd = (__le32 *)&fx_iocb.dseg_rsp_address[0];
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003536 avail_dsds = 1;
3537
3538 for_each_sg(bsg_job->reply_payload.sg_list, sg,
3539 tot_dsds, index) {
3540 dma_addr_t sle_dma;
3541
3542 /* Allocate additional continuation packets? */
3543 if (avail_dsds == 0) {
3544 /*
3545 * Five DSDs are available in the Cont.
3546 * Type 1 IOCB.
3547 */
3548 memset(&lcont_pkt, 0,
3549 REQUEST_ENTRY_SIZE);
3550 cont_pkt =
3551 qlafx00_prep_cont_type1_iocb(
3552 sp->fcport->vha->req,
3553 &lcont_pkt);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003554 cur_dsd = (__le32 *)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003555 lcont_pkt.dseg_0_address;
3556 avail_dsds = 5;
3557 cont = 1;
3558 entry_cnt++;
3559 }
3560
3561 sle_dma = sg_dma_address(sg);
3562 *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
3563 *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
3564 *cur_dsd++ = cpu_to_le32(sg_dma_len(sg));
3565 avail_dsds--;
3566
3567 if (avail_dsds == 0 && cont == 1) {
3568 cont = 0;
3569 memcpy_toio((void __iomem *)cont_pkt,
3570 &lcont_pkt,
3571 REQUEST_ENTRY_SIZE);
3572 ql_dump_buffer(
3573 ql_dbg_user + ql_dbg_verbose,
3574 sp->fcport->vha, 0x3045,
3575 (uint8_t *)&lcont_pkt,
3576 REQUEST_ENTRY_SIZE);
3577 }
3578 }
3579 if (avail_dsds != 0 && cont == 1) {
3580 memcpy_toio((void __iomem *)cont_pkt,
3581 &lcont_pkt, REQUEST_ENTRY_SIZE);
3582 ql_dump_buffer(ql_dbg_user + ql_dbg_verbose,
3583 sp->fcport->vha, 0x3046,
3584 (uint8_t *)&lcont_pkt, REQUEST_ENTRY_SIZE);
3585 }
3586 }
3587
3588 if (piocb_rqst->flags & SRB_FXDISC_REQ_DWRD_VALID)
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003589 fx_iocb.dataword = piocb_rqst->dataword;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003590 fx_iocb.flags = piocb_rqst->flags;
3591 fx_iocb.entry_count = entry_cnt;
3592 }
3593
3594 ql_dump_buffer(ql_dbg_user + ql_dbg_verbose,
3595 sp->fcport->vha, 0x3047,
3596 (uint8_t *)&fx_iocb, sizeof(struct fxdisc_entry_fx00));
3597
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003598 memcpy((void *)pfxiocb, &fx_iocb,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003599 sizeof(struct fxdisc_entry_fx00));
3600 wmb();
3601}