blob: 2674438b5d36bfabc3fe3e47e017ed4fbb479204 [file] [log] [blame]
Sandeep Paulrajfb8fcb82009-06-11 09:41:05 -04001/*
2 * TI DaVinci DM365 chip specific setup
3 *
4 * Copyright (C) 2009 Texas Instruments
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
9 *
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/clk.h>
18#include <linux/serial_8250.h>
19#include <linux/platform_device.h>
20#include <linux/dma-mapping.h>
21#include <linux/gpio.h>
22
23#include <asm/mach/map.h>
24
25#include <mach/dm365.h>
26#include <mach/clock.h>
27#include <mach/cputype.h>
28#include <mach/edma.h>
29#include <mach/psc.h>
30#include <mach/mux.h>
31#include <mach/irqs.h>
32#include <mach/time.h>
33#include <mach/serial.h>
34#include <mach/common.h>
Miguel Aguilare9ab3212009-09-02 15:33:29 -060035#include <mach/asp.h>
Sandeep Paulrajfb8fcb82009-06-11 09:41:05 -040036
37#include "clock.h"
38#include "mux.h"
39
40#define DM365_REF_FREQ 24000000 /* 24 MHz on the DM365 EVM */
41
42static struct pll_data pll1_data = {
43 .num = 1,
44 .phys_base = DAVINCI_PLL1_BASE,
45 .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
46};
47
48static struct pll_data pll2_data = {
49 .num = 2,
50 .phys_base = DAVINCI_PLL2_BASE,
51 .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
52};
53
54static struct clk ref_clk = {
55 .name = "ref_clk",
56 .rate = DM365_REF_FREQ,
57};
58
59static struct clk pll1_clk = {
60 .name = "pll1",
61 .parent = &ref_clk,
62 .flags = CLK_PLL,
63 .pll_data = &pll1_data,
64};
65
66static struct clk pll1_aux_clk = {
67 .name = "pll1_aux_clk",
68 .parent = &pll1_clk,
69 .flags = CLK_PLL | PRE_PLL,
70};
71
72static struct clk pll1_sysclkbp = {
73 .name = "pll1_sysclkbp",
74 .parent = &pll1_clk,
75 .flags = CLK_PLL | PRE_PLL,
76 .div_reg = BPDIV
77};
78
79static struct clk clkout0_clk = {
80 .name = "clkout0",
81 .parent = &pll1_clk,
82 .flags = CLK_PLL | PRE_PLL,
83};
84
85static struct clk pll1_sysclk1 = {
86 .name = "pll1_sysclk1",
87 .parent = &pll1_clk,
88 .flags = CLK_PLL,
89 .div_reg = PLLDIV1,
90};
91
92static struct clk pll1_sysclk2 = {
93 .name = "pll1_sysclk2",
94 .parent = &pll1_clk,
95 .flags = CLK_PLL,
96 .div_reg = PLLDIV2,
97};
98
99static struct clk pll1_sysclk3 = {
100 .name = "pll1_sysclk3",
101 .parent = &pll1_clk,
102 .flags = CLK_PLL,
103 .div_reg = PLLDIV3,
104};
105
106static struct clk pll1_sysclk4 = {
107 .name = "pll1_sysclk4",
108 .parent = &pll1_clk,
109 .flags = CLK_PLL,
110 .div_reg = PLLDIV4,
111};
112
113static struct clk pll1_sysclk5 = {
114 .name = "pll1_sysclk5",
115 .parent = &pll1_clk,
116 .flags = CLK_PLL,
117 .div_reg = PLLDIV5,
118};
119
120static struct clk pll1_sysclk6 = {
121 .name = "pll1_sysclk6",
122 .parent = &pll1_clk,
123 .flags = CLK_PLL,
124 .div_reg = PLLDIV6,
125};
126
127static struct clk pll1_sysclk7 = {
128 .name = "pll1_sysclk7",
129 .parent = &pll1_clk,
130 .flags = CLK_PLL,
131 .div_reg = PLLDIV7,
132};
133
134static struct clk pll1_sysclk8 = {
135 .name = "pll1_sysclk8",
136 .parent = &pll1_clk,
137 .flags = CLK_PLL,
138 .div_reg = PLLDIV8,
139};
140
141static struct clk pll1_sysclk9 = {
142 .name = "pll1_sysclk9",
143 .parent = &pll1_clk,
144 .flags = CLK_PLL,
145 .div_reg = PLLDIV9,
146};
147
148static struct clk pll2_clk = {
149 .name = "pll2",
150 .parent = &ref_clk,
151 .flags = CLK_PLL,
152 .pll_data = &pll2_data,
153};
154
155static struct clk pll2_aux_clk = {
156 .name = "pll2_aux_clk",
157 .parent = &pll2_clk,
158 .flags = CLK_PLL | PRE_PLL,
159};
160
161static struct clk clkout1_clk = {
162 .name = "clkout1",
163 .parent = &pll2_clk,
164 .flags = CLK_PLL | PRE_PLL,
165};
166
167static struct clk pll2_sysclk1 = {
168 .name = "pll2_sysclk1",
169 .parent = &pll2_clk,
170 .flags = CLK_PLL,
171 .div_reg = PLLDIV1,
172};
173
174static struct clk pll2_sysclk2 = {
175 .name = "pll2_sysclk2",
176 .parent = &pll2_clk,
177 .flags = CLK_PLL,
178 .div_reg = PLLDIV2,
179};
180
181static struct clk pll2_sysclk3 = {
182 .name = "pll2_sysclk3",
183 .parent = &pll2_clk,
184 .flags = CLK_PLL,
185 .div_reg = PLLDIV3,
186};
187
188static struct clk pll2_sysclk4 = {
189 .name = "pll2_sysclk4",
190 .parent = &pll2_clk,
191 .flags = CLK_PLL,
192 .div_reg = PLLDIV4,
193};
194
195static struct clk pll2_sysclk5 = {
196 .name = "pll2_sysclk5",
197 .parent = &pll2_clk,
198 .flags = CLK_PLL,
199 .div_reg = PLLDIV5,
200};
201
202static struct clk pll2_sysclk6 = {
203 .name = "pll2_sysclk6",
204 .parent = &pll2_clk,
205 .flags = CLK_PLL,
206 .div_reg = PLLDIV6,
207};
208
209static struct clk pll2_sysclk7 = {
210 .name = "pll2_sysclk7",
211 .parent = &pll2_clk,
212 .flags = CLK_PLL,
213 .div_reg = PLLDIV7,
214};
215
216static struct clk pll2_sysclk8 = {
217 .name = "pll2_sysclk8",
218 .parent = &pll2_clk,
219 .flags = CLK_PLL,
220 .div_reg = PLLDIV8,
221};
222
223static struct clk pll2_sysclk9 = {
224 .name = "pll2_sysclk9",
225 .parent = &pll2_clk,
226 .flags = CLK_PLL,
227 .div_reg = PLLDIV9,
228};
229
230static struct clk vpss_dac_clk = {
231 .name = "vpss_dac",
232 .parent = &pll1_sysclk3,
233 .lpsc = DM365_LPSC_DAC_CLK,
234};
235
236static struct clk vpss_master_clk = {
237 .name = "vpss_master",
238 .parent = &pll1_sysclk5,
239 .lpsc = DM365_LPSC_VPSSMSTR,
240 .flags = CLK_PSC,
241};
242
243static struct clk arm_clk = {
244 .name = "arm_clk",
245 .parent = &pll2_sysclk2,
246 .lpsc = DAVINCI_LPSC_ARM,
247 .flags = ALWAYS_ENABLED,
248};
249
250static struct clk uart0_clk = {
251 .name = "uart0",
252 .parent = &pll1_aux_clk,
253 .lpsc = DAVINCI_LPSC_UART0,
254};
255
256static struct clk uart1_clk = {
257 .name = "uart1",
258 .parent = &pll1_sysclk4,
259 .lpsc = DAVINCI_LPSC_UART1,
260};
261
262static struct clk i2c_clk = {
263 .name = "i2c",
264 .parent = &pll1_aux_clk,
265 .lpsc = DAVINCI_LPSC_I2C,
266};
267
268static struct clk mmcsd0_clk = {
269 .name = "mmcsd0",
270 .parent = &pll1_sysclk8,
271 .lpsc = DAVINCI_LPSC_MMC_SD,
272};
273
274static struct clk mmcsd1_clk = {
275 .name = "mmcsd1",
276 .parent = &pll1_sysclk4,
277 .lpsc = DM365_LPSC_MMC_SD1,
278};
279
280static struct clk spi0_clk = {
281 .name = "spi0",
282 .parent = &pll1_sysclk4,
283 .lpsc = DAVINCI_LPSC_SPI,
284};
285
286static struct clk spi1_clk = {
287 .name = "spi1",
288 .parent = &pll1_sysclk4,
289 .lpsc = DM365_LPSC_SPI1,
290};
291
292static struct clk spi2_clk = {
293 .name = "spi2",
294 .parent = &pll1_sysclk4,
295 .lpsc = DM365_LPSC_SPI2,
296};
297
298static struct clk spi3_clk = {
299 .name = "spi3",
300 .parent = &pll1_sysclk4,
301 .lpsc = DM365_LPSC_SPI3,
302};
303
304static struct clk spi4_clk = {
305 .name = "spi4",
306 .parent = &pll1_aux_clk,
307 .lpsc = DM365_LPSC_SPI4,
308};
309
310static struct clk gpio_clk = {
311 .name = "gpio",
312 .parent = &pll1_sysclk4,
313 .lpsc = DAVINCI_LPSC_GPIO,
314};
315
316static struct clk aemif_clk = {
317 .name = "aemif",
318 .parent = &pll1_sysclk4,
319 .lpsc = DAVINCI_LPSC_AEMIF,
320};
321
322static struct clk pwm0_clk = {
323 .name = "pwm0",
324 .parent = &pll1_aux_clk,
325 .lpsc = DAVINCI_LPSC_PWM0,
326};
327
328static struct clk pwm1_clk = {
329 .name = "pwm1",
330 .parent = &pll1_aux_clk,
331 .lpsc = DAVINCI_LPSC_PWM1,
332};
333
334static struct clk pwm2_clk = {
335 .name = "pwm2",
336 .parent = &pll1_aux_clk,
337 .lpsc = DAVINCI_LPSC_PWM2,
338};
339
340static struct clk pwm3_clk = {
341 .name = "pwm3",
342 .parent = &ref_clk,
343 .lpsc = DM365_LPSC_PWM3,
344};
345
346static struct clk timer0_clk = {
347 .name = "timer0",
348 .parent = &pll1_aux_clk,
349 .lpsc = DAVINCI_LPSC_TIMER0,
350};
351
352static struct clk timer1_clk = {
353 .name = "timer1",
354 .parent = &pll1_aux_clk,
355 .lpsc = DAVINCI_LPSC_TIMER1,
356};
357
358static struct clk timer2_clk = {
359 .name = "timer2",
360 .parent = &pll1_aux_clk,
361 .lpsc = DAVINCI_LPSC_TIMER2,
362 .usecount = 1,
363};
364
365static struct clk timer3_clk = {
366 .name = "timer3",
367 .parent = &pll1_aux_clk,
368 .lpsc = DM365_LPSC_TIMER3,
369};
370
371static struct clk usb_clk = {
372 .name = "usb",
Sandeep Paulrajed160672009-08-27 16:39:43 -0400373 .parent = &pll1_aux_clk,
Sandeep Paulrajfb8fcb82009-06-11 09:41:05 -0400374 .lpsc = DAVINCI_LPSC_USB,
375};
376
377static struct clk emac_clk = {
378 .name = "emac",
379 .parent = &pll1_sysclk4,
380 .lpsc = DM365_LPSC_EMAC,
381};
382
383static struct clk voicecodec_clk = {
384 .name = "voice_codec",
385 .parent = &pll2_sysclk4,
386 .lpsc = DM365_LPSC_VOICE_CODEC,
387};
388
389static struct clk asp0_clk = {
390 .name = "asp0",
391 .parent = &pll1_sysclk4,
392 .lpsc = DM365_LPSC_McBSP1,
393};
394
395static struct clk rto_clk = {
396 .name = "rto",
397 .parent = &pll1_sysclk4,
398 .lpsc = DM365_LPSC_RTO,
399};
400
401static struct clk mjcp_clk = {
402 .name = "mjcp",
403 .parent = &pll1_sysclk3,
404 .lpsc = DM365_LPSC_MJCP,
405};
406
407static struct davinci_clk dm365_clks[] = {
408 CLK(NULL, "ref", &ref_clk),
409 CLK(NULL, "pll1", &pll1_clk),
410 CLK(NULL, "pll1_aux", &pll1_aux_clk),
411 CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
412 CLK(NULL, "clkout0", &clkout0_clk),
413 CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
414 CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
415 CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
416 CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
417 CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
418 CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
419 CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
420 CLK(NULL, "pll1_sysclk8", &pll1_sysclk8),
421 CLK(NULL, "pll1_sysclk9", &pll1_sysclk9),
422 CLK(NULL, "pll2", &pll2_clk),
423 CLK(NULL, "pll2_aux", &pll2_aux_clk),
424 CLK(NULL, "clkout1", &clkout1_clk),
425 CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
426 CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
427 CLK(NULL, "pll2_sysclk3", &pll2_sysclk3),
428 CLK(NULL, "pll2_sysclk4", &pll2_sysclk4),
429 CLK(NULL, "pll2_sysclk5", &pll2_sysclk5),
430 CLK(NULL, "pll2_sysclk6", &pll2_sysclk6),
431 CLK(NULL, "pll2_sysclk7", &pll2_sysclk7),
432 CLK(NULL, "pll2_sysclk8", &pll2_sysclk8),
433 CLK(NULL, "pll2_sysclk9", &pll2_sysclk9),
434 CLK(NULL, "vpss_dac", &vpss_dac_clk),
435 CLK(NULL, "vpss_master", &vpss_master_clk),
436 CLK(NULL, "arm", &arm_clk),
437 CLK(NULL, "uart0", &uart0_clk),
438 CLK(NULL, "uart1", &uart1_clk),
439 CLK("i2c_davinci.1", NULL, &i2c_clk),
440 CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
441 CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
442 CLK("spi_davinci.0", NULL, &spi0_clk),
443 CLK("spi_davinci.1", NULL, &spi1_clk),
444 CLK("spi_davinci.2", NULL, &spi2_clk),
445 CLK("spi_davinci.3", NULL, &spi3_clk),
446 CLK("spi_davinci.4", NULL, &spi4_clk),
447 CLK(NULL, "gpio", &gpio_clk),
448 CLK(NULL, "aemif", &aemif_clk),
449 CLK(NULL, "pwm0", &pwm0_clk),
450 CLK(NULL, "pwm1", &pwm1_clk),
451 CLK(NULL, "pwm2", &pwm2_clk),
452 CLK(NULL, "pwm3", &pwm3_clk),
453 CLK(NULL, "timer0", &timer0_clk),
454 CLK(NULL, "timer1", &timer1_clk),
455 CLK("watchdog", NULL, &timer2_clk),
456 CLK(NULL, "timer3", &timer3_clk),
457 CLK(NULL, "usb", &usb_clk),
458 CLK("davinci_emac.1", NULL, &emac_clk),
459 CLK("voice_codec", NULL, &voicecodec_clk),
Miguel Aguilare9ab3212009-09-02 15:33:29 -0600460 CLK("davinci-asp.0", NULL, &asp0_clk),
Sandeep Paulrajfb8fcb82009-06-11 09:41:05 -0400461 CLK(NULL, "rto", &rto_clk),
462 CLK(NULL, "mjcp", &mjcp_clk),
463 CLK(NULL, NULL, NULL),
464};
465
466/*----------------------------------------------------------------------*/
467
468#define PINMUX0 0x00
469#define PINMUX1 0x04
470#define PINMUX2 0x08
471#define PINMUX3 0x0c
472#define PINMUX4 0x10
473#define INTMUX 0x18
474#define EVTMUX 0x1c
475
476
477static const struct mux_config dm365_pins[] = {
478#ifdef CONFIG_DAVINCI_MUX
479MUX_CFG(DM365, MMCSD0, 0, 24, 1, 0, false)
480
481MUX_CFG(DM365, SD1_CLK, 0, 16, 3, 1, false)
482MUX_CFG(DM365, SD1_CMD, 4, 30, 3, 1, false)
483MUX_CFG(DM365, SD1_DATA3, 4, 28, 3, 1, false)
484MUX_CFG(DM365, SD1_DATA2, 4, 26, 3, 1, false)
485MUX_CFG(DM365, SD1_DATA1, 4, 24, 3, 1, false)
486MUX_CFG(DM365, SD1_DATA0, 4, 22, 3, 1, false)
487
488MUX_CFG(DM365, I2C_SDA, 3, 23, 3, 2, false)
489MUX_CFG(DM365, I2C_SCL, 3, 21, 3, 2, false)
490
491MUX_CFG(DM365, AEMIF_AR, 2, 0, 3, 1, false)
492MUX_CFG(DM365, AEMIF_A3, 2, 2, 3, 1, false)
493MUX_CFG(DM365, AEMIF_A7, 2, 4, 3, 1, false)
494MUX_CFG(DM365, AEMIF_D15_8, 2, 6, 1, 1, false)
495MUX_CFG(DM365, AEMIF_CE0, 2, 7, 1, 0, false)
496
497MUX_CFG(DM365, MCBSP0_BDX, 0, 23, 1, 1, false)
498MUX_CFG(DM365, MCBSP0_X, 0, 22, 1, 1, false)
499MUX_CFG(DM365, MCBSP0_BFSX, 0, 21, 1, 1, false)
500MUX_CFG(DM365, MCBSP0_BDR, 0, 20, 1, 1, false)
501MUX_CFG(DM365, MCBSP0_R, 0, 19, 1, 1, false)
502MUX_CFG(DM365, MCBSP0_BFSR, 0, 18, 1, 1, false)
503
504MUX_CFG(DM365, SPI0_SCLK, 3, 28, 1, 1, false)
505MUX_CFG(DM365, SPI0_SDI, 3, 26, 3, 1, false)
506MUX_CFG(DM365, SPI0_SDO, 3, 25, 1, 1, false)
507MUX_CFG(DM365, SPI0_SDENA0, 3, 29, 3, 1, false)
508MUX_CFG(DM365, SPI0_SDENA1, 3, 26, 3, 2, false)
509
510MUX_CFG(DM365, UART0_RXD, 3, 20, 1, 1, false)
511MUX_CFG(DM365, UART0_TXD, 3, 19, 1, 1, false)
512MUX_CFG(DM365, UART1_RXD, 3, 17, 3, 2, false)
513MUX_CFG(DM365, UART1_TXD, 3, 15, 3, 2, false)
514MUX_CFG(DM365, UART1_RTS, 3, 23, 3, 1, false)
515MUX_CFG(DM365, UART1_CTS, 3, 21, 3, 1, false)
516
517MUX_CFG(DM365, EMAC_TX_EN, 3, 17, 3, 1, false)
518MUX_CFG(DM365, EMAC_TX_CLK, 3, 15, 3, 1, false)
519MUX_CFG(DM365, EMAC_COL, 3, 14, 1, 1, false)
520MUX_CFG(DM365, EMAC_TXD3, 3, 13, 1, 1, false)
521MUX_CFG(DM365, EMAC_TXD2, 3, 12, 1, 1, false)
522MUX_CFG(DM365, EMAC_TXD1, 3, 11, 1, 1, false)
523MUX_CFG(DM365, EMAC_TXD0, 3, 10, 1, 1, false)
524MUX_CFG(DM365, EMAC_RXD3, 3, 9, 1, 1, false)
525MUX_CFG(DM365, EMAC_RXD2, 3, 8, 1, 1, false)
526MUX_CFG(DM365, EMAC_RXD1, 3, 7, 1, 1, false)
527MUX_CFG(DM365, EMAC_RXD0, 3, 6, 1, 1, false)
528MUX_CFG(DM365, EMAC_RX_CLK, 3, 5, 1, 1, false)
529MUX_CFG(DM365, EMAC_RX_DV, 3, 4, 1, 1, false)
530MUX_CFG(DM365, EMAC_RX_ER, 3, 3, 1, 1, false)
531MUX_CFG(DM365, EMAC_CRS, 3, 2, 1, 1, false)
532MUX_CFG(DM365, EMAC_MDIO, 3, 1, 1, 1, false)
533MUX_CFG(DM365, EMAC_MDCLK, 3, 0, 1, 1, false)
Sandeep Paulraj9f513152009-06-20 12:11:09 -0400534
535MUX_CFG(DM365, KEYPAD, 2, 0, 0x3f, 0x3f, false)
536
Sandeep Paulrajaf5dbae2009-06-24 12:22:28 -0400537MUX_CFG(DM365, PWM0, 1, 0, 3, 2, false)
538MUX_CFG(DM365, PWM0_G23, 3, 26, 3, 3, false)
539MUX_CFG(DM365, PWM1, 1, 2, 3, 2, false)
540MUX_CFG(DM365, PWM1_G25, 3, 29, 3, 2, false)
541MUX_CFG(DM365, PWM2_G87, 1, 10, 3, 2, false)
542MUX_CFG(DM365, PWM2_G88, 1, 8, 3, 2, false)
543MUX_CFG(DM365, PWM2_G89, 1, 6, 3, 2, false)
544MUX_CFG(DM365, PWM2_G90, 1, 4, 3, 2, false)
545MUX_CFG(DM365, PWM3_G80, 1, 20, 3, 3, false)
546MUX_CFG(DM365, PWM3_G81, 1, 18, 3, 3, false)
547MUX_CFG(DM365, PWM3_G85, 1, 14, 3, 2, false)
548MUX_CFG(DM365, PWM3_G86, 1, 12, 3, 2, false)
549
550MUX_CFG(DM365, SPI1_SCLK, 4, 2, 3, 1, false)
551MUX_CFG(DM365, SPI1_SDI, 3, 31, 1, 1, false)
552MUX_CFG(DM365, SPI1_SDO, 4, 0, 3, 1, false)
553MUX_CFG(DM365, SPI1_SDENA0, 4, 4, 3, 1, false)
554MUX_CFG(DM365, SPI1_SDENA1, 4, 0, 3, 2, false)
555
556MUX_CFG(DM365, SPI2_SCLK, 4, 10, 3, 1, false)
557MUX_CFG(DM365, SPI2_SDI, 4, 6, 3, 1, false)
558MUX_CFG(DM365, SPI2_SDO, 4, 8, 3, 1, false)
559MUX_CFG(DM365, SPI2_SDENA0, 4, 12, 3, 1, false)
560MUX_CFG(DM365, SPI2_SDENA1, 4, 8, 3, 2, false)
561
562MUX_CFG(DM365, SPI3_SCLK, 0, 0, 3, 2, false)
563MUX_CFG(DM365, SPI3_SDI, 0, 2, 3, 2, false)
564MUX_CFG(DM365, SPI3_SDO, 0, 6, 3, 2, false)
565MUX_CFG(DM365, SPI3_SDENA0, 0, 4, 3, 2, false)
566MUX_CFG(DM365, SPI3_SDENA1, 0, 6, 3, 3, false)
567
568MUX_CFG(DM365, SPI4_SCLK, 4, 18, 3, 1, false)
569MUX_CFG(DM365, SPI4_SDI, 4, 14, 3, 1, false)
570MUX_CFG(DM365, SPI4_SDO, 4, 16, 3, 1, false)
571MUX_CFG(DM365, SPI4_SDENA0, 4, 20, 3, 1, false)
572MUX_CFG(DM365, SPI4_SDENA1, 4, 16, 3, 2, false)
573
574MUX_CFG(DM365, GPIO20, 3, 21, 3, 0, false)
575MUX_CFG(DM365, GPIO33, 4, 12, 3, 0, false)
576MUX_CFG(DM365, GPIO40, 4, 26, 3, 0, false)
577
578MUX_CFG(DM365, VOUT_FIELD, 1, 18, 3, 1, false)
579MUX_CFG(DM365, VOUT_FIELD_G81, 1, 18, 3, 0, false)
580MUX_CFG(DM365, VOUT_HVSYNC, 1, 16, 1, 0, false)
581MUX_CFG(DM365, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
582MUX_CFG(DM365, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
583MUX_CFG(DM365, VIN_CAM_WEN, 0, 14, 3, 0, false)
584MUX_CFG(DM365, VIN_CAM_VD, 0, 13, 1, 0, false)
585MUX_CFG(DM365, VIN_CAM_HD, 0, 12, 1, 0, false)
Sandeep Paulraj866d2862009-08-03 13:58:24 -0400586MUX_CFG(DM365, VIN_YIN4_7_EN, 0, 0, 0xff, 0, false)
587MUX_CFG(DM365, VIN_YIN0_3_EN, 0, 8, 0xf, 0, false)
Sandeep Paulrajaf5dbae2009-06-24 12:22:28 -0400588
Sandeep Paulraj9f513152009-06-20 12:11:09 -0400589INT_CFG(DM365, INT_EDMA_CC, 2, 1, 1, false)
590INT_CFG(DM365, INT_EDMA_TC0_ERR, 3, 1, 1, false)
591INT_CFG(DM365, INT_EDMA_TC1_ERR, 4, 1, 1, false)
592INT_CFG(DM365, INT_EDMA_TC2_ERR, 22, 1, 1, false)
593INT_CFG(DM365, INT_EDMA_TC3_ERR, 23, 1, 1, false)
594INT_CFG(DM365, INT_PRTCSS, 10, 1, 1, false)
595INT_CFG(DM365, INT_EMAC_RXTHRESH, 14, 1, 1, false)
596INT_CFG(DM365, INT_EMAC_RXPULSE, 15, 1, 1, false)
597INT_CFG(DM365, INT_EMAC_TXPULSE, 16, 1, 1, false)
598INT_CFG(DM365, INT_EMAC_MISCPULSE, 17, 1, 1, false)
Sandeep Paulraj0c30e0d2009-08-18 11:08:27 -0400599INT_CFG(DM365, INT_IMX0_ENABLE, 0, 1, 0, false)
600INT_CFG(DM365, INT_IMX0_DISABLE, 0, 1, 1, false)
601INT_CFG(DM365, INT_HDVICP_ENABLE, 0, 1, 1, false)
602INT_CFG(DM365, INT_HDVICP_DISABLE, 0, 1, 0, false)
603INT_CFG(DM365, INT_IMX1_ENABLE, 24, 1, 1, false)
604INT_CFG(DM365, INT_IMX1_DISABLE, 24, 1, 0, false)
605INT_CFG(DM365, INT_NSF_ENABLE, 25, 1, 1, false)
606INT_CFG(DM365, INT_NSF_DISABLE, 25, 1, 0, false)
Miguel Aguilare9ab3212009-09-02 15:33:29 -0600607
608EVT_CFG(DM365, EVT2_ASP_TX, 0, 1, 0, false)
609EVT_CFG(DM365, EVT3_ASP_RX, 1, 1, 0, false)
Sandeep Paulrajfb8fcb82009-06-11 09:41:05 -0400610#endif
611};
612
Sandeep Paulraj8ed0a9d2009-06-20 12:23:39 -0400613static struct emac_platform_data dm365_emac_pdata = {
614 .ctrl_reg_offset = DM365_EMAC_CNTRL_OFFSET,
615 .ctrl_mod_reg_offset = DM365_EMAC_CNTRL_MOD_OFFSET,
616 .ctrl_ram_offset = DM365_EMAC_CNTRL_RAM_OFFSET,
617 .mdio_reg_offset = DM365_EMAC_MDIO_OFFSET,
618 .ctrl_ram_size = DM365_EMAC_CNTRL_RAM_SIZE,
619 .version = EMAC_VERSION_2,
620};
621
622static struct resource dm365_emac_resources[] = {
623 {
624 .start = DM365_EMAC_BASE,
625 .end = DM365_EMAC_BASE + 0x47ff,
626 .flags = IORESOURCE_MEM,
627 },
628 {
629 .start = IRQ_DM365_EMAC_RXTHRESH,
630 .end = IRQ_DM365_EMAC_RXTHRESH,
631 .flags = IORESOURCE_IRQ,
632 },
633 {
634 .start = IRQ_DM365_EMAC_RXPULSE,
635 .end = IRQ_DM365_EMAC_RXPULSE,
636 .flags = IORESOURCE_IRQ,
637 },
638 {
639 .start = IRQ_DM365_EMAC_TXPULSE,
640 .end = IRQ_DM365_EMAC_TXPULSE,
641 .flags = IORESOURCE_IRQ,
642 },
643 {
644 .start = IRQ_DM365_EMAC_MISCPULSE,
645 .end = IRQ_DM365_EMAC_MISCPULSE,
646 .flags = IORESOURCE_IRQ,
647 },
648};
649
650static struct platform_device dm365_emac_device = {
651 .name = "davinci_emac",
652 .id = 1,
653 .dev = {
654 .platform_data = &dm365_emac_pdata,
655 },
656 .num_resources = ARRAY_SIZE(dm365_emac_resources),
657 .resource = dm365_emac_resources,
658};
Sandeep Paulrajfb8fcb82009-06-11 09:41:05 -0400659
660static u8 dm365_default_priorities[DAVINCI_N_AINTC_IRQ] = {
661 [IRQ_VDINT0] = 2,
662 [IRQ_VDINT1] = 6,
663 [IRQ_VDINT2] = 6,
664 [IRQ_HISTINT] = 6,
665 [IRQ_H3AINT] = 6,
666 [IRQ_PRVUINT] = 6,
667 [IRQ_RSZINT] = 6,
668 [IRQ_DM365_INSFINT] = 7,
669 [IRQ_VENCINT] = 6,
670 [IRQ_ASQINT] = 6,
671 [IRQ_IMXINT] = 6,
672 [IRQ_DM365_IMCOPINT] = 4,
673 [IRQ_USBINT] = 4,
674 [IRQ_DM365_RTOINT] = 7,
675 [IRQ_DM365_TINT5] = 7,
676 [IRQ_DM365_TINT6] = 5,
677 [IRQ_CCINT0] = 5,
678 [IRQ_CCERRINT] = 5,
679 [IRQ_TCERRINT0] = 5,
680 [IRQ_TCERRINT] = 7,
681 [IRQ_PSCIN] = 4,
682 [IRQ_DM365_SPINT2_1] = 7,
683 [IRQ_DM365_TINT7] = 7,
684 [IRQ_DM365_SDIOINT0] = 7,
685 [IRQ_MBXINT] = 7,
686 [IRQ_MBRINT] = 7,
687 [IRQ_MMCINT] = 7,
688 [IRQ_DM365_MMCINT1] = 7,
689 [IRQ_DM365_PWMINT3] = 7,
690 [IRQ_DDRINT] = 4,
691 [IRQ_AEMIFINT] = 2,
692 [IRQ_DM365_SDIOINT1] = 2,
693 [IRQ_TINT0_TINT12] = 7,
694 [IRQ_TINT0_TINT34] = 7,
695 [IRQ_TINT1_TINT12] = 7,
696 [IRQ_TINT1_TINT34] = 7,
697 [IRQ_PWMINT0] = 7,
698 [IRQ_PWMINT1] = 3,
699 [IRQ_PWMINT2] = 3,
700 [IRQ_I2C] = 3,
701 [IRQ_UARTINT0] = 3,
702 [IRQ_UARTINT1] = 3,
703 [IRQ_DM365_SPIINT0_0] = 3,
704 [IRQ_DM365_SPIINT3_0] = 3,
705 [IRQ_DM365_GPIO0] = 3,
706 [IRQ_DM365_GPIO1] = 7,
707 [IRQ_DM365_GPIO2] = 4,
708 [IRQ_DM365_GPIO3] = 4,
709 [IRQ_DM365_GPIO4] = 7,
710 [IRQ_DM365_GPIO5] = 7,
711 [IRQ_DM365_GPIO6] = 7,
712 [IRQ_DM365_GPIO7] = 7,
713 [IRQ_DM365_EMAC_RXTHRESH] = 7,
714 [IRQ_DM365_EMAC_RXPULSE] = 7,
715 [IRQ_DM365_EMAC_TXPULSE] = 7,
716 [IRQ_DM365_EMAC_MISCPULSE] = 7,
717 [IRQ_DM365_GPIO12] = 7,
718 [IRQ_DM365_GPIO13] = 7,
719 [IRQ_DM365_GPIO14] = 7,
720 [IRQ_DM365_GPIO15] = 7,
721 [IRQ_DM365_KEYINT] = 7,
722 [IRQ_DM365_TCERRINT2] = 7,
723 [IRQ_DM365_TCERRINT3] = 7,
724 [IRQ_DM365_EMUINT] = 7,
725};
726
Sandeep Paulraj15061b52009-06-20 13:15:39 -0400727/* Four Transfer Controllers on DM365 */
728static const s8
729dm365_queue_tc_mapping[][2] = {
730 /* {event queue no, TC no} */
731 {0, 0},
732 {1, 1},
733 {2, 2},
734 {3, 3},
735 {-1, -1},
736};
737
738static const s8
739dm365_queue_priority_mapping[][2] = {
740 /* {event queue no, Priority} */
741 {0, 7},
742 {1, 7},
743 {2, 7},
744 {3, 0},
745 {-1, -1},
746};
747
748static struct edma_soc_info dm365_edma_info[] = {
749 {
750 .n_channel = 64,
751 .n_region = 4,
752 .n_slot = 256,
753 .n_tc = 4,
754 .n_cc = 1,
755 .queue_tc_mapping = dm365_queue_tc_mapping,
756 .queue_priority_mapping = dm365_queue_priority_mapping,
Sandeep Paulraja0f02022009-07-27 09:57:07 -0400757 .default_queue = EVENTQ_2,
Sandeep Paulraj15061b52009-06-20 13:15:39 -0400758 },
759};
760
761static struct resource edma_resources[] = {
762 {
763 .name = "edma_cc0",
764 .start = 0x01c00000,
765 .end = 0x01c00000 + SZ_64K - 1,
766 .flags = IORESOURCE_MEM,
767 },
768 {
769 .name = "edma_tc0",
770 .start = 0x01c10000,
771 .end = 0x01c10000 + SZ_1K - 1,
772 .flags = IORESOURCE_MEM,
773 },
774 {
775 .name = "edma_tc1",
776 .start = 0x01c10400,
777 .end = 0x01c10400 + SZ_1K - 1,
778 .flags = IORESOURCE_MEM,
779 },
780 {
781 .name = "edma_tc2",
782 .start = 0x01c10800,
783 .end = 0x01c10800 + SZ_1K - 1,
784 .flags = IORESOURCE_MEM,
785 },
786 {
787 .name = "edma_tc3",
788 .start = 0x01c10c00,
789 .end = 0x01c10c00 + SZ_1K - 1,
790 .flags = IORESOURCE_MEM,
791 },
792 {
793 .name = "edma0",
794 .start = IRQ_CCINT0,
795 .flags = IORESOURCE_IRQ,
796 },
797 {
798 .name = "edma0_err",
799 .start = IRQ_CCERRINT,
800 .flags = IORESOURCE_IRQ,
801 },
802 /* not using TC*_ERR */
803};
804
805static struct platform_device dm365_edma_device = {
806 .name = "edma",
807 .id = 0,
808 .dev.platform_data = dm365_edma_info,
809 .num_resources = ARRAY_SIZE(edma_resources),
810 .resource = edma_resources,
811};
812
Miguel Aguilare9ab3212009-09-02 15:33:29 -0600813static struct resource dm365_asp_resources[] = {
814 {
815 .start = DAVINCI_DM365_ASP0_BASE,
816 .end = DAVINCI_DM365_ASP0_BASE + SZ_8K - 1,
817 .flags = IORESOURCE_MEM,
818 },
819 {
820 .start = DAVINCI_DMA_ASP0_TX,
821 .end = DAVINCI_DMA_ASP0_TX,
822 .flags = IORESOURCE_DMA,
823 },
824 {
825 .start = DAVINCI_DMA_ASP0_RX,
826 .end = DAVINCI_DMA_ASP0_RX,
827 .flags = IORESOURCE_DMA,
828 },
829};
830
831static struct platform_device dm365_asp_device = {
832 .name = "davinci-asp",
833 .id = 0,
834 .num_resources = ARRAY_SIZE(dm365_asp_resources),
835 .resource = dm365_asp_resources,
836};
837
Sandeep Paulrajfb8fcb82009-06-11 09:41:05 -0400838static struct map_desc dm365_io_desc[] = {
839 {
840 .virtual = IO_VIRT,
841 .pfn = __phys_to_pfn(IO_PHYS),
842 .length = IO_SIZE,
843 .type = MT_DEVICE
844 },
845 {
846 .virtual = SRAM_VIRT,
847 .pfn = __phys_to_pfn(0x00010000),
848 .length = SZ_32K,
849 /* MT_MEMORY_NONCACHED requires supersection alignment */
850 .type = MT_DEVICE,
851 },
852};
853
854/* Contents of JTAG ID register used to identify exact cpu type */
855static struct davinci_id dm365_ids[] = {
856 {
857 .variant = 0x0,
858 .part_no = 0xb83e,
859 .manufacturer = 0x017,
860 .cpu_id = DAVINCI_CPU_ID_DM365,
Sandeep Paulrajcc36e972009-08-07 13:19:45 -0400861 .name = "dm365_rev1.1",
862 },
863 {
864 .variant = 0x8,
865 .part_no = 0xb83e,
866 .manufacturer = 0x017,
867 .cpu_id = DAVINCI_CPU_ID_DM365,
868 .name = "dm365_rev1.2",
Sandeep Paulrajfb8fcb82009-06-11 09:41:05 -0400869 },
870};
871
872static void __iomem *dm365_psc_bases[] = {
873 IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
874};
875
876struct davinci_timer_info dm365_timer_info = {
877 .timers = davinci_timer_instance,
878 .clockevent_id = T0_BOT,
879 .clocksource_id = T0_TOP,
880};
881
882static struct plat_serial8250_port dm365_serial_platform_data[] = {
883 {
884 .mapbase = DAVINCI_UART0_BASE,
885 .irq = IRQ_UARTINT0,
886 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
887 UPF_IOREMAP,
888 .iotype = UPIO_MEM,
889 .regshift = 2,
890 },
891 {
892 .mapbase = DAVINCI_UART1_BASE,
893 .irq = IRQ_UARTINT1,
894 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
895 UPF_IOREMAP,
896 .iotype = UPIO_MEM,
897 .regshift = 2,
898 },
899 {
900 .flags = 0
901 },
902};
903
904static struct platform_device dm365_serial_device = {
905 .name = "serial8250",
906 .id = PLAT8250_DEV_PLATFORM,
907 .dev = {
908 .platform_data = dm365_serial_platform_data,
909 },
910};
911
912static struct davinci_soc_info davinci_soc_info_dm365 = {
913 .io_desc = dm365_io_desc,
914 .io_desc_num = ARRAY_SIZE(dm365_io_desc),
915 .jtag_id_base = IO_ADDRESS(0x01c40028),
916 .ids = dm365_ids,
917 .ids_num = ARRAY_SIZE(dm365_ids),
918 .cpu_clks = dm365_clks,
919 .psc_bases = dm365_psc_bases,
920 .psc_bases_num = ARRAY_SIZE(dm365_psc_bases),
921 .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
922 .pinmux_pins = dm365_pins,
923 .pinmux_pins_num = ARRAY_SIZE(dm365_pins),
924 .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
925 .intc_type = DAVINCI_INTC_TYPE_AINTC,
926 .intc_irq_prios = dm365_default_priorities,
927 .intc_irq_num = DAVINCI_N_AINTC_IRQ,
928 .timer_info = &dm365_timer_info,
929 .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
930 .gpio_num = 104,
David Brownell7a360712009-06-25 17:01:31 -0700931 .gpio_irq = IRQ_DM365_GPIO0,
932 .gpio_unbanked = 8, /* really 16 ... skip muxed GPIOs */
Sandeep Paulrajfb8fcb82009-06-11 09:41:05 -0400933 .serial_dev = &dm365_serial_device,
Sandeep Paulraj8ed0a9d2009-06-20 12:23:39 -0400934 .emac_pdata = &dm365_emac_pdata,
Sandeep Paulrajfb8fcb82009-06-11 09:41:05 -0400935 .sram_dma = 0x00010000,
936 .sram_len = SZ_32K,
937};
938
Miguel Aguilare9ab3212009-09-02 15:33:29 -0600939void __init dm365_init_asp(struct snd_platform_data *pdata)
940{
941 davinci_cfg_reg(DM365_MCBSP0_BDX);
942 davinci_cfg_reg(DM365_MCBSP0_X);
943 davinci_cfg_reg(DM365_MCBSP0_BFSX);
944 davinci_cfg_reg(DM365_MCBSP0_BDR);
945 davinci_cfg_reg(DM365_MCBSP0_R);
946 davinci_cfg_reg(DM365_MCBSP0_BFSR);
947 davinci_cfg_reg(DM365_EVT2_ASP_TX);
948 davinci_cfg_reg(DM365_EVT3_ASP_RX);
949 dm365_asp_device.dev.platform_data = pdata;
950 platform_device_register(&dm365_asp_device);
951}
952
Sandeep Paulrajfb8fcb82009-06-11 09:41:05 -0400953void __init dm365_init(void)
954{
955 davinci_common_init(&davinci_soc_info_dm365);
956}
Sandeep Paulraj8ed0a9d2009-06-20 12:23:39 -0400957
958static int __init dm365_init_devices(void)
959{
960 if (!cpu_is_davinci_dm365())
961 return 0;
962
Sandeep Paulraj15061b52009-06-20 13:15:39 -0400963 davinci_cfg_reg(DM365_INT_EDMA_CC);
964 platform_device_register(&dm365_edma_device);
Sandeep Paulraj8ed0a9d2009-06-20 12:23:39 -0400965 platform_device_register(&dm365_emac_device);
966
967 return 0;
968}
969postcore_initcall(dm365_init_devices);