blob: cae2c048488db3e7a4c3545c81faa50f450797d7 [file] [log] [blame]
Thomas Abrahame062b572013-03-09 17:02:52 +09001/*
2 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
3 * Copyright (c) 2013 Linaro Ltd.
4 * Author: Thomas Abraham <thomas.ab@samsung.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Common Clock Framework support for all Exynos4 SoCs.
11*/
12
Andrzej Hajda2d738232014-01-07 15:47:31 +010013#include <dt-bindings/clock/exynos4.h>
Thomas Abrahame062b572013-03-09 17:02:52 +090014#include <linux/clk.h>
15#include <linux/clkdev.h>
16#include <linux/clk-provider.h>
17#include <linux/of.h>
18#include <linux/of_address.h>
Tomasz Figab7b647b2014-02-14 08:16:00 +090019#include <linux/syscore_ops.h>
Thomas Abrahame062b572013-03-09 17:02:52 +090020
Thomas Abrahame062b572013-03-09 17:02:52 +090021#include "clk.h"
Thomas Abraham6ae5a0b2015-04-03 18:43:46 +020022#include "clk-cpu.h"
Thomas Abrahame062b572013-03-09 17:02:52 +090023
24/* Exynos4 clock controller register offsets */
25#define SRC_LEFTBUS 0x4200
Tomasz Figafb948f72013-04-04 13:35:32 +090026#define DIV_LEFTBUS 0x4500
27#define GATE_IP_LEFTBUS 0x4800
Thomas Abrahame062b572013-03-09 17:02:52 +090028#define E4X12_GATE_IP_IMAGE 0x4930
Tomasz Figa01f7ec22014-06-24 18:08:25 +020029#define CLKOUT_CMU_LEFTBUS 0x4a00
Tomasz Figafb948f72013-04-04 13:35:32 +090030#define SRC_RIGHTBUS 0x8200
31#define DIV_RIGHTBUS 0x8500
Thomas Abrahame062b572013-03-09 17:02:52 +090032#define GATE_IP_RIGHTBUS 0x8800
33#define E4X12_GATE_IP_PERIR 0x8960
Tomasz Figa01f7ec22014-06-24 18:08:25 +020034#define CLKOUT_CMU_RIGHTBUS 0x8a00
Tomasz Figa6d7190f2013-04-04 13:33:30 +090035#define EPLL_LOCK 0xc010
36#define VPLL_LOCK 0xc020
37#define EPLL_CON0 0xc110
38#define EPLL_CON1 0xc114
39#define EPLL_CON2 0xc118
40#define VPLL_CON0 0xc120
41#define VPLL_CON1 0xc124
42#define VPLL_CON2 0xc128
Thomas Abrahame062b572013-03-09 17:02:52 +090043#define SRC_TOP0 0xc210
44#define SRC_TOP1 0xc214
45#define SRC_CAM 0xc220
46#define SRC_TV 0xc224
Seung-Woo Kim5fdd1b52013-11-22 14:21:08 +090047#define SRC_MFC 0xc228
Thomas Abrahame062b572013-03-09 17:02:52 +090048#define SRC_G3D 0xc22c
49#define E4210_SRC_IMAGE 0xc230
50#define SRC_LCD0 0xc234
Tomasz Figa7406ee72013-04-04 13:35:18 +090051#define E4210_SRC_LCD1 0xc238
Andrzej Hajda15547012013-04-04 13:33:22 +090052#define E4X12_SRC_ISP 0xc238
Thomas Abrahame062b572013-03-09 17:02:52 +090053#define SRC_MAUDIO 0xc23c
54#define SRC_FSYS 0xc240
55#define SRC_PERIL0 0xc250
56#define SRC_PERIL1 0xc254
57#define E4X12_SRC_CAM1 0xc258
Tomasz Figafb948f72013-04-04 13:35:32 +090058#define SRC_MASK_TOP 0xc310
Thomas Abrahame062b572013-03-09 17:02:52 +090059#define SRC_MASK_CAM 0xc320
60#define SRC_MASK_TV 0xc324
61#define SRC_MASK_LCD0 0xc334
Tomasz Figa7406ee72013-04-04 13:35:18 +090062#define E4210_SRC_MASK_LCD1 0xc338
Andrzej Hajda15547012013-04-04 13:33:22 +090063#define E4X12_SRC_MASK_ISP 0xc338
Thomas Abrahame062b572013-03-09 17:02:52 +090064#define SRC_MASK_MAUDIO 0xc33c
65#define SRC_MASK_FSYS 0xc340
66#define SRC_MASK_PERIL0 0xc350
67#define SRC_MASK_PERIL1 0xc354
68#define DIV_TOP 0xc510
69#define DIV_CAM 0xc520
70#define DIV_TV 0xc524
71#define DIV_MFC 0xc528
72#define DIV_G3D 0xc52c
73#define DIV_IMAGE 0xc530
74#define DIV_LCD0 0xc534
75#define E4210_DIV_LCD1 0xc538
76#define E4X12_DIV_ISP 0xc538
77#define DIV_MAUDIO 0xc53c
78#define DIV_FSYS0 0xc540
79#define DIV_FSYS1 0xc544
80#define DIV_FSYS2 0xc548
81#define DIV_FSYS3 0xc54c
82#define DIV_PERIL0 0xc550
83#define DIV_PERIL1 0xc554
84#define DIV_PERIL2 0xc558
85#define DIV_PERIL3 0xc55c
86#define DIV_PERIL4 0xc560
87#define DIV_PERIL5 0xc564
88#define E4X12_DIV_CAM1 0xc568
89#define GATE_SCLK_CAM 0xc820
90#define GATE_IP_CAM 0xc920
91#define GATE_IP_TV 0xc924
92#define GATE_IP_MFC 0xc928
93#define GATE_IP_G3D 0xc92c
94#define E4210_GATE_IP_IMAGE 0xc930
95#define GATE_IP_LCD0 0xc934
Tomasz Figa7406ee72013-04-04 13:35:18 +090096#define E4210_GATE_IP_LCD1 0xc938
Andrzej Hajda15547012013-04-04 13:33:22 +090097#define E4X12_GATE_IP_ISP 0xc938
Thomas Abrahame062b572013-03-09 17:02:52 +090098#define E4X12_GATE_IP_MAUDIO 0xc93c
99#define GATE_IP_FSYS 0xc940
100#define GATE_IP_GPS 0xc94c
101#define GATE_IP_PERIL 0xc950
Tomasz Figa1f1f3262013-04-04 13:35:22 +0900102#define E4210_GATE_IP_PERIR 0xc960
Tomasz Figafb948f72013-04-04 13:35:32 +0900103#define GATE_BLOCK 0xc970
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200104#define CLKOUT_CMU_TOP 0xca00
Yadwinder Singh Brar160641e2013-06-11 15:01:09 +0530105#define E4X12_MPLL_LOCK 0x10008
Thomas Abrahame062b572013-03-09 17:02:52 +0900106#define E4X12_MPLL_CON0 0x10108
Tomasz Figab9506222013-04-04 13:35:27 +0900107#define SRC_DMC 0x10200
Tomasz Figafb948f72013-04-04 13:35:32 +0900108#define SRC_MASK_DMC 0x10300
109#define DIV_DMC0 0x10500
110#define DIV_DMC1 0x10504
111#define GATE_IP_DMC 0x10900
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200112#define CLKOUT_CMU_DMC 0x10a00
Yadwinder Singh Brar160641e2013-06-11 15:01:09 +0530113#define APLL_LOCK 0x14000
Tomasz Figa52b06012013-08-26 19:09:04 +0200114#define E4210_MPLL_LOCK 0x14008
Thomas Abrahame062b572013-03-09 17:02:52 +0900115#define APLL_CON0 0x14100
116#define E4210_MPLL_CON0 0x14108
117#define SRC_CPU 0x14200
118#define DIV_CPU0 0x14500
Tomasz Figafb948f72013-04-04 13:35:32 +0900119#define DIV_CPU1 0x14504
120#define GATE_SCLK_CPU 0x14800
121#define GATE_IP_CPU 0x14900
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200122#define CLKOUT_CMU_CPU 0x14a00
Krzysztof Kozlowski42773b22014-07-18 16:36:32 +0200123#define PWR_CTRL1 0x15020
124#define E4X12_PWR_CTRL2 0x15024
Andrzej Hajda15547012013-04-04 13:33:22 +0900125#define E4X12_DIV_ISP0 0x18300
126#define E4X12_DIV_ISP1 0x18304
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900127#define E4X12_GATE_ISP0 0x18800
Andrzej Hajda15547012013-04-04 13:33:22 +0900128#define E4X12_GATE_ISP1 0x18804
Thomas Abrahame062b572013-03-09 17:02:52 +0900129
Krzysztof Kozlowski42773b22014-07-18 16:36:32 +0200130/* Below definitions are used for PWR_CTRL settings */
131#define PWR_CTRL1_CORE2_DOWN_RATIO(x) (((x) & 0x7) << 28)
132#define PWR_CTRL1_CORE1_DOWN_RATIO(x) (((x) & 0x7) << 16)
133#define PWR_CTRL1_DIV2_DOWN_EN (1 << 9)
134#define PWR_CTRL1_DIV1_DOWN_EN (1 << 8)
135#define PWR_CTRL1_USE_CORE3_WFE (1 << 7)
136#define PWR_CTRL1_USE_CORE2_WFE (1 << 6)
137#define PWR_CTRL1_USE_CORE1_WFE (1 << 5)
138#define PWR_CTRL1_USE_CORE0_WFE (1 << 4)
139#define PWR_CTRL1_USE_CORE3_WFI (1 << 3)
140#define PWR_CTRL1_USE_CORE2_WFI (1 << 2)
141#define PWR_CTRL1_USE_CORE1_WFI (1 << 1)
142#define PWR_CTRL1_USE_CORE0_WFI (1 << 0)
143
Thomas Abrahame062b572013-03-09 17:02:52 +0900144/* the exynos4 soc type */
145enum exynos4_soc {
146 EXYNOS4210,
147 EXYNOS4X12,
148};
149
Yadwinder Singh Brar160641e2013-06-11 15:01:09 +0530150/* list of PLLs to be registered */
151enum exynos4_plls {
152 apll, mpll, epll, vpll,
153 nr_plls /* number of PLLs */
154};
155
Tomasz Figab7b647b2014-02-14 08:16:00 +0900156static void __iomem *reg_base;
157static enum exynos4_soc exynos4_soc;
158
159/*
160 * Support for CMU save/restore across system suspends
161 */
162#ifdef CONFIG_PM_SLEEP
163static struct samsung_clk_reg_dump *exynos4_save_common;
164static struct samsung_clk_reg_dump *exynos4_save_soc;
Tomasz Figa4fcf47e2014-02-14 08:16:01 +0900165static struct samsung_clk_reg_dump *exynos4_save_pll;
Tomasz Figab7b647b2014-02-14 08:16:00 +0900166
Thomas Abrahame062b572013-03-09 17:02:52 +0900167/*
Thomas Abrahame062b572013-03-09 17:02:52 +0900168 * list of controller registers to be saved and restored during a
169 * suspend/resume cycle.
170 */
Sachin Kamat3c701c52013-08-07 10:18:37 +0530171static unsigned long exynos4210_clk_save[] __initdata = {
Tomasz Figa6b5756e2013-04-04 13:35:35 +0900172 E4210_SRC_IMAGE,
173 E4210_SRC_LCD1,
174 E4210_SRC_MASK_LCD1,
175 E4210_DIV_LCD1,
176 E4210_GATE_IP_IMAGE,
177 E4210_GATE_IP_LCD1,
178 E4210_GATE_IP_PERIR,
179 E4210_MPLL_CON0,
Krzysztof Kozlowski42773b22014-07-18 16:36:32 +0200180 PWR_CTRL1,
Tomasz Figa6b5756e2013-04-04 13:35:35 +0900181};
182
Sachin Kamat3c701c52013-08-07 10:18:37 +0530183static unsigned long exynos4x12_clk_save[] __initdata = {
Tomasz Figa6b5756e2013-04-04 13:35:35 +0900184 E4X12_GATE_IP_IMAGE,
185 E4X12_GATE_IP_PERIR,
186 E4X12_SRC_CAM1,
187 E4X12_DIV_ISP,
188 E4X12_DIV_CAM1,
189 E4X12_MPLL_CON0,
Krzysztof Kozlowski42773b22014-07-18 16:36:32 +0200190 PWR_CTRL1,
191 E4X12_PWR_CTRL2,
Tomasz Figa6b5756e2013-04-04 13:35:35 +0900192};
193
Tomasz Figa4fcf47e2014-02-14 08:16:01 +0900194static unsigned long exynos4_clk_pll_regs[] __initdata = {
195 EPLL_LOCK,
196 VPLL_LOCK,
197 EPLL_CON0,
198 EPLL_CON1,
199 EPLL_CON2,
200 VPLL_CON0,
201 VPLL_CON1,
202 VPLL_CON2,
203};
204
Sachin Kamat3c701c52013-08-07 10:18:37 +0530205static unsigned long exynos4_clk_regs[] __initdata = {
Thomas Abrahame062b572013-03-09 17:02:52 +0900206 SRC_LEFTBUS,
Tomasz Figafb948f72013-04-04 13:35:32 +0900207 DIV_LEFTBUS,
208 GATE_IP_LEFTBUS,
209 SRC_RIGHTBUS,
210 DIV_RIGHTBUS,
Thomas Abrahame062b572013-03-09 17:02:52 +0900211 GATE_IP_RIGHTBUS,
Thomas Abrahame062b572013-03-09 17:02:52 +0900212 SRC_TOP0,
213 SRC_TOP1,
214 SRC_CAM,
215 SRC_TV,
216 SRC_MFC,
217 SRC_G3D,
Thomas Abrahame062b572013-03-09 17:02:52 +0900218 SRC_LCD0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900219 SRC_MAUDIO,
220 SRC_FSYS,
221 SRC_PERIL0,
222 SRC_PERIL1,
Tomasz Figafb948f72013-04-04 13:35:32 +0900223 SRC_MASK_TOP,
Thomas Abrahame062b572013-03-09 17:02:52 +0900224 SRC_MASK_CAM,
225 SRC_MASK_TV,
226 SRC_MASK_LCD0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900227 SRC_MASK_MAUDIO,
228 SRC_MASK_FSYS,
229 SRC_MASK_PERIL0,
230 SRC_MASK_PERIL1,
231 DIV_TOP,
232 DIV_CAM,
233 DIV_TV,
234 DIV_MFC,
235 DIV_G3D,
236 DIV_IMAGE,
237 DIV_LCD0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900238 DIV_MAUDIO,
239 DIV_FSYS0,
240 DIV_FSYS1,
241 DIV_FSYS2,
242 DIV_FSYS3,
243 DIV_PERIL0,
244 DIV_PERIL1,
245 DIV_PERIL2,
246 DIV_PERIL3,
247 DIV_PERIL4,
248 DIV_PERIL5,
Thomas Abrahame062b572013-03-09 17:02:52 +0900249 GATE_SCLK_CAM,
250 GATE_IP_CAM,
251 GATE_IP_TV,
252 GATE_IP_MFC,
253 GATE_IP_G3D,
Thomas Abrahame062b572013-03-09 17:02:52 +0900254 GATE_IP_LCD0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900255 GATE_IP_FSYS,
256 GATE_IP_GPS,
257 GATE_IP_PERIL,
Tomasz Figafb948f72013-04-04 13:35:32 +0900258 GATE_BLOCK,
259 SRC_MASK_DMC,
260 SRC_DMC,
261 DIV_DMC0,
262 DIV_DMC1,
263 GATE_IP_DMC,
Thomas Abrahame062b572013-03-09 17:02:52 +0900264 APLL_CON0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900265 SRC_CPU,
266 DIV_CPU0,
Tomasz Figafb948f72013-04-04 13:35:32 +0900267 DIV_CPU1,
268 GATE_SCLK_CPU,
269 GATE_IP_CPU,
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200270 CLKOUT_CMU_LEFTBUS,
271 CLKOUT_CMU_RIGHTBUS,
272 CLKOUT_CMU_TOP,
273 CLKOUT_CMU_DMC,
274 CLKOUT_CMU_CPU,
Thomas Abrahame062b572013-03-09 17:02:52 +0900275};
276
Tomasz Figa4fcf47e2014-02-14 08:16:01 +0900277static const struct samsung_clk_reg_dump src_mask_suspend[] = {
278 { .offset = SRC_MASK_TOP, .value = 0x00000001, },
279 { .offset = SRC_MASK_CAM, .value = 0x11111111, },
280 { .offset = SRC_MASK_TV, .value = 0x00000111, },
281 { .offset = SRC_MASK_LCD0, .value = 0x00001111, },
282 { .offset = SRC_MASK_MAUDIO, .value = 0x00000001, },
283 { .offset = SRC_MASK_FSYS, .value = 0x01011111, },
284 { .offset = SRC_MASK_PERIL0, .value = 0x01111111, },
285 { .offset = SRC_MASK_PERIL1, .value = 0x01110111, },
286 { .offset = SRC_MASK_DMC, .value = 0x00010000, },
287};
288
289static const struct samsung_clk_reg_dump src_mask_suspend_e4210[] = {
290 { .offset = E4210_SRC_MASK_LCD1, .value = 0x00001111, },
291};
292
293#define PLL_ENABLED (1 << 31)
294#define PLL_LOCKED (1 << 29)
295
296static void exynos4_clk_wait_for_pll(u32 reg)
297{
298 u32 pll_con;
299
300 pll_con = readl(reg_base + reg);
301 if (!(pll_con & PLL_ENABLED))
302 return;
303
304 while (!(pll_con & PLL_LOCKED)) {
305 cpu_relax();
306 pll_con = readl(reg_base + reg);
307 }
308}
309
Tomasz Figab7b647b2014-02-14 08:16:00 +0900310static int exynos4_clk_suspend(void)
311{
312 samsung_clk_save(reg_base, exynos4_save_common,
313 ARRAY_SIZE(exynos4_clk_regs));
Tomasz Figa4fcf47e2014-02-14 08:16:01 +0900314 samsung_clk_save(reg_base, exynos4_save_pll,
315 ARRAY_SIZE(exynos4_clk_pll_regs));
Tomasz Figab7b647b2014-02-14 08:16:00 +0900316
Tomasz Figa4fcf47e2014-02-14 08:16:01 +0900317 if (exynos4_soc == EXYNOS4210) {
Tomasz Figab7b647b2014-02-14 08:16:00 +0900318 samsung_clk_save(reg_base, exynos4_save_soc,
319 ARRAY_SIZE(exynos4210_clk_save));
Tomasz Figa4fcf47e2014-02-14 08:16:01 +0900320 samsung_clk_restore(reg_base, src_mask_suspend_e4210,
321 ARRAY_SIZE(src_mask_suspend_e4210));
322 } else {
Tomasz Figab7b647b2014-02-14 08:16:00 +0900323 samsung_clk_save(reg_base, exynos4_save_soc,
324 ARRAY_SIZE(exynos4x12_clk_save));
Tomasz Figa4fcf47e2014-02-14 08:16:01 +0900325 }
326
327 samsung_clk_restore(reg_base, src_mask_suspend,
328 ARRAY_SIZE(src_mask_suspend));
Tomasz Figab7b647b2014-02-14 08:16:00 +0900329
330 return 0;
331}
332
333static void exynos4_clk_resume(void)
334{
Tomasz Figa4fcf47e2014-02-14 08:16:01 +0900335 samsung_clk_restore(reg_base, exynos4_save_pll,
336 ARRAY_SIZE(exynos4_clk_pll_regs));
337
338 exynos4_clk_wait_for_pll(EPLL_CON0);
339 exynos4_clk_wait_for_pll(VPLL_CON0);
340
Tomasz Figab7b647b2014-02-14 08:16:00 +0900341 samsung_clk_restore(reg_base, exynos4_save_common,
342 ARRAY_SIZE(exynos4_clk_regs));
343
344 if (exynos4_soc == EXYNOS4210)
345 samsung_clk_restore(reg_base, exynos4_save_soc,
346 ARRAY_SIZE(exynos4210_clk_save));
347 else
348 samsung_clk_restore(reg_base, exynos4_save_soc,
349 ARRAY_SIZE(exynos4x12_clk_save));
350}
351
352static struct syscore_ops exynos4_clk_syscore_ops = {
353 .suspend = exynos4_clk_suspend,
354 .resume = exynos4_clk_resume,
355};
356
Sachin Kamat8f213af2014-05-26 09:46:28 +0530357static void __init exynos4_clk_sleep_init(void)
Tomasz Figab7b647b2014-02-14 08:16:00 +0900358{
359 exynos4_save_common = samsung_clk_alloc_reg_dump(exynos4_clk_regs,
360 ARRAY_SIZE(exynos4_clk_regs));
361 if (!exynos4_save_common)
362 goto err_warn;
363
364 if (exynos4_soc == EXYNOS4210)
365 exynos4_save_soc = samsung_clk_alloc_reg_dump(
366 exynos4210_clk_save,
367 ARRAY_SIZE(exynos4210_clk_save));
368 else
369 exynos4_save_soc = samsung_clk_alloc_reg_dump(
370 exynos4x12_clk_save,
371 ARRAY_SIZE(exynos4x12_clk_save));
372 if (!exynos4_save_soc)
373 goto err_common;
374
Tomasz Figa4fcf47e2014-02-14 08:16:01 +0900375 exynos4_save_pll = samsung_clk_alloc_reg_dump(exynos4_clk_pll_regs,
376 ARRAY_SIZE(exynos4_clk_pll_regs));
377 if (!exynos4_save_pll)
378 goto err_soc;
379
Tomasz Figab7b647b2014-02-14 08:16:00 +0900380 register_syscore_ops(&exynos4_clk_syscore_ops);
381 return;
382
Tomasz Figa4fcf47e2014-02-14 08:16:01 +0900383err_soc:
384 kfree(exynos4_save_soc);
Tomasz Figab7b647b2014-02-14 08:16:00 +0900385err_common:
386 kfree(exynos4_save_common);
387err_warn:
388 pr_warn("%s: failed to allocate sleep save data, no sleep support!\n",
389 __func__);
390}
391#else
Sachin Kamat8f213af2014-05-26 09:46:28 +0530392static void __init exynos4_clk_sleep_init(void) {}
Tomasz Figab7b647b2014-02-14 08:16:00 +0900393#endif
394
Thomas Abrahame062b572013-03-09 17:02:52 +0900395/* list of all parent clock list */
396PNAME(mout_apll_p) = { "fin_pll", "fout_apll", };
397PNAME(mout_mpll_p) = { "fin_pll", "fout_mpll", };
398PNAME(mout_epll_p) = { "fin_pll", "fout_epll", };
399PNAME(mout_vpllsrc_p) = { "fin_pll", "sclk_hdmi24m", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900400PNAME(mout_vpll_p) = { "fin_pll", "fout_vpll", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900401PNAME(sclk_evpll_p) = { "sclk_epll", "sclk_vpll", };
402PNAME(mout_mfc_p) = { "mout_mfc0", "mout_mfc1", };
403PNAME(mout_g3d_p) = { "mout_g3d0", "mout_g3d1", };
404PNAME(mout_g2d_p) = { "mout_g2d0", "mout_g2d1", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900405PNAME(mout_hdmi_p) = { "sclk_pixel", "sclk_hdmiphy", };
406PNAME(mout_jpeg_p) = { "mout_jpeg0", "mout_jpeg1", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900407PNAME(mout_spdif_p) = { "sclk_audio0", "sclk_audio1", "sclk_audio2",
408 "spdif_extclk", };
Andrzej Hajda15547012013-04-04 13:33:22 +0900409PNAME(mout_onenand_p) = {"aclk133", "aclk160", };
410PNAME(mout_onenand1_p) = {"mout_onenand", "sclk_vpll", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900411
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900412/* Exynos 4210-specific parent groups */
413PNAME(sclk_vpll_p4210) = { "mout_vpllsrc", "fout_vpll", };
414PNAME(mout_core_p4210) = { "mout_apll", "sclk_mpll", };
415PNAME(sclk_ampll_p4210) = { "sclk_mpll", "sclk_apll", };
416PNAME(group1_p4210) = { "xxti", "xusbxti", "sclk_hdmi24m",
417 "sclk_usbphy0", "none", "sclk_hdmiphy",
418 "sclk_mpll", "sclk_epll", "sclk_vpll", };
419PNAME(mout_audio0_p4210) = { "cdclk0", "none", "sclk_hdmi24m",
420 "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
421 "sclk_epll", "sclk_vpll" };
422PNAME(mout_audio1_p4210) = { "cdclk1", "none", "sclk_hdmi24m",
423 "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
424 "sclk_epll", "sclk_vpll", };
425PNAME(mout_audio2_p4210) = { "cdclk2", "none", "sclk_hdmi24m",
426 "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
427 "sclk_epll", "sclk_vpll", };
428PNAME(mout_mixer_p4210) = { "sclk_dac", "sclk_hdmi", };
429PNAME(mout_dac_p4210) = { "sclk_vpll", "sclk_hdmiphy", };
Tomasz Figa800c9792014-06-24 18:08:24 +0200430PNAME(mout_pwi_p4210) = { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0",
431 "sclk_usbphy1", "sclk_hdmiphy", "none",
432 "sclk_epll", "sclk_vpll" };
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200433PNAME(clkout_left_p4210) = { "sclk_mpll_div_2", "sclk_apll_div_2",
434 "div_gdl", "div_gpl" };
435PNAME(clkout_right_p4210) = { "sclk_mpll_div_2", "sclk_apll_div_2",
436 "div_gdr", "div_gpr" };
437PNAME(clkout_top_p4210) = { "fout_epll", "fout_vpll", "sclk_hdmi24m",
438 "sclk_usbphy0", "sclk_usbphy1", "sclk_hdmiphy",
439 "cdclk0", "cdclk1", "cdclk2", "spdif_extclk",
440 "aclk160", "aclk133", "aclk200", "aclk100",
441 "sclk_mfc", "sclk_g3d", "sclk_g2d",
442 "cam_a_pclk", "cam_b_pclk", "s_rxbyteclkhs0_2l",
443 "s_rxbyteclkhs0_4l" };
444PNAME(clkout_dmc_p4210) = { "div_dmcd", "div_dmcp", "div_acp_pclk", "div_dmc",
445 "div_dphy", "none", "div_pwi" };
446PNAME(clkout_cpu_p4210) = { "fout_apll_div_2", "none", "fout_mpll_div_2",
447 "none", "arm_clk_div_2", "div_corem0",
448 "div_corem1", "div_corem0", "div_atb",
449 "div_periph", "div_pclk_dbg", "div_hpm" };
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900450
451/* Exynos 4x12-specific parent groups */
452PNAME(mout_mpll_user_p4x12) = { "fin_pll", "sclk_mpll", };
453PNAME(mout_core_p4x12) = { "mout_apll", "mout_mpll_user_c", };
Tomasz Figa800c9792014-06-24 18:08:24 +0200454PNAME(mout_gdl_p4x12) = { "mout_mpll_user_l", "sclk_apll", };
455PNAME(mout_gdr_p4x12) = { "mout_mpll_user_r", "sclk_apll", };
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900456PNAME(sclk_ampll_p4x12) = { "mout_mpll_user_t", "sclk_apll", };
457PNAME(group1_p4x12) = { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0",
458 "none", "sclk_hdmiphy", "mout_mpll_user_t",
459 "sclk_epll", "sclk_vpll", };
460PNAME(mout_audio0_p4x12) = { "cdclk0", "none", "sclk_hdmi24m",
461 "sclk_usbphy0", "xxti", "xusbxti",
462 "mout_mpll_user_t", "sclk_epll", "sclk_vpll" };
463PNAME(mout_audio1_p4x12) = { "cdclk1", "none", "sclk_hdmi24m",
464 "sclk_usbphy0", "xxti", "xusbxti",
465 "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
466PNAME(mout_audio2_p4x12) = { "cdclk2", "none", "sclk_hdmi24m",
467 "sclk_usbphy0", "xxti", "xusbxti",
468 "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
469PNAME(aclk_p4412) = { "mout_mpll_user_t", "sclk_apll", };
Andrzej Hajda15547012013-04-04 13:33:22 +0900470PNAME(mout_user_aclk400_mcuisp_p4x12) = {"fin_pll", "div_aclk400_mcuisp", };
471PNAME(mout_user_aclk200_p4x12) = {"fin_pll", "div_aclk200", };
472PNAME(mout_user_aclk266_gps_p4x12) = {"fin_pll", "div_aclk266_gps", };
Tomasz Figa800c9792014-06-24 18:08:24 +0200473PNAME(mout_pwi_p4x12) = { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0",
474 "none", "sclk_hdmiphy", "sclk_mpll",
475 "sclk_epll", "sclk_vpll" };
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200476PNAME(clkout_left_p4x12) = { "sclk_mpll_user_l_div_2", "sclk_apll_div_2",
477 "div_gdl", "div_gpl" };
478PNAME(clkout_right_p4x12) = { "sclk_mpll_user_r_div_2", "sclk_apll_div_2",
479 "div_gdr", "div_gpr" };
480PNAME(clkout_top_p4x12) = { "fout_epll", "fout_vpll", "sclk_hdmi24m",
481 "sclk_usbphy0", "none", "sclk_hdmiphy",
482 "cdclk0", "cdclk1", "cdclk2", "spdif_extclk",
483 "aclk160", "aclk133", "aclk200", "aclk100",
484 "sclk_mfc", "sclk_g3d", "aclk400_mcuisp",
485 "cam_a_pclk", "cam_b_pclk", "s_rxbyteclkhs0_2l",
486 "s_rxbyteclkhs0_4l", "rx_half_byte_clk_csis0",
487 "rx_half_byte_clk_csis1", "div_jpeg",
488 "sclk_pwm_isp", "sclk_spi0_isp",
489 "sclk_spi1_isp", "sclk_uart_isp",
490 "sclk_mipihsi", "sclk_hdmi", "sclk_fimd0",
491 "sclk_pcm0" };
492PNAME(clkout_dmc_p4x12) = { "div_dmcd", "div_dmcp", "aclk_acp", "div_acp_pclk",
493 "div_dmc", "div_dphy", "fout_mpll_div_2",
494 "div_pwi", "none", "div_c2c", "div_c2c_aclk" };
495PNAME(clkout_cpu_p4x12) = { "fout_apll_div_2", "none", "none", "none",
496 "arm_clk_div_2", "div_corem0", "div_corem1",
497 "div_cores", "div_atb", "div_periph",
498 "div_pclk_dbg", "div_hpm" };
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900499
Thomas Abrahame062b572013-03-09 17:02:52 +0900500/* fixed rate clocks generated outside the soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530501static struct samsung_fixed_rate_clock exynos4_fixed_rate_ext_clks[] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +0100502 FRATE(CLK_XXTI, "xxti", NULL, CLK_IS_ROOT, 0),
503 FRATE(CLK_XUSBXTI, "xusbxti", NULL, CLK_IS_ROOT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900504};
505
506/* fixed rate clocks generated inside the soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530507static struct samsung_fixed_rate_clock exynos4_fixed_rate_clks[] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +0100508 FRATE(0, "sclk_hdmi24m", NULL, CLK_IS_ROOT, 24000000),
Andrzej Hajdadf019a52014-11-24 08:30:50 +0100509 FRATE(CLK_SCLK_HDMIPHY, "sclk_hdmiphy", "hdmi", 0, 27000000),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100510 FRATE(0, "sclk_usbphy0", NULL, CLK_IS_ROOT, 48000000),
Thomas Abrahame062b572013-03-09 17:02:52 +0900511};
512
Sachin Kamatd75f3062013-07-18 15:31:17 +0530513static struct samsung_fixed_rate_clock exynos4210_fixed_rate_clks[] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +0100514 FRATE(0, "sclk_usbphy1", NULL, CLK_IS_ROOT, 48000000),
Thomas Abrahame062b572013-03-09 17:02:52 +0900515};
516
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200517static struct samsung_fixed_factor_clock exynos4_fixed_factor_clks[] __initdata = {
518 FFACTOR(0, "sclk_apll_div_2", "sclk_apll", 1, 2, 0),
519 FFACTOR(0, "fout_mpll_div_2", "fout_mpll", 1, 2, 0),
520 FFACTOR(0, "fout_apll_div_2", "fout_apll", 1, 2, 0),
Thomas Abrahamfa0111b2014-07-30 13:25:32 +0530521 FFACTOR(0, "arm_clk_div_2", "div_core2", 1, 2, 0),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200522};
523
524static struct samsung_fixed_factor_clock exynos4210_fixed_factor_clks[] __initdata = {
525 FFACTOR(0, "sclk_mpll_div_2", "sclk_mpll", 1, 2, 0),
526};
527
528static struct samsung_fixed_factor_clock exynos4x12_fixed_factor_clks[] __initdata = {
529 FFACTOR(0, "sclk_mpll_user_l_div_2", "mout_mpll_user_l", 1, 2, 0),
530 FFACTOR(0, "sclk_mpll_user_r_div_2", "mout_mpll_user_r", 1, 2, 0),
531 FFACTOR(0, "sclk_mpll_user_t_div_2", "mout_mpll_user_t", 1, 2, 0),
532 FFACTOR(0, "sclk_mpll_user_c_div_2", "mout_mpll_user_c", 1, 2, 0),
533};
534
Thomas Abrahame062b572013-03-09 17:02:52 +0900535/* list of mux clocks supported in all exynos4 soc's */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530536static struct samsung_mux_clock exynos4_mux_clks[] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +0100537 MUX_FA(CLK_MOUT_APLL, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
Thomas Abraham6ae5a0b2015-04-03 18:43:46 +0200538 CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0,
539 "mout_apll"),
Marek Szyprowski4676f0a2014-07-01 10:10:05 +0200540 MUX(CLK_MOUT_HDMI, "mout_hdmi", mout_hdmi_p, SRC_TV, 0, 1),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100541 MUX(0, "mout_mfc1", sclk_evpll_p, SRC_MFC, 4, 1),
542 MUX(0, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1),
543 MUX_F(CLK_MOUT_G3D1, "mout_g3d1", sclk_evpll_p, SRC_G3D, 4, 1,
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900544 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100545 MUX_F(CLK_MOUT_G3D, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1,
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900546 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100547 MUX(0, "mout_spdif", mout_spdif_p, SRC_PERIL1, 8, 2),
548 MUX(0, "mout_onenand1", mout_onenand1_p, SRC_TOP0, 0, 1),
549 MUX(CLK_SCLK_EPLL, "sclk_epll", mout_epll_p, SRC_TOP0, 4, 1),
550 MUX(0, "mout_onenand", mout_onenand_p, SRC_TOP0, 28, 1),
Tomasz Figa800c9792014-06-24 18:08:24 +0200551
552 MUX(0, "mout_dmc_bus", sclk_ampll_p4210, SRC_DMC, 4, 1),
553 MUX(0, "mout_dphy", sclk_ampll_p4210, SRC_DMC, 8, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900554};
555
556/* list of mux clocks supported in exynos4210 soc */
Tomasz Figa4f7641f2013-08-26 19:09:08 +0200557static struct samsung_mux_clock exynos4210_mux_early[] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +0100558 MUX(0, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1),
Tomasz Figa4f7641f2013-08-26 19:09:08 +0200559};
560
Sachin Kamatd75f3062013-07-18 15:31:17 +0530561static struct samsung_mux_clock exynos4210_mux_clks[] __initdata = {
Tomasz Figa800c9792014-06-24 18:08:24 +0200562 MUX(0, "mout_gdl", sclk_ampll_p4210, SRC_LEFTBUS, 0, 1),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200563 MUX(0, "mout_clkout_leftbus", clkout_left_p4210,
564 CLKOUT_CMU_LEFTBUS, 0, 5),
Tomasz Figa800c9792014-06-24 18:08:24 +0200565
566 MUX(0, "mout_gdr", sclk_ampll_p4210, SRC_RIGHTBUS, 0, 1),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200567 MUX(0, "mout_clkout_rightbus", clkout_right_p4210,
568 CLKOUT_CMU_RIGHTBUS, 0, 5),
Tomasz Figa800c9792014-06-24 18:08:24 +0200569
Andrzej Hajda2d738232014-01-07 15:47:31 +0100570 MUX(0, "mout_aclk200", sclk_ampll_p4210, SRC_TOP0, 12, 1),
571 MUX(0, "mout_aclk100", sclk_ampll_p4210, SRC_TOP0, 16, 1),
572 MUX(0, "mout_aclk160", sclk_ampll_p4210, SRC_TOP0, 20, 1),
573 MUX(0, "mout_aclk133", sclk_ampll_p4210, SRC_TOP0, 24, 1),
Marek Szyprowski4676f0a2014-07-01 10:10:05 +0200574 MUX(CLK_MOUT_MIXER, "mout_mixer", mout_mixer_p4210, SRC_TV, 4, 1),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100575 MUX(0, "mout_dac", mout_dac_p4210, SRC_TV, 8, 1),
576 MUX(0, "mout_g2d0", sclk_ampll_p4210, E4210_SRC_IMAGE, 0, 1),
577 MUX(0, "mout_g2d1", sclk_evpll_p, E4210_SRC_IMAGE, 4, 1),
578 MUX(0, "mout_g2d", mout_g2d_p, E4210_SRC_IMAGE, 8, 1),
579 MUX(0, "mout_fimd1", group1_p4210, E4210_SRC_LCD1, 0, 4),
580 MUX(0, "mout_mipi1", group1_p4210, E4210_SRC_LCD1, 12, 4),
581 MUX(CLK_SCLK_MPLL, "sclk_mpll", mout_mpll_p, SRC_CPU, 8, 1),
582 MUX(CLK_MOUT_CORE, "mout_core", mout_core_p4210, SRC_CPU, 16, 1),
Tomasz Figa800c9792014-06-24 18:08:24 +0200583 MUX(0, "mout_hpm", mout_core_p4210, SRC_CPU, 20, 1),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100584 MUX(CLK_SCLK_VPLL, "sclk_vpll", sclk_vpll_p4210, SRC_TOP0, 8, 1),
585 MUX(CLK_MOUT_FIMC0, "mout_fimc0", group1_p4210, SRC_CAM, 0, 4),
586 MUX(CLK_MOUT_FIMC1, "mout_fimc1", group1_p4210, SRC_CAM, 4, 4),
587 MUX(CLK_MOUT_FIMC2, "mout_fimc2", group1_p4210, SRC_CAM, 8, 4),
588 MUX(CLK_MOUT_FIMC3, "mout_fimc3", group1_p4210, SRC_CAM, 12, 4),
589 MUX(CLK_MOUT_CAM0, "mout_cam0", group1_p4210, SRC_CAM, 16, 4),
590 MUX(CLK_MOUT_CAM1, "mout_cam1", group1_p4210, SRC_CAM, 20, 4),
591 MUX(CLK_MOUT_CSIS0, "mout_csis0", group1_p4210, SRC_CAM, 24, 4),
592 MUX(CLK_MOUT_CSIS1, "mout_csis1", group1_p4210, SRC_CAM, 28, 4),
593 MUX(0, "mout_mfc0", sclk_ampll_p4210, SRC_MFC, 0, 1),
594 MUX_F(CLK_MOUT_G3D0, "mout_g3d0", sclk_ampll_p4210, SRC_G3D, 0, 1,
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900595 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100596 MUX(0, "mout_fimd0", group1_p4210, SRC_LCD0, 0, 4),
597 MUX(0, "mout_mipi0", group1_p4210, SRC_LCD0, 12, 4),
598 MUX(0, "mout_audio0", mout_audio0_p4210, SRC_MAUDIO, 0, 4),
599 MUX(0, "mout_mmc0", group1_p4210, SRC_FSYS, 0, 4),
600 MUX(0, "mout_mmc1", group1_p4210, SRC_FSYS, 4, 4),
601 MUX(0, "mout_mmc2", group1_p4210, SRC_FSYS, 8, 4),
602 MUX(0, "mout_mmc3", group1_p4210, SRC_FSYS, 12, 4),
603 MUX(0, "mout_mmc4", group1_p4210, SRC_FSYS, 16, 4),
604 MUX(0, "mout_sata", sclk_ampll_p4210, SRC_FSYS, 24, 1),
605 MUX(0, "mout_uart0", group1_p4210, SRC_PERIL0, 0, 4),
606 MUX(0, "mout_uart1", group1_p4210, SRC_PERIL0, 4, 4),
607 MUX(0, "mout_uart2", group1_p4210, SRC_PERIL0, 8, 4),
608 MUX(0, "mout_uart3", group1_p4210, SRC_PERIL0, 12, 4),
609 MUX(0, "mout_uart4", group1_p4210, SRC_PERIL0, 16, 4),
610 MUX(0, "mout_audio1", mout_audio1_p4210, SRC_PERIL1, 0, 4),
611 MUX(0, "mout_audio2", mout_audio2_p4210, SRC_PERIL1, 4, 4),
612 MUX(0, "mout_spi0", group1_p4210, SRC_PERIL1, 16, 4),
613 MUX(0, "mout_spi1", group1_p4210, SRC_PERIL1, 20, 4),
614 MUX(0, "mout_spi2", group1_p4210, SRC_PERIL1, 24, 4),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200615 MUX(0, "mout_clkout_top", clkout_top_p4210, CLKOUT_CMU_TOP, 0, 5),
Tomasz Figa800c9792014-06-24 18:08:24 +0200616
617 MUX(0, "mout_pwi", mout_pwi_p4210, SRC_DMC, 16, 4),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200618 MUX(0, "mout_clkout_dmc", clkout_dmc_p4210, CLKOUT_CMU_DMC, 0, 5),
619
620 MUX(0, "mout_clkout_cpu", clkout_cpu_p4210, CLKOUT_CMU_CPU, 0, 5),
Thomas Abrahame062b572013-03-09 17:02:52 +0900621};
622
623/* list of mux clocks supported in exynos4x12 soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530624static struct samsung_mux_clock exynos4x12_mux_clks[] __initdata = {
Tomasz Figa800c9792014-06-24 18:08:24 +0200625 MUX(0, "mout_mpll_user_l", mout_mpll_p, SRC_LEFTBUS, 4, 1),
626 MUX(0, "mout_gdl", mout_gdl_p4x12, SRC_LEFTBUS, 0, 1),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200627 MUX(0, "mout_clkout_leftbus", clkout_left_p4x12,
628 CLKOUT_CMU_LEFTBUS, 0, 5),
Tomasz Figa800c9792014-06-24 18:08:24 +0200629
630 MUX(0, "mout_mpll_user_r", mout_mpll_p, SRC_RIGHTBUS, 4, 1),
631 MUX(0, "mout_gdr", mout_gdr_p4x12, SRC_RIGHTBUS, 0, 1),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200632 MUX(0, "mout_clkout_rightbus", clkout_right_p4x12,
633 CLKOUT_CMU_RIGHTBUS, 0, 5),
Tomasz Figa800c9792014-06-24 18:08:24 +0200634
Andrzej Hajda2d738232014-01-07 15:47:31 +0100635 MUX(CLK_MOUT_MPLL_USER_C, "mout_mpll_user_c", mout_mpll_user_p4x12,
Tomasz Figae6c3e732013-08-26 19:08:59 +0200636 SRC_CPU, 24, 1),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200637 MUX(0, "mout_clkout_cpu", clkout_cpu_p4x12, CLKOUT_CMU_CPU, 0, 5),
638
Andrzej Hajda2d738232014-01-07 15:47:31 +0100639 MUX(0, "mout_aclk266_gps", aclk_p4412, SRC_TOP1, 4, 1),
640 MUX(0, "mout_aclk400_mcuisp", aclk_p4412, SRC_TOP1, 8, 1),
641 MUX(CLK_MOUT_MPLL_USER_T, "mout_mpll_user_t", mout_mpll_user_p4x12,
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900642 SRC_TOP1, 12, 1),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100643 MUX(0, "mout_user_aclk266_gps", mout_user_aclk266_gps_p4x12,
Andrzej Hajda15547012013-04-04 13:33:22 +0900644 SRC_TOP1, 16, 1),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100645 MUX(CLK_ACLK200, "aclk200", mout_user_aclk200_p4x12, SRC_TOP1, 20, 1),
646 MUX(CLK_ACLK400_MCUISP, "aclk400_mcuisp",
647 mout_user_aclk400_mcuisp_p4x12, SRC_TOP1, 24, 1),
648 MUX(0, "mout_aclk200", aclk_p4412, SRC_TOP0, 12, 1),
649 MUX(0, "mout_aclk100", aclk_p4412, SRC_TOP0, 16, 1),
650 MUX(0, "mout_aclk160", aclk_p4412, SRC_TOP0, 20, 1),
651 MUX(0, "mout_aclk133", aclk_p4412, SRC_TOP0, 24, 1),
652 MUX(0, "mout_mdnie0", group1_p4x12, SRC_LCD0, 4, 4),
653 MUX(0, "mout_mdnie_pwm0", group1_p4x12, SRC_LCD0, 8, 4),
654 MUX(0, "mout_sata", sclk_ampll_p4x12, SRC_FSYS, 24, 1),
655 MUX(0, "mout_jpeg0", sclk_ampll_p4x12, E4X12_SRC_CAM1, 0, 1),
656 MUX(0, "mout_jpeg1", sclk_evpll_p, E4X12_SRC_CAM1, 4, 1),
657 MUX(0, "mout_jpeg", mout_jpeg_p, E4X12_SRC_CAM1, 8, 1),
658 MUX(CLK_SCLK_MPLL, "sclk_mpll", mout_mpll_p, SRC_DMC, 12, 1),
659 MUX(CLK_SCLK_VPLL, "sclk_vpll", mout_vpll_p, SRC_TOP0, 8, 1),
660 MUX(CLK_MOUT_CORE, "mout_core", mout_core_p4x12, SRC_CPU, 16, 1),
Tomasz Figa800c9792014-06-24 18:08:24 +0200661 MUX(0, "mout_hpm", mout_core_p4x12, SRC_CPU, 20, 1),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100662 MUX(CLK_MOUT_FIMC0, "mout_fimc0", group1_p4x12, SRC_CAM, 0, 4),
663 MUX(CLK_MOUT_FIMC1, "mout_fimc1", group1_p4x12, SRC_CAM, 4, 4),
664 MUX(CLK_MOUT_FIMC2, "mout_fimc2", group1_p4x12, SRC_CAM, 8, 4),
665 MUX(CLK_MOUT_FIMC3, "mout_fimc3", group1_p4x12, SRC_CAM, 12, 4),
666 MUX(CLK_MOUT_CAM0, "mout_cam0", group1_p4x12, SRC_CAM, 16, 4),
667 MUX(CLK_MOUT_CAM1, "mout_cam1", group1_p4x12, SRC_CAM, 20, 4),
668 MUX(CLK_MOUT_CSIS0, "mout_csis0", group1_p4x12, SRC_CAM, 24, 4),
669 MUX(CLK_MOUT_CSIS1, "mout_csis1", group1_p4x12, SRC_CAM, 28, 4),
670 MUX(0, "mout_mfc0", sclk_ampll_p4x12, SRC_MFC, 0, 1),
671 MUX_F(CLK_MOUT_G3D0, "mout_g3d0", sclk_ampll_p4x12, SRC_G3D, 0, 1,
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900672 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100673 MUX(0, "mout_fimd0", group1_p4x12, SRC_LCD0, 0, 4),
674 MUX(0, "mout_mipi0", group1_p4x12, SRC_LCD0, 12, 4),
675 MUX(0, "mout_audio0", mout_audio0_p4x12, SRC_MAUDIO, 0, 4),
676 MUX(0, "mout_mmc0", group1_p4x12, SRC_FSYS, 0, 4),
677 MUX(0, "mout_mmc1", group1_p4x12, SRC_FSYS, 4, 4),
678 MUX(0, "mout_mmc2", group1_p4x12, SRC_FSYS, 8, 4),
679 MUX(0, "mout_mmc3", group1_p4x12, SRC_FSYS, 12, 4),
680 MUX(0, "mout_mmc4", group1_p4x12, SRC_FSYS, 16, 4),
681 MUX(0, "mout_mipihsi", aclk_p4412, SRC_FSYS, 24, 1),
682 MUX(0, "mout_uart0", group1_p4x12, SRC_PERIL0, 0, 4),
683 MUX(0, "mout_uart1", group1_p4x12, SRC_PERIL0, 4, 4),
684 MUX(0, "mout_uart2", group1_p4x12, SRC_PERIL0, 8, 4),
685 MUX(0, "mout_uart3", group1_p4x12, SRC_PERIL0, 12, 4),
686 MUX(0, "mout_uart4", group1_p4x12, SRC_PERIL0, 16, 4),
687 MUX(0, "mout_audio1", mout_audio1_p4x12, SRC_PERIL1, 0, 4),
688 MUX(0, "mout_audio2", mout_audio2_p4x12, SRC_PERIL1, 4, 4),
689 MUX(0, "mout_spi0", group1_p4x12, SRC_PERIL1, 16, 4),
690 MUX(0, "mout_spi1", group1_p4x12, SRC_PERIL1, 20, 4),
691 MUX(0, "mout_spi2", group1_p4x12, SRC_PERIL1, 24, 4),
692 MUX(0, "mout_pwm_isp", group1_p4x12, E4X12_SRC_ISP, 0, 4),
693 MUX(0, "mout_spi0_isp", group1_p4x12, E4X12_SRC_ISP, 4, 4),
694 MUX(0, "mout_spi1_isp", group1_p4x12, E4X12_SRC_ISP, 8, 4),
695 MUX(0, "mout_uart_isp", group1_p4x12, E4X12_SRC_ISP, 12, 4),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200696 MUX(0, "mout_clkout_top", clkout_top_p4x12, CLKOUT_CMU_TOP, 0, 5),
697
Tomasz Figa800c9792014-06-24 18:08:24 +0200698 MUX(0, "mout_c2c", sclk_ampll_p4210, SRC_DMC, 0, 1),
699 MUX(0, "mout_pwi", mout_pwi_p4x12, SRC_DMC, 16, 4),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100700 MUX(0, "mout_g2d0", sclk_ampll_p4210, SRC_DMC, 20, 1),
701 MUX(0, "mout_g2d1", sclk_evpll_p, SRC_DMC, 24, 1),
702 MUX(0, "mout_g2d", mout_g2d_p, SRC_DMC, 28, 1),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200703 MUX(0, "mout_clkout_dmc", clkout_dmc_p4x12, CLKOUT_CMU_DMC, 0, 5),
Thomas Abrahame062b572013-03-09 17:02:52 +0900704};
705
706/* list of divider clocks supported in all exynos4 soc's */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530707static struct samsung_div_clock exynos4_div_clks[] __initdata = {
Chanwoo Choie64fb422015-01-15 10:50:52 +0900708 DIV(CLK_DIV_GDL, "div_gdl", "mout_gdl", DIV_LEFTBUS, 0, 3),
Tomasz Figa800c9792014-06-24 18:08:24 +0200709 DIV(0, "div_gpl", "div_gdl", DIV_LEFTBUS, 4, 3),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200710 DIV(0, "div_clkout_leftbus", "mout_clkout_leftbus",
711 CLKOUT_CMU_LEFTBUS, 8, 6),
Tomasz Figa800c9792014-06-24 18:08:24 +0200712
Chanwoo Choie64fb422015-01-15 10:50:52 +0900713 DIV(CLK_DIV_GDR, "div_gdr", "mout_gdr", DIV_RIGHTBUS, 0, 3),
Tomasz Figa800c9792014-06-24 18:08:24 +0200714 DIV(0, "div_gpr", "div_gdr", DIV_RIGHTBUS, 4, 3),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200715 DIV(0, "div_clkout_rightbus", "mout_clkout_rightbus",
716 CLKOUT_CMU_RIGHTBUS, 8, 6),
Tomasz Figa800c9792014-06-24 18:08:24 +0200717
Andrzej Hajda2d738232014-01-07 15:47:31 +0100718 DIV(0, "div_core", "mout_core", DIV_CPU0, 0, 3),
Tomasz Figa800c9792014-06-24 18:08:24 +0200719 DIV(0, "div_corem0", "div_core2", DIV_CPU0, 4, 3),
720 DIV(0, "div_corem1", "div_core2", DIV_CPU0, 8, 3),
721 DIV(0, "div_periph", "div_core2", DIV_CPU0, 12, 3),
722 DIV(0, "div_atb", "mout_core", DIV_CPU0, 16, 3),
723 DIV(0, "div_pclk_dbg", "div_atb", DIV_CPU0, 20, 3),
Thomas Abrahamfa0111b2014-07-30 13:25:32 +0530724 DIV(CLK_ARM_CLK, "div_core2", "div_core", DIV_CPU0, 28, 3),
Tomasz Figa800c9792014-06-24 18:08:24 +0200725 DIV(0, "div_copy", "mout_hpm", DIV_CPU1, 0, 3),
726 DIV(0, "div_hpm", "div_copy", DIV_CPU1, 4, 3),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200727 DIV(0, "div_clkout_cpu", "mout_clkout_cpu", CLKOUT_CMU_CPU, 8, 6),
728
Andrzej Hajda2d738232014-01-07 15:47:31 +0100729 DIV(0, "div_fimc0", "mout_fimc0", DIV_CAM, 0, 4),
730 DIV(0, "div_fimc1", "mout_fimc1", DIV_CAM, 4, 4),
731 DIV(0, "div_fimc2", "mout_fimc2", DIV_CAM, 8, 4),
732 DIV(0, "div_fimc3", "mout_fimc3", DIV_CAM, 12, 4),
733 DIV(0, "div_cam0", "mout_cam0", DIV_CAM, 16, 4),
734 DIV(0, "div_cam1", "mout_cam1", DIV_CAM, 20, 4),
735 DIV(0, "div_csis0", "mout_csis0", DIV_CAM, 24, 4),
736 DIV(0, "div_csis1", "mout_csis1", DIV_CAM, 28, 4),
737 DIV(CLK_SCLK_MFC, "sclk_mfc", "mout_mfc", DIV_MFC, 0, 4),
Marek Szyprowskib5115932014-09-22 14:17:12 +0200738 DIV(CLK_SCLK_G3D, "sclk_g3d", "mout_g3d", DIV_G3D, 0, 4),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100739 DIV(0, "div_fimd0", "mout_fimd0", DIV_LCD0, 0, 4),
740 DIV(0, "div_mipi0", "mout_mipi0", DIV_LCD0, 16, 4),
741 DIV(0, "div_audio0", "mout_audio0", DIV_MAUDIO, 0, 4),
742 DIV(CLK_SCLK_PCM0, "sclk_pcm0", "sclk_audio0", DIV_MAUDIO, 4, 8),
743 DIV(0, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
744 DIV(0, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
745 DIV(0, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
746 DIV(0, "div_mmc3", "mout_mmc3", DIV_FSYS2, 16, 4),
747 DIV(CLK_SCLK_PIXEL, "sclk_pixel", "sclk_vpll", DIV_TV, 0, 4),
748 DIV(CLK_ACLK100, "aclk100", "mout_aclk100", DIV_TOP, 4, 4),
749 DIV(CLK_ACLK160, "aclk160", "mout_aclk160", DIV_TOP, 8, 3),
750 DIV(CLK_ACLK133, "aclk133", "mout_aclk133", DIV_TOP, 12, 3),
751 DIV(0, "div_onenand", "mout_onenand1", DIV_TOP, 16, 3),
752 DIV(CLK_SCLK_SLIMBUS, "sclk_slimbus", "sclk_epll", DIV_PERIL3, 4, 4),
753 DIV(CLK_SCLK_PCM1, "sclk_pcm1", "sclk_audio1", DIV_PERIL4, 4, 8),
754 DIV(CLK_SCLK_PCM2, "sclk_pcm2", "sclk_audio2", DIV_PERIL4, 20, 8),
755 DIV(CLK_SCLK_I2S1, "sclk_i2s1", "sclk_audio1", DIV_PERIL5, 0, 6),
756 DIV(CLK_SCLK_I2S2, "sclk_i2s2", "sclk_audio2", DIV_PERIL5, 8, 6),
757 DIV(0, "div_mmc4", "mout_mmc4", DIV_FSYS3, 0, 4),
Linus Torvalds7e217742014-01-23 18:56:08 -0800758 DIV_F(0, "div_mmc_pre4", "div_mmc4", DIV_FSYS3, 8, 8,
Tomasz Figa86576fb2013-12-21 07:58:38 +0900759 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100760 DIV(0, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4),
761 DIV(0, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4),
762 DIV(0, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4),
763 DIV(0, "div_uart3", "mout_uart3", DIV_PERIL0, 12, 4),
764 DIV(0, "div_uart4", "mout_uart4", DIV_PERIL0, 16, 4),
765 DIV(0, "div_spi0", "mout_spi0", DIV_PERIL1, 0, 4),
766 DIV(0, "div_spi_pre0", "div_spi0", DIV_PERIL1, 8, 8),
767 DIV(0, "div_spi1", "mout_spi1", DIV_PERIL1, 16, 4),
768 DIV(0, "div_spi_pre1", "div_spi1", DIV_PERIL1, 24, 8),
769 DIV(0, "div_spi2", "mout_spi2", DIV_PERIL2, 0, 4),
770 DIV(0, "div_spi_pre2", "div_spi2", DIV_PERIL2, 8, 8),
771 DIV(0, "div_audio1", "mout_audio1", DIV_PERIL4, 0, 4),
772 DIV(0, "div_audio2", "mout_audio2", DIV_PERIL4, 16, 4),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100773 DIV(CLK_SCLK_APLL, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3),
774 DIV_F(0, "div_mipi_pre0", "div_mipi0", DIV_LCD0, 20, 4,
Thomas Abrahame062b572013-03-09 17:02:52 +0900775 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100776 DIV_F(0, "div_mmc_pre0", "div_mmc0", DIV_FSYS1, 8, 8,
Thomas Abrahame062b572013-03-09 17:02:52 +0900777 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100778 DIV_F(0, "div_mmc_pre1", "div_mmc1", DIV_FSYS1, 24, 8,
Thomas Abrahame062b572013-03-09 17:02:52 +0900779 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100780 DIV_F(0, "div_mmc_pre2", "div_mmc2", DIV_FSYS2, 8, 8,
Thomas Abrahame062b572013-03-09 17:02:52 +0900781 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100782 DIV_F(0, "div_mmc_pre3", "div_mmc3", DIV_FSYS2, 24, 8,
Thomas Abrahame062b572013-03-09 17:02:52 +0900783 CLK_SET_RATE_PARENT, 0),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200784 DIV(0, "div_clkout_top", "mout_clkout_top", CLKOUT_CMU_TOP, 8, 6),
Tomasz Figa800c9792014-06-24 18:08:24 +0200785
Chanwoo Choie64fb422015-01-15 10:50:52 +0900786 DIV(CLK_DIV_ACP, "div_acp", "mout_dmc_bus", DIV_DMC0, 0, 3),
Tomasz Figa800c9792014-06-24 18:08:24 +0200787 DIV(0, "div_acp_pclk", "div_acp", DIV_DMC0, 4, 3),
788 DIV(0, "div_dphy", "mout_dphy", DIV_DMC0, 8, 3),
Chanwoo Choie64fb422015-01-15 10:50:52 +0900789 DIV(CLK_DIV_DMC, "div_dmc", "mout_dmc_bus", DIV_DMC0, 12, 3),
Tomasz Figa800c9792014-06-24 18:08:24 +0200790 DIV(0, "div_dmcd", "div_dmc", DIV_DMC0, 16, 3),
791 DIV(0, "div_dmcp", "div_dmcd", DIV_DMC0, 20, 3),
792 DIV(0, "div_pwi", "mout_pwi", DIV_DMC1, 8, 4),
Tomasz Figa01f7ec22014-06-24 18:08:25 +0200793 DIV(0, "div_clkout_dmc", "mout_clkout_dmc", CLKOUT_CMU_DMC, 8, 6),
Thomas Abrahame062b572013-03-09 17:02:52 +0900794};
795
796/* list of divider clocks supported in exynos4210 soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530797static struct samsung_div_clock exynos4210_div_clks[] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +0100798 DIV(CLK_ACLK200, "aclk200", "mout_aclk200", DIV_TOP, 0, 3),
799 DIV(CLK_SCLK_FIMG2D, "sclk_fimg2d", "mout_g2d", DIV_IMAGE, 0, 4),
800 DIV(0, "div_fimd1", "mout_fimd1", E4210_DIV_LCD1, 0, 4),
801 DIV(0, "div_mipi1", "mout_mipi1", E4210_DIV_LCD1, 16, 4),
802 DIV(0, "div_sata", "mout_sata", DIV_FSYS0, 20, 4),
803 DIV_F(0, "div_mipi_pre1", "div_mipi1", E4210_DIV_LCD1, 20, 4,
Thomas Abrahame062b572013-03-09 17:02:52 +0900804 CLK_SET_RATE_PARENT, 0),
805};
806
807/* list of divider clocks supported in exynos4x12 soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530808static struct samsung_div_clock exynos4x12_div_clks[] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +0100809 DIV(0, "div_mdnie0", "mout_mdnie0", DIV_LCD0, 4, 4),
810 DIV(0, "div_mdnie_pwm0", "mout_mdnie_pwm0", DIV_LCD0, 8, 4),
811 DIV(0, "div_mdnie_pwm_pre0", "div_mdnie_pwm0", DIV_LCD0, 12, 4),
812 DIV(0, "div_mipihsi", "mout_mipihsi", DIV_FSYS0, 20, 4),
813 DIV(0, "div_jpeg", "mout_jpeg", E4X12_DIV_CAM1, 0, 4),
814 DIV(CLK_DIV_ACLK200, "div_aclk200", "mout_aclk200", DIV_TOP, 0, 3),
815 DIV(0, "div_aclk266_gps", "mout_aclk266_gps", DIV_TOP, 20, 3),
816 DIV(CLK_DIV_ACLK400_MCUISP, "div_aclk400_mcuisp", "mout_aclk400_mcuisp",
Sylwester Nawrockicdbf6182013-04-08 15:24:47 +0900817 DIV_TOP, 24, 3),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100818 DIV(0, "div_pwm_isp", "mout_pwm_isp", E4X12_DIV_ISP, 0, 4),
819 DIV(0, "div_spi0_isp", "mout_spi0_isp", E4X12_DIV_ISP, 4, 4),
820 DIV(0, "div_spi0_isp_pre", "div_spi0_isp", E4X12_DIV_ISP, 8, 8),
821 DIV(0, "div_spi1_isp", "mout_spi1_isp", E4X12_DIV_ISP, 16, 4),
822 DIV(0, "div_spi1_isp_pre", "div_spi1_isp", E4X12_DIV_ISP, 20, 8),
823 DIV(0, "div_uart_isp", "mout_uart_isp", E4X12_DIV_ISP, 28, 4),
824 DIV_F(CLK_DIV_ISP0, "div_isp0", "aclk200", E4X12_DIV_ISP0, 0, 3,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +0200825 CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100826 DIV_F(CLK_DIV_ISP1, "div_isp1", "aclk200", E4X12_DIV_ISP0, 4, 3,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +0200827 CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100828 DIV(0, "div_mpwm", "div_isp1", E4X12_DIV_ISP1, 0, 3),
829 DIV_F(CLK_DIV_MCUISP0, "div_mcuisp0", "aclk400_mcuisp", E4X12_DIV_ISP1,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +0200830 4, 3, CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100831 DIV_F(CLK_DIV_MCUISP1, "div_mcuisp1", "div_mcuisp0", E4X12_DIV_ISP1,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +0200832 8, 3, CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100833 DIV(CLK_SCLK_FIMG2D, "sclk_fimg2d", "mout_g2d", DIV_DMC1, 0, 4),
Chanwoo Choie64fb422015-01-15 10:50:52 +0900834 DIV(CLK_DIV_C2C, "div_c2c", "mout_c2c", DIV_DMC1, 4, 3),
Tomasz Figa800c9792014-06-24 18:08:24 +0200835 DIV(0, "div_c2c_aclk", "div_c2c", DIV_DMC1, 12, 3),
Thomas Abrahame062b572013-03-09 17:02:52 +0900836};
837
838/* list of gate clocks supported in all exynos4 soc's */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530839static struct samsung_gate_clock exynos4_gate_clks[] __initdata = {
Thomas Abrahame062b572013-03-09 17:02:52 +0900840 /*
841 * After all Exynos4 based platforms are migrated to use device tree,
842 * the device name and clock alias names specified below for some
843 * of the clocks can be removed.
844 */
Jonghwa Lee17d3f1d2014-05-27 20:27:08 +0900845 GATE(CLK_PPMULEFT, "ppmuleft", "aclk200", GATE_IP_LEFTBUS, 1, 0, 0),
846 GATE(CLK_PPMURIGHT, "ppmuright", "aclk200", GATE_IP_RIGHTBUS, 1, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100847 GATE(CLK_SCLK_HDMI, "sclk_hdmi", "mout_hdmi", SRC_MASK_TV, 0, 0, 0),
848 GATE(CLK_SCLK_SPDIF, "sclk_spdif", "mout_spdif", SRC_MASK_PERIL1, 8, 0,
849 0),
850 GATE(CLK_JPEG, "jpeg", "aclk160", GATE_IP_CAM, 6, 0, 0),
851 GATE(CLK_MIE0, "mie0", "aclk160", GATE_IP_LCD0, 1, 0, 0),
852 GATE(CLK_DSIM0, "dsim0", "aclk160", GATE_IP_LCD0, 3, 0, 0),
853 GATE(CLK_FIMD1, "fimd1", "aclk160", E4210_GATE_IP_LCD1, 0, 0, 0),
854 GATE(CLK_MIE1, "mie1", "aclk160", E4210_GATE_IP_LCD1, 1, 0, 0),
855 GATE(CLK_DSIM1, "dsim1", "aclk160", E4210_GATE_IP_LCD1, 3, 0, 0),
856 GATE(CLK_SMMU_FIMD1, "smmu_fimd1", "aclk160", E4210_GATE_IP_LCD1, 4, 0,
857 0),
858 GATE(CLK_TSI, "tsi", "aclk133", GATE_IP_FSYS, 4, 0, 0),
859 GATE(CLK_SROMC, "sromc", "aclk133", GATE_IP_FSYS, 11, 0, 0),
Marek Szyprowskib5115932014-09-22 14:17:12 +0200860 GATE(CLK_G3D, "g3d", "aclk200", GATE_IP_G3D, 0, 0, 0),
Jonghwa Lee17d3f1d2014-05-27 20:27:08 +0900861 GATE(CLK_PPMUG3D, "ppmug3d", "aclk200", GATE_IP_G3D, 1, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100862 GATE(CLK_USB_DEVICE, "usb_device", "aclk133", GATE_IP_FSYS, 13, 0, 0),
863 GATE(CLK_ONENAND, "onenand", "aclk133", GATE_IP_FSYS, 15, 0, 0),
864 GATE(CLK_NFCON, "nfcon", "aclk133", GATE_IP_FSYS, 16, 0, 0),
865 GATE(CLK_GPS, "gps", "aclk133", GATE_IP_GPS, 0, 0, 0),
866 GATE(CLK_SMMU_GPS, "smmu_gps", "aclk133", GATE_IP_GPS, 1, 0, 0),
Jonghwa Lee17d3f1d2014-05-27 20:27:08 +0900867 GATE(CLK_PPMUGPS, "ppmugps", "aclk200", GATE_IP_GPS, 2, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100868 GATE(CLK_SLIMBUS, "slimbus", "aclk100", GATE_IP_PERIL, 25, 0, 0),
869 GATE(CLK_SCLK_CAM0, "sclk_cam0", "div_cam0", GATE_SCLK_CAM, 4,
Thomas Abrahame062b572013-03-09 17:02:52 +0900870 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100871 GATE(CLK_SCLK_CAM1, "sclk_cam1", "div_cam1", GATE_SCLK_CAM, 5,
Thomas Abrahame062b572013-03-09 17:02:52 +0900872 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100873 GATE(CLK_SCLK_MIPI0, "sclk_mipi0", "div_mipi_pre0",
Thomas Abrahame062b572013-03-09 17:02:52 +0900874 SRC_MASK_LCD0, 12, CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100875 GATE(CLK_SCLK_AUDIO0, "sclk_audio0", "div_audio0", SRC_MASK_MAUDIO, 0,
Tomasz Figa69aff2f2013-04-04 13:32:47 +0900876 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100877 GATE(CLK_SCLK_AUDIO1, "sclk_audio1", "div_audio1", SRC_MASK_PERIL1, 0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900878 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100879 GATE(CLK_VP, "vp", "aclk160", GATE_IP_TV, 0, 0, 0),
880 GATE(CLK_MIXER, "mixer", "aclk160", GATE_IP_TV, 1, 0, 0),
881 GATE(CLK_HDMI, "hdmi", "aclk160", GATE_IP_TV, 3, 0, 0),
882 GATE(CLK_PWM, "pwm", "aclk100", GATE_IP_PERIL, 24, 0, 0),
883 GATE(CLK_SDMMC4, "sdmmc4", "aclk133", GATE_IP_FSYS, 9, 0, 0),
884 GATE(CLK_USB_HOST, "usb_host", "aclk133", GATE_IP_FSYS, 12, 0, 0),
885 GATE(CLK_SCLK_FIMC0, "sclk_fimc0", "div_fimc0", SRC_MASK_CAM, 0,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200886 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100887 GATE(CLK_SCLK_FIMC1, "sclk_fimc1", "div_fimc1", SRC_MASK_CAM, 4,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200888 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100889 GATE(CLK_SCLK_FIMC2, "sclk_fimc2", "div_fimc2", SRC_MASK_CAM, 8,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200890 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100891 GATE(CLK_SCLK_FIMC3, "sclk_fimc3", "div_fimc3", SRC_MASK_CAM, 12,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200892 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100893 GATE(CLK_SCLK_CSIS0, "sclk_csis0", "div_csis0", SRC_MASK_CAM, 24,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200894 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100895 GATE(CLK_SCLK_CSIS1, "sclk_csis1", "div_csis1", SRC_MASK_CAM, 28,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200896 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100897 GATE(CLK_SCLK_FIMD0, "sclk_fimd0", "div_fimd0", SRC_MASK_LCD0, 0,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200898 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100899 GATE(CLK_SCLK_MMC0, "sclk_mmc0", "div_mmc_pre0", SRC_MASK_FSYS, 0,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200900 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100901 GATE(CLK_SCLK_MMC1, "sclk_mmc1", "div_mmc_pre1", SRC_MASK_FSYS, 4,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200902 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100903 GATE(CLK_SCLK_MMC2, "sclk_mmc2", "div_mmc_pre2", SRC_MASK_FSYS, 8,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200904 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100905 GATE(CLK_SCLK_MMC3, "sclk_mmc3", "div_mmc_pre3", SRC_MASK_FSYS, 12,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200906 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100907 GATE(CLK_SCLK_MMC4, "sclk_mmc4", "div_mmc_pre4", SRC_MASK_FSYS, 16,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200908 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100909 GATE(CLK_SCLK_UART0, "uclk0", "div_uart0", SRC_MASK_PERIL0, 0,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200910 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100911 GATE(CLK_SCLK_UART1, "uclk1", "div_uart1", SRC_MASK_PERIL0, 4,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200912 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100913 GATE(CLK_SCLK_UART2, "uclk2", "div_uart2", SRC_MASK_PERIL0, 8,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200914 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100915 GATE(CLK_SCLK_UART3, "uclk3", "div_uart3", SRC_MASK_PERIL0, 12,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200916 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100917 GATE(CLK_SCLK_UART4, "uclk4", "div_uart4", SRC_MASK_PERIL0, 16,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200918 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100919 GATE(CLK_SCLK_AUDIO2, "sclk_audio2", "div_audio2", SRC_MASK_PERIL1, 4,
Thomas Abrahame062b572013-03-09 17:02:52 +0900920 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100921 GATE(CLK_SCLK_SPI0, "sclk_spi0", "div_spi_pre0", SRC_MASK_PERIL1, 16,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200922 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100923 GATE(CLK_SCLK_SPI1, "sclk_spi1", "div_spi_pre1", SRC_MASK_PERIL1, 20,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200924 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100925 GATE(CLK_SCLK_SPI2, "sclk_spi2", "div_spi_pre2", SRC_MASK_PERIL1, 24,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200926 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100927 GATE(CLK_FIMC0, "fimc0", "aclk160", GATE_IP_CAM, 0,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200928 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100929 GATE(CLK_FIMC1, "fimc1", "aclk160", GATE_IP_CAM, 1,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200930 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100931 GATE(CLK_FIMC2, "fimc2", "aclk160", GATE_IP_CAM, 2,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200932 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100933 GATE(CLK_FIMC3, "fimc3", "aclk160", GATE_IP_CAM, 3,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200934 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100935 GATE(CLK_CSIS0, "csis0", "aclk160", GATE_IP_CAM, 4,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200936 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100937 GATE(CLK_CSIS1, "csis1", "aclk160", GATE_IP_CAM, 5,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200938 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100939 GATE(CLK_SMMU_FIMC0, "smmu_fimc0", "aclk160", GATE_IP_CAM, 7,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200940 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100941 GATE(CLK_SMMU_FIMC1, "smmu_fimc1", "aclk160", GATE_IP_CAM, 8,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200942 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100943 GATE(CLK_SMMU_FIMC2, "smmu_fimc2", "aclk160", GATE_IP_CAM, 9,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200944 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100945 GATE(CLK_SMMU_FIMC3, "smmu_fimc3", "aclk160", GATE_IP_CAM, 10,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200946 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100947 GATE(CLK_SMMU_JPEG, "smmu_jpeg", "aclk160", GATE_IP_CAM, 11,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200948 0, 0),
Jonghwa Lee17d3f1d2014-05-27 20:27:08 +0900949 GATE(CLK_PPMUCAMIF, "ppmucamif", "aclk160", GATE_IP_CAM, 16, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100950 GATE(CLK_PIXELASYNCM0, "pxl_async0", "aclk160", GATE_IP_CAM, 17, 0, 0),
951 GATE(CLK_PIXELASYNCM1, "pxl_async1", "aclk160", GATE_IP_CAM, 18, 0, 0),
952 GATE(CLK_SMMU_TV, "smmu_tv", "aclk160", GATE_IP_TV, 4,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200953 0, 0),
Jonghwa Lee17d3f1d2014-05-27 20:27:08 +0900954 GATE(CLK_PPMUTV, "ppmutv", "aclk160", GATE_IP_TV, 5, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100955 GATE(CLK_MFC, "mfc", "aclk100", GATE_IP_MFC, 0, 0, 0),
956 GATE(CLK_SMMU_MFCL, "smmu_mfcl", "aclk100", GATE_IP_MFC, 1,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200957 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100958 GATE(CLK_SMMU_MFCR, "smmu_mfcr", "aclk100", GATE_IP_MFC, 2,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200959 0, 0),
Jonghwa Lee17d3f1d2014-05-27 20:27:08 +0900960 GATE(CLK_PPMUMFC_L, "ppmumfc_l", "aclk100", GATE_IP_MFC, 3, 0, 0),
961 GATE(CLK_PPMUMFC_R, "ppmumfc_r", "aclk100", GATE_IP_MFC, 4, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100962 GATE(CLK_FIMD0, "fimd0", "aclk160", GATE_IP_LCD0, 0,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200963 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100964 GATE(CLK_SMMU_FIMD0, "smmu_fimd0", "aclk160", GATE_IP_LCD0, 4,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200965 0, 0),
Jonghwa Lee17d3f1d2014-05-27 20:27:08 +0900966 GATE(CLK_PPMULCD0, "ppmulcd0", "aclk160", GATE_IP_LCD0, 5, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100967 GATE(CLK_PDMA0, "pdma0", "aclk133", GATE_IP_FSYS, 0,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200968 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100969 GATE(CLK_PDMA1, "pdma1", "aclk133", GATE_IP_FSYS, 1,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200970 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100971 GATE(CLK_SDMMC0, "sdmmc0", "aclk133", GATE_IP_FSYS, 5,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200972 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100973 GATE(CLK_SDMMC1, "sdmmc1", "aclk133", GATE_IP_FSYS, 6,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200974 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100975 GATE(CLK_SDMMC2, "sdmmc2", "aclk133", GATE_IP_FSYS, 7,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200976 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100977 GATE(CLK_SDMMC3, "sdmmc3", "aclk133", GATE_IP_FSYS, 8,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200978 0, 0),
Jonghwa Lee17d3f1d2014-05-27 20:27:08 +0900979 GATE(CLK_PPMUFILE, "ppmufile", "aclk133", GATE_IP_FSYS, 17, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100980 GATE(CLK_UART0, "uart0", "aclk100", GATE_IP_PERIL, 0,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200981 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100982 GATE(CLK_UART1, "uart1", "aclk100", GATE_IP_PERIL, 1,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200983 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100984 GATE(CLK_UART2, "uart2", "aclk100", GATE_IP_PERIL, 2,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200985 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100986 GATE(CLK_UART3, "uart3", "aclk100", GATE_IP_PERIL, 3,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200987 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100988 GATE(CLK_UART4, "uart4", "aclk100", GATE_IP_PERIL, 4,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200989 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100990 GATE(CLK_I2C0, "i2c0", "aclk100", GATE_IP_PERIL, 6,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200991 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100992 GATE(CLK_I2C1, "i2c1", "aclk100", GATE_IP_PERIL, 7,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200993 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100994 GATE(CLK_I2C2, "i2c2", "aclk100", GATE_IP_PERIL, 8,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200995 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100996 GATE(CLK_I2C3, "i2c3", "aclk100", GATE_IP_PERIL, 9,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200997 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +0100998 GATE(CLK_I2C4, "i2c4", "aclk100", GATE_IP_PERIL, 10,
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200999 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001000 GATE(CLK_I2C5, "i2c5", "aclk100", GATE_IP_PERIL, 11,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001001 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001002 GATE(CLK_I2C6, "i2c6", "aclk100", GATE_IP_PERIL, 12,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001003 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001004 GATE(CLK_I2C7, "i2c7", "aclk100", GATE_IP_PERIL, 13,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001005 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001006 GATE(CLK_I2C_HDMI, "i2c-hdmi", "aclk100", GATE_IP_PERIL, 14,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001007 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001008 GATE(CLK_SPI0, "spi0", "aclk100", GATE_IP_PERIL, 16,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001009 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001010 GATE(CLK_SPI1, "spi1", "aclk100", GATE_IP_PERIL, 17,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001011 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001012 GATE(CLK_SPI2, "spi2", "aclk100", GATE_IP_PERIL, 18,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001013 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001014 GATE(CLK_I2S1, "i2s1", "aclk100", GATE_IP_PERIL, 20,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001015 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001016 GATE(CLK_I2S2, "i2s2", "aclk100", GATE_IP_PERIL, 21,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001017 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001018 GATE(CLK_PCM1, "pcm1", "aclk100", GATE_IP_PERIL, 22,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001019 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001020 GATE(CLK_PCM2, "pcm2", "aclk100", GATE_IP_PERIL, 23,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001021 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001022 GATE(CLK_SPDIF, "spdif", "aclk100", GATE_IP_PERIL, 26,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001023 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001024 GATE(CLK_AC97, "ac97", "aclk100", GATE_IP_PERIL, 27,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001025 0, 0),
Jonghwa Lee17d3f1d2014-05-27 20:27:08 +09001026 GATE(CLK_PPMUDMC0, "ppmudmc0", "aclk133", GATE_IP_DMC, 8, 0, 0),
1027 GATE(CLK_PPMUDMC1, "ppmudmc1", "aclk133", GATE_IP_DMC, 9, 0, 0),
1028 GATE(CLK_PPMUCPU, "ppmucpu", "aclk133", GATE_IP_DMC, 10, 0, 0),
1029 GATE(CLK_PPMUACP, "ppmuacp", "aclk133", GATE_IP_DMC, 16, 0, 0),
Tomasz Figa01f7ec22014-06-24 18:08:25 +02001030
1031 GATE(CLK_OUT_LEFTBUS, "clkout_leftbus", "div_clkout_leftbus",
1032 CLKOUT_CMU_LEFTBUS, 16, CLK_SET_RATE_PARENT, 0),
1033 GATE(CLK_OUT_RIGHTBUS, "clkout_rightbus", "div_clkout_rightbus",
1034 CLKOUT_CMU_RIGHTBUS, 16, CLK_SET_RATE_PARENT, 0),
1035 GATE(CLK_OUT_TOP, "clkout_top", "div_clkout_top",
1036 CLKOUT_CMU_TOP, 16, CLK_SET_RATE_PARENT, 0),
1037 GATE(CLK_OUT_DMC, "clkout_dmc", "div_clkout_dmc",
1038 CLKOUT_CMU_DMC, 16, CLK_SET_RATE_PARENT, 0),
1039 GATE(CLK_OUT_CPU, "clkout_cpu", "div_clkout_cpu",
1040 CLKOUT_CMU_CPU, 16, CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +09001041};
1042
1043/* list of gate clocks supported in exynos4210 soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +05301044static struct samsung_gate_clock exynos4210_gate_clks[] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +01001045 GATE(CLK_TVENC, "tvenc", "aclk160", GATE_IP_TV, 2, 0, 0),
1046 GATE(CLK_G2D, "g2d", "aclk200", E4210_GATE_IP_IMAGE, 0, 0, 0),
1047 GATE(CLK_ROTATOR, "rotator", "aclk200", E4210_GATE_IP_IMAGE, 1, 0, 0),
1048 GATE(CLK_MDMA, "mdma", "aclk200", E4210_GATE_IP_IMAGE, 2, 0, 0),
1049 GATE(CLK_SMMU_G2D, "smmu_g2d", "aclk200", E4210_GATE_IP_IMAGE, 3, 0, 0),
1050 GATE(CLK_SMMU_MDMA, "smmu_mdma", "aclk200", E4210_GATE_IP_IMAGE, 5, 0,
1051 0),
Jonghwa Lee17d3f1d2014-05-27 20:27:08 +09001052 GATE(CLK_PPMUIMAGE, "ppmuimage", "aclk200", E4210_GATE_IP_IMAGE, 9, 0,
1053 0),
1054 GATE(CLK_PPMULCD1, "ppmulcd1", "aclk160", E4210_GATE_IP_LCD1, 5, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001055 GATE(CLK_PCIE_PHY, "pcie_phy", "aclk133", GATE_IP_FSYS, 2, 0, 0),
1056 GATE(CLK_SATA_PHY, "sata_phy", "aclk133", GATE_IP_FSYS, 3, 0, 0),
1057 GATE(CLK_SATA, "sata", "aclk133", GATE_IP_FSYS, 10, 0, 0),
1058 GATE(CLK_PCIE, "pcie", "aclk133", GATE_IP_FSYS, 14, 0, 0),
1059 GATE(CLK_SMMU_PCIE, "smmu_pcie", "aclk133", GATE_IP_FSYS, 18, 0, 0),
1060 GATE(CLK_MODEMIF, "modemif", "aclk100", GATE_IP_PERIL, 28, 0, 0),
1061 GATE(CLK_CHIPID, "chipid", "aclk100", E4210_GATE_IP_PERIR, 0, 0, 0),
1062 GATE(CLK_SYSREG, "sysreg", "aclk100", E4210_GATE_IP_PERIR, 0,
Sylwester Nawrocki056f3d52013-05-10 18:38:09 +02001063 CLK_IGNORE_UNUSED, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001064 GATE(CLK_HDMI_CEC, "hdmi_cec", "aclk100", E4210_GATE_IP_PERIR, 11, 0,
1065 0),
1066 GATE(CLK_SMMU_ROTATOR, "smmu_rotator", "aclk200",
Thomas Abrahame062b572013-03-09 17:02:52 +09001067 E4210_GATE_IP_IMAGE, 4, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001068 GATE(CLK_SCLK_MIPI1, "sclk_mipi1", "div_mipi_pre1",
Tomasz Figa7406ee72013-04-04 13:35:18 +09001069 E4210_SRC_MASK_LCD1, 12, CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001070 GATE(CLK_SCLK_SATA, "sclk_sata", "div_sata",
Thomas Abrahame062b572013-03-09 17:02:52 +09001071 SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001072 GATE(CLK_SCLK_MIXER, "sclk_mixer", "mout_mixer", SRC_MASK_TV, 4, 0, 0),
1073 GATE(CLK_SCLK_DAC, "sclk_dac", "mout_dac", SRC_MASK_TV, 8, 0, 0),
1074 GATE(CLK_TSADC, "tsadc", "aclk100", GATE_IP_PERIL, 15,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001075 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001076 GATE(CLK_MCT, "mct", "aclk100", E4210_GATE_IP_PERIR, 13,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001077 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001078 GATE(CLK_WDT, "watchdog", "aclk100", E4210_GATE_IP_PERIR, 14,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001079 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001080 GATE(CLK_RTC, "rtc", "aclk100", E4210_GATE_IP_PERIR, 15,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001081 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001082 GATE(CLK_KEYIF, "keyif", "aclk100", E4210_GATE_IP_PERIR, 16,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001083 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001084 GATE(CLK_SCLK_FIMD1, "sclk_fimd1", "div_fimd1", E4210_SRC_MASK_LCD1, 0,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001085 CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001086 GATE(CLK_TMU_APBIF, "tmu_apbif", "aclk100", E4210_GATE_IP_PERIR, 17, 0,
1087 0),
Thomas Abrahame062b572013-03-09 17:02:52 +09001088};
1089
1090/* list of gate clocks supported in exynos4x12 soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +05301091static struct samsung_gate_clock exynos4x12_gate_clks[] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +01001092 GATE(CLK_AUDSS, "audss", "sclk_epll", E4X12_GATE_IP_MAUDIO, 0, 0, 0),
1093 GATE(CLK_MDNIE0, "mdnie0", "aclk160", GATE_IP_LCD0, 2, 0, 0),
1094 GATE(CLK_ROTATOR, "rotator", "aclk200", E4X12_GATE_IP_IMAGE, 1, 0, 0),
Sylwester Nawrocki04bc7d92014-04-15 18:30:20 +02001095 GATE(CLK_MDMA, "mdma", "aclk200", E4X12_GATE_IP_IMAGE, 2, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001096 GATE(CLK_SMMU_MDMA, "smmu_mdma", "aclk200", E4X12_GATE_IP_IMAGE, 5, 0,
1097 0),
Jonghwa Lee17d3f1d2014-05-27 20:27:08 +09001098 GATE(CLK_PPMUIMAGE, "ppmuimage", "aclk200", E4X12_GATE_IP_IMAGE, 9, 0,
1099 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001100 GATE(CLK_MIPI_HSI, "mipi_hsi", "aclk133", GATE_IP_FSYS, 10, 0, 0),
1101 GATE(CLK_CHIPID, "chipid", "aclk100", E4X12_GATE_IP_PERIR, 0, 0, 0),
1102 GATE(CLK_SYSREG, "sysreg", "aclk100", E4X12_GATE_IP_PERIR, 1,
Sylwester Nawrocki056f3d52013-05-10 18:38:09 +02001103 CLK_IGNORE_UNUSED, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001104 GATE(CLK_HDMI_CEC, "hdmi_cec", "aclk100", E4X12_GATE_IP_PERIR, 11, 0,
1105 0),
1106 GATE(CLK_SCLK_MDNIE0, "sclk_mdnie0", "div_mdnie0",
Thomas Abrahame062b572013-03-09 17:02:52 +09001107 SRC_MASK_LCD0, 4, CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001108 GATE(CLK_SCLK_MDNIE_PWM0, "sclk_mdnie_pwm0", "div_mdnie_pwm_pre0",
Thomas Abrahame062b572013-03-09 17:02:52 +09001109 SRC_MASK_LCD0, 8, CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001110 GATE(CLK_SCLK_MIPIHSI, "sclk_mipihsi", "div_mipihsi",
Thomas Abrahame062b572013-03-09 17:02:52 +09001111 SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001112 GATE(CLK_SMMU_ROTATOR, "smmu_rotator", "aclk200",
Thomas Abrahame062b572013-03-09 17:02:52 +09001113 E4X12_GATE_IP_IMAGE, 4, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001114 GATE(CLK_MCT, "mct", "aclk100", E4X12_GATE_IP_PERIR, 13,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001115 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001116 GATE(CLK_RTC, "rtc", "aclk100", E4X12_GATE_IP_PERIR, 15,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001117 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001118 GATE(CLK_KEYIF, "keyif", "aclk100", E4X12_GATE_IP_PERIR, 16, 0, 0),
Tomasz Figaa37c82a2014-06-24 15:57:12 +02001119 GATE(CLK_PWM_ISP_SCLK, "pwm_isp_sclk", "div_pwm_isp",
Andrzej Hajda15547012013-04-04 13:33:22 +09001120 E4X12_GATE_IP_ISP, 0, 0, 0),
Tomasz Figaa37c82a2014-06-24 15:57:12 +02001121 GATE(CLK_SPI0_ISP_SCLK, "spi0_isp_sclk", "div_spi0_isp_pre",
Andrzej Hajda15547012013-04-04 13:33:22 +09001122 E4X12_GATE_IP_ISP, 1, 0, 0),
Tomasz Figaa37c82a2014-06-24 15:57:12 +02001123 GATE(CLK_SPI1_ISP_SCLK, "spi1_isp_sclk", "div_spi1_isp_pre",
Andrzej Hajda15547012013-04-04 13:33:22 +09001124 E4X12_GATE_IP_ISP, 2, 0, 0),
Tomasz Figaa37c82a2014-06-24 15:57:12 +02001125 GATE(CLK_UART_ISP_SCLK, "uart_isp_sclk", "div_uart_isp",
Andrzej Hajda15547012013-04-04 13:33:22 +09001126 E4X12_GATE_IP_ISP, 3, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001127 GATE(CLK_WDT, "watchdog", "aclk100", E4X12_GATE_IP_PERIR, 14, 0, 0),
1128 GATE(CLK_PCM0, "pcm0", "aclk100", E4X12_GATE_IP_MAUDIO, 2,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001129 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001130 GATE(CLK_I2S0, "i2s0", "aclk100", E4X12_GATE_IP_MAUDIO, 3,
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001131 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001132 GATE(CLK_FIMC_ISP, "isp", "aclk200", E4X12_GATE_ISP0, 0,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001133 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001134 GATE(CLK_FIMC_DRC, "drc", "aclk200", E4X12_GATE_ISP0, 1,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001135 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001136 GATE(CLK_FIMC_FD, "fd", "aclk200", E4X12_GATE_ISP0, 2,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001137 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001138 GATE(CLK_FIMC_LITE0, "lite0", "aclk200", E4X12_GATE_ISP0, 3,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001139 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001140 GATE(CLK_FIMC_LITE1, "lite1", "aclk200", E4X12_GATE_ISP0, 4,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001141 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001142 GATE(CLK_MCUISP, "mcuisp", "aclk200", E4X12_GATE_ISP0, 5,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001143 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001144 GATE(CLK_GICISP, "gicisp", "aclk200", E4X12_GATE_ISP0, 7,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001145 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001146 GATE(CLK_SMMU_ISP, "smmu_isp", "aclk200", E4X12_GATE_ISP0, 8,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001147 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001148 GATE(CLK_SMMU_DRC, "smmu_drc", "aclk200", E4X12_GATE_ISP0, 9,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001149 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001150 GATE(CLK_SMMU_FD, "smmu_fd", "aclk200", E4X12_GATE_ISP0, 10,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001151 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001152 GATE(CLK_SMMU_LITE0, "smmu_lite0", "aclk200", E4X12_GATE_ISP0, 11,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001153 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001154 GATE(CLK_SMMU_LITE1, "smmu_lite1", "aclk200", E4X12_GATE_ISP0, 12,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001155 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001156 GATE(CLK_PPMUISPMX, "ppmuispmx", "aclk200", E4X12_GATE_ISP0, 20,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001157 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001158 GATE(CLK_PPMUISPX, "ppmuispx", "aclk200", E4X12_GATE_ISP0, 21,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001159 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001160 GATE(CLK_MCUCTL_ISP, "mcuctl_isp", "aclk200", E4X12_GATE_ISP0, 23,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001161 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001162 GATE(CLK_MPWM_ISP, "mpwm_isp", "aclk200", E4X12_GATE_ISP0, 24,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001163 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001164 GATE(CLK_I2C0_ISP, "i2c0_isp", "aclk200", E4X12_GATE_ISP0, 25,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001165 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001166 GATE(CLK_I2C1_ISP, "i2c1_isp", "aclk200", E4X12_GATE_ISP0, 26,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001167 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001168 GATE(CLK_MTCADC_ISP, "mtcadc_isp", "aclk200", E4X12_GATE_ISP0, 27,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001169 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001170 GATE(CLK_PWM_ISP, "pwm_isp", "aclk200", E4X12_GATE_ISP0, 28,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001171 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001172 GATE(CLK_WDT_ISP, "wdt_isp", "aclk200", E4X12_GATE_ISP0, 30,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001173 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001174 GATE(CLK_UART_ISP, "uart_isp", "aclk200", E4X12_GATE_ISP0, 31,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001175 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001176 GATE(CLK_ASYNCAXIM, "asyncaxim", "aclk200", E4X12_GATE_ISP1, 0,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001177 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001178 GATE(CLK_SMMU_ISPCX, "smmu_ispcx", "aclk200", E4X12_GATE_ISP1, 4,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001179 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001180 GATE(CLK_SPI0_ISP, "spi0_isp", "aclk200", E4X12_GATE_ISP1, 12,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001181 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001182 GATE(CLK_SPI1_ISP, "spi1_isp", "aclk200", E4X12_GATE_ISP1, 13,
Sylwester Nawrockia701fe32013-07-25 23:07:05 +02001183 CLK_IGNORE_UNUSED | CLK_GET_RATE_NOCACHE, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001184 GATE(CLK_G2D, "g2d", "aclk200", GATE_IP_DMC, 23, 0, 0),
Marek Szyprowskic1425432014-09-16 13:54:31 +02001185 GATE(CLK_SMMU_G2D, "smmu_g2d", "aclk200", GATE_IP_DMC, 24, 0, 0),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001186 GATE(CLK_TMU_APBIF, "tmu_apbif", "aclk100", E4X12_GATE_IP_PERIR, 17, 0,
1187 0),
Thomas Abrahame062b572013-03-09 17:02:52 +09001188};
1189
Tomasz Figae6c3e732013-08-26 19:08:59 +02001190static struct samsung_clock_alias exynos4_aliases[] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +01001191 ALIAS(CLK_MOUT_CORE, NULL, "moutcore"),
1192 ALIAS(CLK_ARM_CLK, NULL, "armclk"),
1193 ALIAS(CLK_SCLK_APLL, NULL, "mout_apll"),
Tomasz Figae6c3e732013-08-26 19:08:59 +02001194};
1195
1196static struct samsung_clock_alias exynos4210_aliases[] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +01001197 ALIAS(CLK_SCLK_MPLL, NULL, "mout_mpll"),
Tomasz Figae6c3e732013-08-26 19:08:59 +02001198};
1199
1200static struct samsung_clock_alias exynos4x12_aliases[] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +01001201 ALIAS(CLK_MOUT_MPLL_USER_C, NULL, "mout_mpll"),
Thomas Abrahame062b572013-03-09 17:02:52 +09001202};
1203
Thomas Abrahame062b572013-03-09 17:02:52 +09001204/*
1205 * The parent of the fin_pll clock is selected by the XOM[0] bit. This bit
1206 * resides in chipid register space, outside of the clock controller memory
1207 * mapped space. So to determine the parent of fin_pll clock, the chipid
1208 * controller is first remapped and the value of XOM[0] bit is read to
1209 * determine the parent clock.
1210 */
Arnd Bergmann25e56eb2013-04-10 11:31:44 +02001211static unsigned long exynos4_get_xom(void)
Thomas Abrahame062b572013-03-09 17:02:52 +09001212{
Arnd Bergmann25e56eb2013-04-10 11:31:44 +02001213 unsigned long xom = 0;
1214 void __iomem *chipid_base;
Thomas Abrahame062b572013-03-09 17:02:52 +09001215 struct device_node *np;
Thomas Abrahame062b572013-03-09 17:02:52 +09001216
1217 np = of_find_compatible_node(NULL, NULL, "samsung,exynos4210-chipid");
Arnd Bergmann25e56eb2013-04-10 11:31:44 +02001218 if (np) {
Thomas Abrahame062b572013-03-09 17:02:52 +09001219 chipid_base = of_iomap(np, 0);
1220
Arnd Bergmann25e56eb2013-04-10 11:31:44 +02001221 if (chipid_base)
1222 xom = readl(chipid_base + 8);
1223
1224 iounmap(chipid_base);
1225 }
1226
1227 return xom;
1228}
1229
Rahul Sharma976face2014-03-12 20:26:44 +05301230static void __init exynos4_clk_register_finpll(struct samsung_clk_provider *ctx)
Arnd Bergmann25e56eb2013-04-10 11:31:44 +02001231{
1232 struct samsung_fixed_rate_clock fclk;
1233 struct clk *clk;
1234 unsigned long finpll_f = 24000000;
1235 char *parent_name;
Tomasz Figa442f4942014-02-14 08:16:00 +09001236 unsigned int xom = exynos4_get_xom();
Arnd Bergmann25e56eb2013-04-10 11:31:44 +02001237
1238 parent_name = xom & 1 ? "xusbxti" : "xxti";
1239 clk = clk_get(NULL, parent_name);
1240 if (IS_ERR(clk)) {
1241 pr_err("%s: failed to lookup parent clock %s, assuming "
1242 "fin_pll clock frequency is 24MHz\n", __func__,
1243 parent_name);
Thomas Abrahame062b572013-03-09 17:02:52 +09001244 } else {
Arnd Bergmann25e56eb2013-04-10 11:31:44 +02001245 finpll_f = clk_get_rate(clk);
Thomas Abrahame062b572013-03-09 17:02:52 +09001246 }
1247
Andrzej Hajda2d738232014-01-07 15:47:31 +01001248 fclk.id = CLK_FIN_PLL;
Thomas Abrahame062b572013-03-09 17:02:52 +09001249 fclk.name = "fin_pll";
1250 fclk.parent_name = NULL;
1251 fclk.flags = CLK_IS_ROOT;
1252 fclk.fixed_rate = finpll_f;
Rahul Sharma976face2014-03-12 20:26:44 +05301253 samsung_clk_register_fixed_rate(ctx, &fclk, 1);
Thomas Abrahame062b572013-03-09 17:02:52 +09001254
Thomas Abrahame062b572013-03-09 17:02:52 +09001255}
1256
Krzysztof Kozlowski305cfab2014-06-26 14:00:06 +02001257static const struct of_device_id ext_clk_match[] __initconst = {
Thomas Abrahame062b572013-03-09 17:02:52 +09001258 { .compatible = "samsung,clock-xxti", .data = (void *)0, },
1259 { .compatible = "samsung,clock-xusbxti", .data = (void *)1, },
1260 {},
1261};
1262
Tomasz Figa5fadfc72013-08-26 19:09:09 +02001263/* PLLs PMS values */
1264static struct samsung_pll_rate_table exynos4210_apll_rates[] __initdata = {
1265 PLL_45XX_RATE(1200000000, 150, 3, 1, 28),
1266 PLL_45XX_RATE(1000000000, 250, 6, 1, 28),
1267 PLL_45XX_RATE( 800000000, 200, 6, 1, 28),
1268 PLL_45XX_RATE( 666857142, 389, 14, 1, 13),
1269 PLL_45XX_RATE( 600000000, 100, 4, 1, 13),
1270 PLL_45XX_RATE( 533000000, 533, 24, 1, 5),
1271 PLL_45XX_RATE( 500000000, 250, 6, 2, 28),
1272 PLL_45XX_RATE( 400000000, 200, 6, 2, 28),
1273 PLL_45XX_RATE( 200000000, 200, 6, 3, 28),
1274 { /* sentinel */ }
1275};
Thomas Abrahame062b572013-03-09 17:02:52 +09001276
Tomasz Figa5fadfc72013-08-26 19:09:09 +02001277static struct samsung_pll_rate_table exynos4210_epll_rates[] __initdata = {
1278 PLL_4600_RATE(192000000, 48, 3, 1, 0, 0),
1279 PLL_4600_RATE(180633605, 45, 3, 1, 10381, 0),
1280 PLL_4600_RATE(180000000, 45, 3, 1, 0, 0),
1281 PLL_4600_RATE( 73727996, 73, 3, 3, 47710, 1),
1282 PLL_4600_RATE( 67737602, 90, 4, 3, 20762, 1),
1283 PLL_4600_RATE( 49151992, 49, 3, 3, 9961, 0),
1284 PLL_4600_RATE( 45158401, 45, 3, 3, 10381, 0),
1285 { /* sentinel */ }
1286};
1287
1288static struct samsung_pll_rate_table exynos4210_vpll_rates[] __initdata = {
1289 PLL_4650_RATE(360000000, 44, 3, 0, 1024, 0, 14, 0),
1290 PLL_4650_RATE(324000000, 53, 2, 1, 1024, 1, 1, 1),
1291 PLL_4650_RATE(259617187, 63, 3, 1, 1950, 0, 20, 1),
1292 PLL_4650_RATE(110000000, 53, 3, 2, 2048, 0, 17, 0),
1293 PLL_4650_RATE( 55360351, 53, 3, 3, 2417, 0, 17, 0),
1294 { /* sentinel */ }
1295};
1296
Tomasz Figaefb19a82013-08-26 19:09:10 +02001297static struct samsung_pll_rate_table exynos4x12_apll_rates[] __initdata = {
1298 PLL_35XX_RATE(1500000000, 250, 4, 0),
1299 PLL_35XX_RATE(1400000000, 175, 3, 0),
1300 PLL_35XX_RATE(1300000000, 325, 6, 0),
1301 PLL_35XX_RATE(1200000000, 200, 4, 0),
1302 PLL_35XX_RATE(1100000000, 275, 6, 0),
1303 PLL_35XX_RATE(1000000000, 125, 3, 0),
1304 PLL_35XX_RATE( 900000000, 150, 4, 0),
1305 PLL_35XX_RATE( 800000000, 100, 3, 0),
1306 PLL_35XX_RATE( 700000000, 175, 3, 1),
1307 PLL_35XX_RATE( 600000000, 200, 4, 1),
1308 PLL_35XX_RATE( 500000000, 125, 3, 1),
1309 PLL_35XX_RATE( 400000000, 100, 3, 1),
1310 PLL_35XX_RATE( 300000000, 200, 4, 2),
1311 PLL_35XX_RATE( 200000000, 100, 3, 2),
1312 { /* sentinel */ }
1313};
1314
1315static struct samsung_pll_rate_table exynos4x12_epll_rates[] __initdata = {
1316 PLL_36XX_RATE(192000000, 48, 3, 1, 0),
1317 PLL_36XX_RATE(180633605, 45, 3, 1, 10381),
1318 PLL_36XX_RATE(180000000, 45, 3, 1, 0),
1319 PLL_36XX_RATE( 73727996, 73, 3, 3, 47710),
1320 PLL_36XX_RATE( 67737602, 90, 4, 3, 20762),
1321 PLL_36XX_RATE( 49151992, 49, 3, 3, 9961),
1322 PLL_36XX_RATE( 45158401, 45, 3, 3, 10381),
1323 { /* sentinel */ }
1324};
1325
1326static struct samsung_pll_rate_table exynos4x12_vpll_rates[] __initdata = {
1327 PLL_36XX_RATE(533000000, 133, 3, 1, 16384),
1328 PLL_36XX_RATE(440000000, 110, 3, 1, 0),
1329 PLL_36XX_RATE(350000000, 175, 3, 2, 0),
1330 PLL_36XX_RATE(266000000, 133, 3, 2, 0),
1331 PLL_36XX_RATE(160000000, 160, 3, 3, 0),
1332 PLL_36XX_RATE(106031250, 53, 3, 2, 1024),
1333 PLL_36XX_RATE( 53015625, 53, 3, 3, 1024),
1334 { /* sentinel */ }
1335};
1336
Tomasz Figac50d11f2013-08-26 19:09:06 +02001337static struct samsung_pll_clock exynos4210_plls[nr_plls] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +01001338 [apll] = PLL_A(pll_4508, CLK_FOUT_APLL, "fout_apll", "fin_pll",
1339 APLL_LOCK, APLL_CON0, "fout_apll", NULL),
1340 [mpll] = PLL_A(pll_4508, CLK_FOUT_MPLL, "fout_mpll", "fin_pll",
Tomasz Figa52b06012013-08-26 19:09:04 +02001341 E4210_MPLL_LOCK, E4210_MPLL_CON0, "fout_mpll", NULL),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001342 [epll] = PLL_A(pll_4600, CLK_FOUT_EPLL, "fout_epll", "fin_pll",
1343 EPLL_LOCK, EPLL_CON0, "fout_epll", NULL),
1344 [vpll] = PLL_A(pll_4650c, CLK_FOUT_VPLL, "fout_vpll", "mout_vpllsrc",
Tomasz Figac50d11f2013-08-26 19:09:06 +02001345 VPLL_LOCK, VPLL_CON0, "fout_vpll", NULL),
Tomasz Figa52b06012013-08-26 19:09:04 +02001346};
1347
Tomasz Figac6415962013-08-26 19:09:03 +02001348static struct samsung_pll_clock exynos4x12_plls[nr_plls] __initdata = {
Andrzej Hajda2d738232014-01-07 15:47:31 +01001349 [apll] = PLL(pll_35xx, CLK_FOUT_APLL, "fout_apll", "fin_pll",
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001350 APLL_LOCK, APLL_CON0, NULL),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001351 [mpll] = PLL(pll_35xx, CLK_FOUT_MPLL, "fout_mpll", "fin_pll",
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001352 E4X12_MPLL_LOCK, E4X12_MPLL_CON0, NULL),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001353 [epll] = PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll",
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001354 EPLL_LOCK, EPLL_CON0, NULL),
Andrzej Hajda2d738232014-01-07 15:47:31 +01001355 [vpll] = PLL(pll_36xx, CLK_FOUT_VPLL, "fout_vpll", "fin_pll",
Tomasz Figaa11a2f82013-08-26 19:09:01 +02001356 VPLL_LOCK, VPLL_CON0, NULL),
Yadwinder Singh Brar160641e2013-06-11 15:01:09 +05301357};
1358
Bartlomiej Zolnierkiewicz3a9e9cb2015-03-27 17:27:10 +01001359static void __init exynos4x12_core_down_clock(void)
Krzysztof Kozlowski42773b22014-07-18 16:36:32 +02001360{
1361 unsigned int tmp;
1362
1363 /*
1364 * Enable arm clock down (in idle) and set arm divider
1365 * ratios in WFI/WFE state.
1366 */
1367 tmp = (PWR_CTRL1_CORE2_DOWN_RATIO(7) | PWR_CTRL1_CORE1_DOWN_RATIO(7) |
1368 PWR_CTRL1_DIV2_DOWN_EN | PWR_CTRL1_DIV1_DOWN_EN |
1369 PWR_CTRL1_USE_CORE1_WFE | PWR_CTRL1_USE_CORE0_WFE |
1370 PWR_CTRL1_USE_CORE1_WFI | PWR_CTRL1_USE_CORE0_WFI);
1371 /* On Exynos4412 enable it also on core 2 and 3 */
1372 if (num_possible_cpus() == 4)
1373 tmp |= PWR_CTRL1_USE_CORE3_WFE | PWR_CTRL1_USE_CORE2_WFE |
1374 PWR_CTRL1_USE_CORE3_WFI | PWR_CTRL1_USE_CORE2_WFI;
1375 __raw_writel(tmp, reg_base + PWR_CTRL1);
1376
1377 /*
Bartlomiej Zolnierkiewicz3a9e9cb2015-03-27 17:27:10 +01001378 * Disable the clock up feature in case it was enabled by bootloader.
Krzysztof Kozlowski42773b22014-07-18 16:36:32 +02001379 */
Bartlomiej Zolnierkiewicz3a9e9cb2015-03-27 17:27:10 +01001380 __raw_writel(0x0, reg_base + E4X12_PWR_CTRL2);
Krzysztof Kozlowski42773b22014-07-18 16:36:32 +02001381}
1382
Thomas Abraham6ae5a0b2015-04-03 18:43:46 +02001383#define E4210_CPU_DIV0(apll, pclk_dbg, atb, periph, corem1, corem0) \
1384 (((apll) << 24) | ((pclk_dbg) << 20) | ((atb) << 16) | \
1385 ((periph) << 12) | ((corem1) << 8) | ((corem0) << 4))
1386#define E4210_CPU_DIV1(hpm, copy) \
1387 (((hpm) << 4) | ((copy) << 0))
1388
1389static const struct exynos_cpuclk_cfg_data e4210_armclk_d[] __initconst = {
1390 { 1200000, E4210_CPU_DIV0(7, 1, 4, 3, 7, 3), E4210_CPU_DIV1(0, 5), },
1391 { 1000000, E4210_CPU_DIV0(7, 1, 4, 3, 7, 3), E4210_CPU_DIV1(0, 4), },
1392 { 800000, E4210_CPU_DIV0(7, 1, 3, 3, 7, 3), E4210_CPU_DIV1(0, 3), },
1393 { 500000, E4210_CPU_DIV0(7, 1, 3, 3, 7, 3), E4210_CPU_DIV1(0, 3), },
1394 { 400000, E4210_CPU_DIV0(7, 1, 3, 3, 7, 3), E4210_CPU_DIV1(0, 3), },
1395 { 200000, E4210_CPU_DIV0(0, 1, 1, 1, 3, 1), E4210_CPU_DIV1(0, 3), },
1396 { 0 },
1397};
1398
Thomas Abrahame062b572013-03-09 17:02:52 +09001399/* register exynos4 clocks */
Sachin Kamatd75f3062013-07-18 15:31:17 +05301400static void __init exynos4_clk_init(struct device_node *np,
Tomasz Figab7b647b2014-02-14 08:16:00 +09001401 enum exynos4_soc soc)
Thomas Abrahame062b572013-03-09 17:02:52 +09001402{
Rahul Sharma976face2014-03-12 20:26:44 +05301403 struct samsung_clk_provider *ctx;
Tomasz Figab7b647b2014-02-14 08:16:00 +09001404 exynos4_soc = soc;
Tomasz Figa442f4942014-02-14 08:16:00 +09001405
Tomasz Figa336c18b2013-08-26 19:09:02 +02001406 reg_base = of_iomap(np, 0);
1407 if (!reg_base)
1408 panic("%s: failed to map registers\n", __func__);
Thomas Abrahame062b572013-03-09 17:02:52 +09001409
Rahul Sharma976face2014-03-12 20:26:44 +05301410 ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS);
1411 if (!ctx)
1412 panic("%s: unable to allocate context.\n", __func__);
Thomas Abrahame062b572013-03-09 17:02:52 +09001413
Rahul Sharma976face2014-03-12 20:26:44 +05301414 samsung_clk_of_register_fixed_ext(ctx, exynos4_fixed_rate_ext_clks,
Thomas Abrahame062b572013-03-09 17:02:52 +09001415 ARRAY_SIZE(exynos4_fixed_rate_ext_clks),
1416 ext_clk_match);
1417
Rahul Sharma976face2014-03-12 20:26:44 +05301418 exynos4_clk_register_finpll(ctx);
Thomas Abrahame062b572013-03-09 17:02:52 +09001419
1420 if (exynos4_soc == EXYNOS4210) {
Rahul Sharma976face2014-03-12 20:26:44 +05301421 samsung_clk_register_mux(ctx, exynos4210_mux_early,
Tomasz Figa4f7641f2013-08-26 19:09:08 +02001422 ARRAY_SIZE(exynos4210_mux_early));
Thomas Abrahame062b572013-03-09 17:02:52 +09001423
Tomasz Figa5fadfc72013-08-26 19:09:09 +02001424 if (_get_rate("fin_pll") == 24000000) {
1425 exynos4210_plls[apll].rate_table =
1426 exynos4210_apll_rates;
1427 exynos4210_plls[epll].rate_table =
1428 exynos4210_epll_rates;
1429 }
1430
1431 if (_get_rate("mout_vpllsrc") == 24000000)
1432 exynos4210_plls[vpll].rate_table =
1433 exynos4210_vpll_rates;
1434
Rahul Sharma976face2014-03-12 20:26:44 +05301435 samsung_clk_register_pll(ctx, exynos4210_plls,
Tomasz Figa52b06012013-08-26 19:09:04 +02001436 ARRAY_SIZE(exynos4210_plls), reg_base);
Yadwinder Singh Brar160641e2013-06-11 15:01:09 +05301437 } else {
Tomasz Figaefb19a82013-08-26 19:09:10 +02001438 if (_get_rate("fin_pll") == 24000000) {
1439 exynos4x12_plls[apll].rate_table =
1440 exynos4x12_apll_rates;
1441 exynos4x12_plls[epll].rate_table =
1442 exynos4x12_epll_rates;
1443 exynos4x12_plls[vpll].rate_table =
1444 exynos4x12_vpll_rates;
1445 }
1446
Rahul Sharma976face2014-03-12 20:26:44 +05301447 samsung_clk_register_pll(ctx, exynos4x12_plls,
Tomasz Figac6415962013-08-26 19:09:03 +02001448 ARRAY_SIZE(exynos4x12_plls), reg_base);
Yadwinder Singh Brar160641e2013-06-11 15:01:09 +05301449 }
Thomas Abrahame062b572013-03-09 17:02:52 +09001450
Rahul Sharma976face2014-03-12 20:26:44 +05301451 samsung_clk_register_fixed_rate(ctx, exynos4_fixed_rate_clks,
Thomas Abrahame062b572013-03-09 17:02:52 +09001452 ARRAY_SIZE(exynos4_fixed_rate_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301453 samsung_clk_register_mux(ctx, exynos4_mux_clks,
Thomas Abrahame062b572013-03-09 17:02:52 +09001454 ARRAY_SIZE(exynos4_mux_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301455 samsung_clk_register_div(ctx, exynos4_div_clks,
Thomas Abrahame062b572013-03-09 17:02:52 +09001456 ARRAY_SIZE(exynos4_div_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301457 samsung_clk_register_gate(ctx, exynos4_gate_clks,
Thomas Abrahame062b572013-03-09 17:02:52 +09001458 ARRAY_SIZE(exynos4_gate_clks));
Tomasz Figa01f7ec22014-06-24 18:08:25 +02001459 samsung_clk_register_fixed_factor(ctx, exynos4_fixed_factor_clks,
1460 ARRAY_SIZE(exynos4_fixed_factor_clks));
Thomas Abrahame062b572013-03-09 17:02:52 +09001461
1462 if (exynos4_soc == EXYNOS4210) {
Rahul Sharma976face2014-03-12 20:26:44 +05301463 samsung_clk_register_fixed_rate(ctx, exynos4210_fixed_rate_clks,
Thomas Abrahame062b572013-03-09 17:02:52 +09001464 ARRAY_SIZE(exynos4210_fixed_rate_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301465 samsung_clk_register_mux(ctx, exynos4210_mux_clks,
Thomas Abrahame062b572013-03-09 17:02:52 +09001466 ARRAY_SIZE(exynos4210_mux_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301467 samsung_clk_register_div(ctx, exynos4210_div_clks,
Thomas Abrahame062b572013-03-09 17:02:52 +09001468 ARRAY_SIZE(exynos4210_div_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301469 samsung_clk_register_gate(ctx, exynos4210_gate_clks,
Thomas Abrahame062b572013-03-09 17:02:52 +09001470 ARRAY_SIZE(exynos4210_gate_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301471 samsung_clk_register_alias(ctx, exynos4210_aliases,
Tomasz Figae6c3e732013-08-26 19:08:59 +02001472 ARRAY_SIZE(exynos4210_aliases));
Tomasz Figa01f7ec22014-06-24 18:08:25 +02001473 samsung_clk_register_fixed_factor(ctx,
1474 exynos4210_fixed_factor_clks,
1475 ARRAY_SIZE(exynos4210_fixed_factor_clks));
Thomas Abraham6ae5a0b2015-04-03 18:43:46 +02001476 exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
1477 mout_core_p4210[0], mout_core_p4210[1], 0x14200,
1478 e4210_armclk_d, ARRAY_SIZE(e4210_armclk_d),
1479 CLK_CPU_NEEDS_DEBUG_ALT_DIV | CLK_CPU_HAS_DIV1);
Thomas Abrahame062b572013-03-09 17:02:52 +09001480 } else {
Rahul Sharma976face2014-03-12 20:26:44 +05301481 samsung_clk_register_mux(ctx, exynos4x12_mux_clks,
Thomas Abrahame062b572013-03-09 17:02:52 +09001482 ARRAY_SIZE(exynos4x12_mux_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301483 samsung_clk_register_div(ctx, exynos4x12_div_clks,
Thomas Abrahame062b572013-03-09 17:02:52 +09001484 ARRAY_SIZE(exynos4x12_div_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301485 samsung_clk_register_gate(ctx, exynos4x12_gate_clks,
Thomas Abrahame062b572013-03-09 17:02:52 +09001486 ARRAY_SIZE(exynos4x12_gate_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301487 samsung_clk_register_alias(ctx, exynos4x12_aliases,
Tomasz Figae6c3e732013-08-26 19:08:59 +02001488 ARRAY_SIZE(exynos4x12_aliases));
Tomasz Figa01f7ec22014-06-24 18:08:25 +02001489 samsung_clk_register_fixed_factor(ctx,
1490 exynos4x12_fixed_factor_clks,
1491 ARRAY_SIZE(exynos4x12_fixed_factor_clks));
Thomas Abrahame062b572013-03-09 17:02:52 +09001492 }
1493
Rahul Sharma976face2014-03-12 20:26:44 +05301494 samsung_clk_register_alias(ctx, exynos4_aliases,
Tomasz Figae6c3e732013-08-26 19:08:59 +02001495 ARRAY_SIZE(exynos4_aliases));
1496
Bartlomiej Zolnierkiewicz3a9e9cb2015-03-27 17:27:10 +01001497 if (soc == EXYNOS4X12)
1498 exynos4x12_core_down_clock();
Tomasz Figab7b647b2014-02-14 08:16:00 +09001499 exynos4_clk_sleep_init();
1500
Sylwester Nawrockid5e136a2014-06-18 17:46:52 +02001501 samsung_clk_of_add_provider(np, ctx);
1502
Thomas Abrahame062b572013-03-09 17:02:52 +09001503 pr_info("%s clocks: sclk_apll = %ld, sclk_mpll = %ld\n"
1504 "\tsclk_epll = %ld, sclk_vpll = %ld, arm_clk = %ld\n",
1505 exynos4_soc == EXYNOS4210 ? "Exynos4210" : "Exynos4x12",
Tomasz Figa3a647892013-08-26 19:09:00 +02001506 _get_rate("sclk_apll"), _get_rate("sclk_mpll"),
Thomas Abrahame062b572013-03-09 17:02:52 +09001507 _get_rate("sclk_epll"), _get_rate("sclk_vpll"),
Thomas Abrahamfa0111b2014-07-30 13:25:32 +05301508 _get_rate("div_core2"));
Thomas Abrahame062b572013-03-09 17:02:52 +09001509}
Arnd Bergmann25e56eb2013-04-10 11:31:44 +02001510
1511
1512static void __init exynos4210_clk_init(struct device_node *np)
1513{
Tomasz Figa442f4942014-02-14 08:16:00 +09001514 exynos4_clk_init(np, EXYNOS4210);
Arnd Bergmann25e56eb2013-04-10 11:31:44 +02001515}
1516CLK_OF_DECLARE(exynos4210_clk, "samsung,exynos4210-clock", exynos4210_clk_init);
1517
1518static void __init exynos4412_clk_init(struct device_node *np)
1519{
Tomasz Figa442f4942014-02-14 08:16:00 +09001520 exynos4_clk_init(np, EXYNOS4X12);
Arnd Bergmann25e56eb2013-04-10 11:31:44 +02001521}
1522CLK_OF_DECLARE(exynos4412_clk, "samsung,exynos4412-clock", exynos4412_clk_init);