blob: 1b926df99c4b2a5c8929f28b180a36aaba9ee5a0 [file] [log] [blame]
Colin Cross1cea7322010-02-21 17:46:23 -08001/*
2 * linux/arch/arm/mach-tegra/platsmp.c
3 *
4 * Copyright (C) 2002 ARM Ltd.
5 * All Rights Reserved
6 *
7 * Copyright (C) 2009 Palm
8 * All Rights Reserved
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14#include <linux/init.h>
15#include <linux/errno.h>
16#include <linux/delay.h>
17#include <linux/device.h>
18#include <linux/jiffies.h>
19#include <linux/smp.h>
20#include <linux/io.h>
21
22#include <asm/cacheflush.h>
Russell King0f7b3322011-04-03 13:01:30 +010023#include <asm/hardware/gic.h>
Colin Cross1cea7322010-02-21 17:46:23 -080024#include <asm/mach-types.h>
Colin Cross1cea7322010-02-21 17:46:23 -080025#include <asm/smp_scu.h>
26
Peter De Schrijver86e51a22012-02-10 01:47:50 +020027#include <mach/powergate.h>
Colin Cross1cea7322010-02-21 17:46:23 -080028
Peter De Schrijverb36ab972012-02-10 01:47:45 +020029#include "fuse.h"
30#include "flowctrl.h"
31#include "reset.h"
Joseph Lobb603272012-08-16 17:31:49 +080032#include "tegra_cpu_car.h"
Peter De Schrijverb36ab972012-02-10 01:47:45 +020033
Marc Zyngiera1725732011-09-08 13:15:22 +010034#include "common.h"
Stephen Warren2be39c02012-10-04 14:24:09 -060035#include "iomap.h"
Marc Zyngiera1725732011-09-08 13:15:22 +010036
Colin Cross1cea7322010-02-21 17:46:23 -080037extern void tegra_secondary_startup(void);
38
Colin Cross1cea7322010-02-21 17:46:23 -080039static void __iomem *scu_base = IO_ADDRESS(TEGRA_ARM_PERIF_BASE);
40
41#define EVP_CPU_RESET_VECTOR \
42 (IO_ADDRESS(TEGRA_EXCEPTION_VECTORS_BASE) + 0x100)
Peter De Schrijverb36ab972012-02-10 01:47:45 +020043
Marc Zyngiera1725732011-09-08 13:15:22 +010044static void __cpuinit tegra_secondary_init(unsigned int cpu)
Colin Cross1cea7322010-02-21 17:46:23 -080045{
Colin Cross1cea7322010-02-21 17:46:23 -080046 /*
47 * if any interrupts are already enabled for the primary
48 * core (e.g. timer irq), then they will not have been enabled
49 * for us: do so
50 */
Russell King38489532010-12-04 16:01:03 +000051 gic_secondary_init(0);
Colin Cross1cea7322010-02-21 17:46:23 -080052
Peter De Schrijverb36ab972012-02-10 01:47:45 +020053}
54
55static int tegra20_power_up_cpu(unsigned int cpu)
56{
Peter De Schrijverb36ab972012-02-10 01:47:45 +020057 /* Enable the CPU clock. */
Joseph Lobb603272012-08-16 17:31:49 +080058 tegra_enable_cpu_clock(cpu);
Peter De Schrijverb36ab972012-02-10 01:47:45 +020059
60 /* Clear flow controller CSR. */
61 flowctrl_write_cpu_csr(cpu, 0);
62
63 return 0;
Colin Cross1cea7322010-02-21 17:46:23 -080064}
65
Peter De Schrijver86e51a22012-02-10 01:47:50 +020066static int tegra30_power_up_cpu(unsigned int cpu)
67{
Peter De Schrijver86e51a22012-02-10 01:47:50 +020068 int ret, pwrgateid;
69 unsigned long timeout;
70
71 pwrgateid = tegra_cpu_powergate_id(cpu);
72 if (pwrgateid < 0)
73 return pwrgateid;
74
75 /* If this is the first boot, toggle powergates directly. */
76 if (!tegra_powergate_is_powered(pwrgateid)) {
77 ret = tegra_powergate_power_on(pwrgateid);
78 if (ret)
79 return ret;
80
81 /* Wait for the power to come up. */
82 timeout = jiffies + 10*HZ;
83 while (tegra_powergate_is_powered(pwrgateid)) {
84 if (time_after(jiffies, timeout))
85 return -ETIMEDOUT;
86 udelay(10);
87 }
88 }
89
90 /* CPU partition is powered. Enable the CPU clock. */
Joseph Lobb603272012-08-16 17:31:49 +080091 tegra_enable_cpu_clock(cpu);
Peter De Schrijver86e51a22012-02-10 01:47:50 +020092 udelay(10);
93
94 /* Remove I/O clamps. */
95 ret = tegra_powergate_remove_clamping(pwrgateid);
96 udelay(10);
97
98 /* Clear flow controller CSR. */
99 flowctrl_write_cpu_csr(cpu, 0);
100
101 return 0;
102}
103
Marc Zyngiera1725732011-09-08 13:15:22 +0100104static int __cpuinit tegra_boot_secondary(unsigned int cpu, struct task_struct *idle)
Colin Cross1cea7322010-02-21 17:46:23 -0800105{
Peter De Schrijverb36ab972012-02-10 01:47:45 +0200106 int status;
107
Peter De Schrijver86e51a22012-02-10 01:47:50 +0200108 /*
109 * Force the CPU into reset. The CPU must remain in reset when the
Peter De Schrijverb36ab972012-02-10 01:47:45 +0200110 * flow controller state is cleared (which will cause the flow
111 * controller to stop driving reset if the CPU has been power-gated
112 * via the flow controller). This will have no effect on first boot
113 * of the CPU since it should already be in reset.
114 */
Joseph Lobb603272012-08-16 17:31:49 +0800115 tegra_put_cpu_in_reset(cpu);
Colin Cross1cea7322010-02-21 17:46:23 -0800116
117 /*
Peter De Schrijverb36ab972012-02-10 01:47:45 +0200118 * Unhalt the CPU. If the flow controller was used to power-gate the
119 * CPU this will cause the flow controller to stop driving reset.
120 * The CPU will remain in reset because the clock and reset block
121 * is now driving reset.
Colin Cross1cea7322010-02-21 17:46:23 -0800122 */
Peter De Schrijverb36ab972012-02-10 01:47:45 +0200123 flowctrl_write_cpu_halt(cpu, 0);
Colin Cross1cea7322010-02-21 17:46:23 -0800124
Peter De Schrijverb36ab972012-02-10 01:47:45 +0200125 switch (tegra_chip_id) {
126 case TEGRA20:
127 status = tegra20_power_up_cpu(cpu);
128 break;
Peter De Schrijver86e51a22012-02-10 01:47:50 +0200129 case TEGRA30:
130 status = tegra30_power_up_cpu(cpu);
131 break;
Peter De Schrijverb36ab972012-02-10 01:47:45 +0200132 default:
133 status = -EINVAL;
134 break;
Colin Cross1cea7322010-02-21 17:46:23 -0800135 }
136
Peter De Schrijverb36ab972012-02-10 01:47:45 +0200137 if (status)
138 goto done;
Colin Cross1cea7322010-02-21 17:46:23 -0800139
Peter De Schrijverb36ab972012-02-10 01:47:45 +0200140 /* Take the CPU out of reset. */
Joseph Lobb603272012-08-16 17:31:49 +0800141 tegra_cpu_out_of_reset(cpu);
Peter De Schrijverb36ab972012-02-10 01:47:45 +0200142done:
143 return status;
Colin Cross1cea7322010-02-21 17:46:23 -0800144}
145
146/*
147 * Initialise the CPU possible map early - this describes the CPUs
148 * which may be present or become present in the system.
149 */
Marc Zyngiera1725732011-09-08 13:15:22 +0100150static void __init tegra_smp_init_cpus(void)
Colin Cross1cea7322010-02-21 17:46:23 -0800151{
152 unsigned int i, ncores = scu_get_core_count(scu_base);
153
Russell Kinga06f9162011-10-20 22:04:18 +0100154 if (ncores > nr_cpu_ids) {
155 pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
156 ncores, nr_cpu_ids);
157 ncores = nr_cpu_ids;
Russell King8975b6c2010-12-03 19:29:53 +0000158 }
159
Colin Cross1cea7322010-02-21 17:46:23 -0800160 for (i = 0; i < ncores; i++)
KOSAKI Motohiro24fe4322011-06-23 17:28:28 +0900161 set_cpu_possible(i, true);
Russell King0f7b3322011-04-03 13:01:30 +0100162
163 set_smp_cross_call(gic_raise_softirq);
Colin Cross1cea7322010-02-21 17:46:23 -0800164}
165
Marc Zyngiera1725732011-09-08 13:15:22 +0100166static void __init tegra_smp_prepare_cpus(unsigned int max_cpus)
Colin Cross1cea7322010-02-21 17:46:23 -0800167{
Peter De Schrijverb36ab972012-02-10 01:47:45 +0200168 tegra_cpu_reset_handler_init();
Russell King05c74a62010-12-03 11:09:48 +0000169 scu_enable(scu_base);
Colin Cross1cea7322010-02-21 17:46:23 -0800170}
Marc Zyngiera1725732011-09-08 13:15:22 +0100171
172struct smp_operations tegra_smp_ops __initdata = {
173 .smp_init_cpus = tegra_smp_init_cpus,
174 .smp_prepare_cpus = tegra_smp_prepare_cpus,
175 .smp_secondary_init = tegra_secondary_init,
176 .smp_boot_secondary = tegra_boot_secondary,
177#ifdef CONFIG_HOTPLUG_CPU
178 .cpu_die = tegra_cpu_die,
Olof Johansson25468fe2012-09-22 00:06:21 -0700179 .cpu_disable = tegra_cpu_disable,
Marc Zyngiera1725732011-09-08 13:15:22 +0100180#endif
181};