blob: 1057c9126b855aea3485efcf517a62917a9cbec2 [file] [log] [blame]
David Schleefed9eccb2008-11-04 20:29:31 -08001/*
2 include/comedi.h (installed as /usr/include/comedi.h)
3 header file for comedi
4
5 COMEDI - Linux Control and Measurement Device Interface
6 Copyright (C) 1998-2001 David A. Schleef <ds@schleef.org>
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU Lesser General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21
22*/
23
24#ifndef _COMEDI_H
25#define _COMEDI_H
26
27#ifdef __cplusplus
28extern "C" {
29#endif
30
31#define COMEDI_MAJORVERSION 0
32#define COMEDI_MINORVERSION 7
33#define COMEDI_MICROVERSION 76
34#define VERSION "0.7.76"
35
36/* comedi's major device number */
37#define COMEDI_MAJOR 98
38
39/*
40 maximum number of minor devices. This can be increased, although
41 kernel structures are currently statically allocated, thus you
42 don't want this to be much more than you actually use.
43 */
44#define COMEDI_NDEVICES 16
45
46/* number of config options in the config structure */
47#define COMEDI_NDEVCONFOPTS 32
48/*length of nth chunk of firmware data*/
49#define COMEDI_DEVCONF_AUX_DATA3_LENGTH 25
50#define COMEDI_DEVCONF_AUX_DATA2_LENGTH 26
51#define COMEDI_DEVCONF_AUX_DATA1_LENGTH 27
52#define COMEDI_DEVCONF_AUX_DATA0_LENGTH 28
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -080053#define COMEDI_DEVCONF_AUX_DATA_HI 29 /* most significant 32 bits of pointer address (if needed) */
54#define COMEDI_DEVCONF_AUX_DATA_LO 30 /* least significant 32 bits of pointer address */
55#define COMEDI_DEVCONF_AUX_DATA_LENGTH 31 /* total data length */
David Schleefed9eccb2008-11-04 20:29:31 -080056
57/* max length of device and driver names */
58#define COMEDI_NAMELEN 20
59
David Schleefed9eccb2008-11-04 20:29:31 -080060/* packs and unpacks a channel/range number */
61
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -080062#define CR_PACK(chan, rng, aref) ((((aref)&0x3)<<24) | (((rng)&0xff)<<16) | (chan))
David Schleefed9eccb2008-11-04 20:29:31 -080063#define CR_PACK_FLAGS(chan, range, aref, flags) (CR_PACK(chan, range, aref) | ((flags) & CR_FLAGS_MASK))
64
65#define CR_CHAN(a) ((a)&0xffff)
66#define CR_RANGE(a) (((a)>>16)&0xff)
67#define CR_AREF(a) (((a)>>24)&0x03)
68
69#define CR_FLAGS_MASK 0xfc000000
70#define CR_ALT_FILTER (1<<26)
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -080071#define CR_DITHER CR_ALT_FILTER
72#define CR_DEGLITCH CR_ALT_FILTER
David Schleefed9eccb2008-11-04 20:29:31 -080073#define CR_ALT_SOURCE (1<<27)
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -080074#define CR_EDGE (1<<30)
David Schleefed9eccb2008-11-04 20:29:31 -080075#define CR_INVERT (1<<31)
76
77#define AREF_GROUND 0x00 /* analog ref = analog ground */
78#define AREF_COMMON 0x01 /* analog ref = analog common */
79#define AREF_DIFF 0x02 /* analog ref = differential */
80#define AREF_OTHER 0x03 /* analog ref = other (undefined) */
81
82/* counters -- these are arbitrary values */
83#define GPCT_RESET 0x0001
84#define GPCT_SET_SOURCE 0x0002
85#define GPCT_SET_GATE 0x0004
86#define GPCT_SET_DIRECTION 0x0008
87#define GPCT_SET_OPERATION 0x0010
88#define GPCT_ARM 0x0020
89#define GPCT_DISARM 0x0040
90#define GPCT_GET_INT_CLK_FRQ 0x0080
91
92#define GPCT_INT_CLOCK 0x0001
93#define GPCT_EXT_PIN 0x0002
94#define GPCT_NO_GATE 0x0004
95#define GPCT_UP 0x0008
96#define GPCT_DOWN 0x0010
97#define GPCT_HWUD 0x0020
98#define GPCT_SIMPLE_EVENT 0x0040
99#define GPCT_SINGLE_PERIOD 0x0080
100#define GPCT_SINGLE_PW 0x0100
101#define GPCT_CONT_PULSE_OUT 0x0200
102#define GPCT_SINGLE_PULSE_OUT 0x0400
103
104/* instructions */
105
106#define INSN_MASK_WRITE 0x8000000
107#define INSN_MASK_READ 0x4000000
108#define INSN_MASK_SPECIAL 0x2000000
109
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800110#define INSN_READ (0 | INSN_MASK_READ)
111#define INSN_WRITE (1 | INSN_MASK_WRITE)
112#define INSN_BITS (2 | INSN_MASK_READ|INSN_MASK_WRITE)
113#define INSN_CONFIG (3 | INSN_MASK_READ|INSN_MASK_WRITE)
114#define INSN_GTOD (4 | INSN_MASK_READ|INSN_MASK_SPECIAL)
115#define INSN_WAIT (5 | INSN_MASK_WRITE|INSN_MASK_SPECIAL)
116#define INSN_INTTRIG (6 | INSN_MASK_WRITE|INSN_MASK_SPECIAL)
David Schleefed9eccb2008-11-04 20:29:31 -0800117
118/* trigger flags */
119/* These flags are used in comedi_trig structures */
120
121#define TRIG_BOGUS 0x0001 /* do the motions */
122#define TRIG_DITHER 0x0002 /* enable dithering */
123#define TRIG_DEGLITCH 0x0004 /* enable deglitching */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800124/*#define TRIG_RT 0x0008 */ /* perform op in real time */
David Schleefed9eccb2008-11-04 20:29:31 -0800125#define TRIG_CONFIG 0x0010 /* perform configuration, not triggering */
126#define TRIG_WAKE_EOS 0x0020 /* wake up on end-of-scan events */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800127/*#define TRIG_WRITE 0x0040*/ /* write to bidirectional devices */
David Schleefed9eccb2008-11-04 20:29:31 -0800128
129/* command flags */
130/* These flags are used in comedi_cmd structures */
131
132#define CMDF_PRIORITY 0x00000008 /* try to use a real-time interrupt while performing command */
133
134#define TRIG_RT CMDF_PRIORITY /* compatibility definition */
135
136#define CMDF_WRITE 0x00000040
137#define TRIG_WRITE CMDF_WRITE /* compatibility definition */
138
139#define CMDF_RAWDATA 0x00000080
140
141#define COMEDI_EV_START 0x00040000
142#define COMEDI_EV_SCAN_BEGIN 0x00080000
143#define COMEDI_EV_CONVERT 0x00100000
144#define COMEDI_EV_SCAN_END 0x00200000
145#define COMEDI_EV_STOP 0x00400000
146
147#define TRIG_ROUND_MASK 0x00030000
148#define TRIG_ROUND_NEAREST 0x00000000
149#define TRIG_ROUND_DOWN 0x00010000
150#define TRIG_ROUND_UP 0x00020000
151#define TRIG_ROUND_UP_NEXT 0x00030000
152
153/* trigger sources */
154
155#define TRIG_ANY 0xffffffff
156#define TRIG_INVALID 0x00000000
157
158#define TRIG_NONE 0x00000001 /* never trigger */
159#define TRIG_NOW 0x00000002 /* trigger now + N ns */
160#define TRIG_FOLLOW 0x00000004 /* trigger on next lower level trig */
161#define TRIG_TIME 0x00000008 /* trigger at time N ns */
162#define TRIG_TIMER 0x00000010 /* trigger at rate N ns */
163#define TRIG_COUNT 0x00000020 /* trigger when count reaches N */
164#define TRIG_EXT 0x00000040 /* trigger on external signal N */
165#define TRIG_INT 0x00000080 /* trigger on comedi-internal signal N */
166#define TRIG_OTHER 0x00000100 /* driver defined */
167
168/* subdevice flags */
169
170#define SDF_BUSY 0x0001 /* device is busy */
171#define SDF_BUSY_OWNER 0x0002 /* device is busy with your job */
172#define SDF_LOCKED 0x0004 /* subdevice is locked */
173#define SDF_LOCK_OWNER 0x0008 /* you own lock */
174#define SDF_MAXDATA 0x0010 /* maxdata depends on channel */
175#define SDF_FLAGS 0x0020 /* flags depend on channel */
176#define SDF_RANGETYPE 0x0040 /* range type depends on channel */
177#define SDF_MODE0 0x0080 /* can do mode 0 */
178#define SDF_MODE1 0x0100 /* can do mode 1 */
179#define SDF_MODE2 0x0200 /* can do mode 2 */
180#define SDF_MODE3 0x0400 /* can do mode 3 */
181#define SDF_MODE4 0x0800 /* can do mode 4 */
182#define SDF_CMD 0x1000 /* can do commands (deprecated) */
183#define SDF_SOFT_CALIBRATED 0x2000 /* subdevice uses software calibration */
184#define SDF_CMD_WRITE 0x4000 /* can do output commands */
185#define SDF_CMD_READ 0x8000 /* can do input commands */
186
187#define SDF_READABLE 0x00010000 /* subdevice can be read (e.g. analog input) */
188#define SDF_WRITABLE 0x00020000 /* subdevice can be written (e.g. analog output) */
189#define SDF_WRITEABLE SDF_WRITABLE /* spelling error in API */
190#define SDF_INTERNAL 0x00040000 /* subdevice does not have externally visible lines */
191#define SDF_RT 0x00080000 /* DEPRECATED: subdevice is RT capable */
192#define SDF_GROUND 0x00100000 /* can do aref=ground */
193#define SDF_COMMON 0x00200000 /* can do aref=common */
194#define SDF_DIFF 0x00400000 /* can do aref=diff */
195#define SDF_OTHER 0x00800000 /* can do aref=other */
196#define SDF_DITHER 0x01000000 /* can do dithering */
197#define SDF_DEGLITCH 0x02000000 /* can do deglitching */
198#define SDF_MMAP 0x04000000 /* can do mmap() */
199#define SDF_RUNNING 0x08000000 /* subdevice is acquiring data */
200#define SDF_LSAMPL 0x10000000 /* subdevice uses 32-bit samples */
201#define SDF_PACKED 0x20000000 /* subdevice can do packed DIO */
202/* re recyle these flags for PWM */
203#define SDF_PWM_COUNTER SDF_MODE0 /* PWM can automatically switch off */
204#define SDF_PWM_HBRIDGE SDF_MODE1 /* PWM is signed (H-bridge) */
205
206
207
208/* subdevice types */
209
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800210enum comedi_subdevice_type {
211 COMEDI_SUBD_UNUSED, /* unused by driver */
212 COMEDI_SUBD_AI, /* analog input */
213 COMEDI_SUBD_AO, /* analog output */
214 COMEDI_SUBD_DI, /* digital input */
215 COMEDI_SUBD_DO, /* digital output */
216 COMEDI_SUBD_DIO, /* digital input/output */
217 COMEDI_SUBD_COUNTER, /* counter */
218 COMEDI_SUBD_TIMER, /* timer */
219 COMEDI_SUBD_MEMORY, /* memory, EEPROM, DPRAM */
220 COMEDI_SUBD_CALIB, /* calibration DACs */
221 COMEDI_SUBD_PROC, /* processor, DSP */
222 COMEDI_SUBD_SERIAL, /* serial IO */
223 COMEDI_SUBD_PWM /* PWM */
224};
David Schleefed9eccb2008-11-04 20:29:31 -0800225
226/* configuration instructions */
227
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800228enum configuration_ids {
229 INSN_CONFIG_DIO_INPUT = 0,
230 INSN_CONFIG_DIO_OUTPUT = 1,
231 INSN_CONFIG_DIO_OPENDRAIN = 2,
232 INSN_CONFIG_ANALOG_TRIG = 16,
233/* INSN_CONFIG_WAVEFORM = 17, */
234/* INSN_CONFIG_TRIG = 18, */
235/* INSN_CONFIG_COUNTER = 19, */
236 INSN_CONFIG_ALT_SOURCE = 20,
237 INSN_CONFIG_DIGITAL_TRIG = 21,
238 INSN_CONFIG_BLOCK_SIZE = 22,
239 INSN_CONFIG_TIMER_1 = 23,
240 INSN_CONFIG_FILTER = 24,
241 INSN_CONFIG_CHANGE_NOTIFY = 25,
David Schleefed9eccb2008-11-04 20:29:31 -0800242
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800243 /*ALPHA*/ INSN_CONFIG_SERIAL_CLOCK = 26,
244 INSN_CONFIG_BIDIRECTIONAL_DATA = 27,
245 INSN_CONFIG_DIO_QUERY = 28,
246 INSN_CONFIG_PWM_OUTPUT = 29,
247 INSN_CONFIG_GET_PWM_OUTPUT = 30,
248 INSN_CONFIG_ARM = 31,
249 INSN_CONFIG_DISARM = 32,
250 INSN_CONFIG_GET_COUNTER_STATUS = 33,
251 INSN_CONFIG_RESET = 34,
252 INSN_CONFIG_GPCT_SINGLE_PULSE_GENERATOR = 1001, /* Use CTR as single pulsegenerator */
253 INSN_CONFIG_GPCT_PULSE_TRAIN_GENERATOR = 1002, /* Use CTR as pulsetraingenerator */
254 INSN_CONFIG_GPCT_QUADRATURE_ENCODER = 1003, /* Use the counter as encoder */
255 INSN_CONFIG_SET_GATE_SRC = 2001, /* Set gate source */
256 INSN_CONFIG_GET_GATE_SRC = 2002, /* Get gate source */
257 INSN_CONFIG_SET_CLOCK_SRC = 2003, /* Set master clock source */
258 INSN_CONFIG_GET_CLOCK_SRC = 2004, /* Get master clock source */
259 INSN_CONFIG_SET_OTHER_SRC = 2005, /* Set other source */
260/* INSN_CONFIG_GET_OTHER_SRC = 2006,*/ /* Get other source */
Ian Abbott1b9f6412009-01-30 12:59:26 +0000261 INSN_CONFIG_GET_HARDWARE_BUFFER_SIZE = 2006, /* Get size in bytes of
262 subdevice's on-board
263 fifos used during
264 streaming
265 input/output */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800266 INSN_CONFIG_SET_COUNTER_MODE = 4097,
267 INSN_CONFIG_8254_SET_MODE = INSN_CONFIG_SET_COUNTER_MODE, /* deprecated */
268 INSN_CONFIG_8254_READ_STATUS = 4098,
269 INSN_CONFIG_SET_ROUTING = 4099,
270 INSN_CONFIG_GET_ROUTING = 4109,
David Schleefed9eccb2008-11-04 20:29:31 -0800271/* PWM */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800272 INSN_CONFIG_PWM_SET_PERIOD = 5000, /* sets frequency */
273 INSN_CONFIG_PWM_GET_PERIOD = 5001, /* gets frequency */
274 INSN_CONFIG_GET_PWM_STATUS = 5002, /* is it running? */
275 INSN_CONFIG_PWM_SET_H_BRIDGE = 5003, /* sets H bridge: duty cycle and sign bit for a relay at the same time*/
276 INSN_CONFIG_PWM_GET_H_BRIDGE = 5004 /* gets H bridge data: duty cycle and the sign bit */
277};
David Schleefed9eccb2008-11-04 20:29:31 -0800278
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800279enum comedi_io_direction {
280 COMEDI_INPUT = 0,
281 COMEDI_OUTPUT = 1,
282 COMEDI_OPENDRAIN = 2
283};
David Schleefed9eccb2008-11-04 20:29:31 -0800284
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800285enum comedi_support_level {
286 COMEDI_UNKNOWN_SUPPORT = 0,
287 COMEDI_SUPPORTED,
288 COMEDI_UNSUPPORTED
289};
David Schleefed9eccb2008-11-04 20:29:31 -0800290
291/* ioctls */
292
293#define CIO 'd'
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800294#define COMEDI_DEVCONFIG _IOW(CIO, 0, comedi_devconfig)
295#define COMEDI_DEVINFO _IOR(CIO, 1, comedi_devinfo)
296#define COMEDI_SUBDINFO _IOR(CIO, 2, comedi_subdinfo)
297#define COMEDI_CHANINFO _IOR(CIO, 3, comedi_chaninfo)
298#define COMEDI_TRIG _IOWR(CIO, 4, comedi_trig)
299#define COMEDI_LOCK _IO(CIO, 5)
300#define COMEDI_UNLOCK _IO(CIO, 6)
301#define COMEDI_CANCEL _IO(CIO, 7)
302#define COMEDI_RANGEINFO _IOR(CIO, 8, comedi_rangeinfo)
Bill Pembertonea6d0d42009-03-16 22:05:47 -0400303#define COMEDI_CMD _IOR(CIO, 9, struct comedi_cmd)
304#define COMEDI_CMDTEST _IOR(CIO, 10, struct comedi_cmd)
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800305#define COMEDI_INSNLIST _IOR(CIO, 11, comedi_insnlist)
306#define COMEDI_INSN _IOR(CIO, 12, comedi_insn)
307#define COMEDI_BUFCONFIG _IOR(CIO, 13, comedi_bufconfig)
308#define COMEDI_BUFINFO _IOWR(CIO, 14, comedi_bufinfo)
309#define COMEDI_POLL _IO(CIO, 15)
David Schleefed9eccb2008-11-04 20:29:31 -0800310
311/* structures */
312
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800313typedef struct comedi_insn_struct comedi_insn;
314typedef struct comedi_insnlist_struct comedi_insnlist;
315typedef struct comedi_chaninfo_struct comedi_chaninfo;
316typedef struct comedi_subdinfo_struct comedi_subdinfo;
317typedef struct comedi_devinfo_struct comedi_devinfo;
318typedef struct comedi_devconfig_struct comedi_devconfig;
319typedef struct comedi_rangeinfo_struct comedi_rangeinfo;
320typedef struct comedi_krange_struct comedi_krange;
321typedef struct comedi_bufconfig_struct comedi_bufconfig;
322typedef struct comedi_bufinfo_struct comedi_bufinfo;
David Schleefed9eccb2008-11-04 20:29:31 -0800323
Bill Pembertonb50d88d2009-03-16 22:05:42 -0400324struct comedi_trig {
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800325 unsigned int subdev; /* subdevice */
326 unsigned int mode; /* mode */
327 unsigned int flags;
328 unsigned int n_chan; /* number of channels */
329 unsigned int *chanlist; /* channel/range list */
Bill Pemberton790c5542009-03-16 22:05:02 -0400330 short *data; /* data list, size depends on subd flags */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800331 unsigned int n; /* number of scans */
332 unsigned int trigsrc;
333 unsigned int trigvar;
334 unsigned int trigvar1;
335 unsigned int data_len;
336 unsigned int unused[3];
337};
David Schleefed9eccb2008-11-04 20:29:31 -0800338
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800339struct comedi_insn_struct {
340 unsigned int insn;
341 unsigned int n;
Bill Pemberton790c5542009-03-16 22:05:02 -0400342 unsigned int *data;
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800343 unsigned int subdev;
344 unsigned int chanspec;
345 unsigned int unused[3];
346};
David Schleefed9eccb2008-11-04 20:29:31 -0800347
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800348struct comedi_insnlist_struct {
349 unsigned int n_insns;
350 comedi_insn *insns;
351};
David Schleefed9eccb2008-11-04 20:29:31 -0800352
Bill Pembertonea6d0d42009-03-16 22:05:47 -0400353struct comedi_cmd {
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800354 unsigned int subdev;
355 unsigned int flags;
David Schleefed9eccb2008-11-04 20:29:31 -0800356
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800357 unsigned int start_src;
358 unsigned int start_arg;
David Schleefed9eccb2008-11-04 20:29:31 -0800359
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800360 unsigned int scan_begin_src;
361 unsigned int scan_begin_arg;
David Schleefed9eccb2008-11-04 20:29:31 -0800362
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800363 unsigned int convert_src;
364 unsigned int convert_arg;
David Schleefed9eccb2008-11-04 20:29:31 -0800365
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800366 unsigned int scan_end_src;
367 unsigned int scan_end_arg;
David Schleefed9eccb2008-11-04 20:29:31 -0800368
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800369 unsigned int stop_src;
370 unsigned int stop_arg;
David Schleefed9eccb2008-11-04 20:29:31 -0800371
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800372 unsigned int *chanlist; /* channel/range list */
373 unsigned int chanlist_len;
David Schleefed9eccb2008-11-04 20:29:31 -0800374
Bill Pemberton790c5542009-03-16 22:05:02 -0400375 short *data; /* data list, size depends on subd flags */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800376 unsigned int data_len;
377};
David Schleefed9eccb2008-11-04 20:29:31 -0800378
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800379struct comedi_chaninfo_struct {
380 unsigned int subdev;
Bill Pemberton790c5542009-03-16 22:05:02 -0400381 unsigned int *maxdata_list;
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800382 unsigned int *flaglist;
383 unsigned int *rangelist;
384 unsigned int unused[4];
385};
David Schleefed9eccb2008-11-04 20:29:31 -0800386
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800387struct comedi_rangeinfo_struct {
388 unsigned int range_type;
389 void *range_ptr;
390};
David Schleefed9eccb2008-11-04 20:29:31 -0800391
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800392struct comedi_krange_struct {
393 int min; /* fixed point, multiply by 1e-6 */
394 int max; /* fixed point, multiply by 1e-6 */
395 unsigned int flags;
396};
David Schleefed9eccb2008-11-04 20:29:31 -0800397
398
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800399struct comedi_subdinfo_struct {
400 unsigned int type;
401 unsigned int n_chan;
402 unsigned int subd_flags;
403 unsigned int timer_type;
404 unsigned int len_chanlist;
Bill Pemberton790c5542009-03-16 22:05:02 -0400405 unsigned int maxdata;
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800406 unsigned int flags; /* channel flags */
407 unsigned int range_type; /* lookup in kernel */
408 unsigned int settling_time_0;
409 unsigned insn_bits_support; /* see support_level enum for values*/
410 unsigned int unused[8];
411};
David Schleefed9eccb2008-11-04 20:29:31 -0800412
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800413struct comedi_devinfo_struct {
414 unsigned int version_code;
415 unsigned int n_subdevs;
416 char driver_name[COMEDI_NAMELEN];
417 char board_name[COMEDI_NAMELEN];
418 int read_subdevice;
419 int write_subdevice;
420 int unused[30];
421};
David Schleefed9eccb2008-11-04 20:29:31 -0800422
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800423struct comedi_devconfig_struct {
424 char board_name[COMEDI_NAMELEN];
425 int options[COMEDI_NDEVCONFOPTS];
426};
David Schleefed9eccb2008-11-04 20:29:31 -0800427
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800428struct comedi_bufconfig_struct {
429 unsigned int subdevice;
430 unsigned int flags;
David Schleefed9eccb2008-11-04 20:29:31 -0800431
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800432 unsigned int maximum_size;
433 unsigned int size;
David Schleefed9eccb2008-11-04 20:29:31 -0800434
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800435 unsigned int unused[4];
436};
David Schleefed9eccb2008-11-04 20:29:31 -0800437
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800438struct comedi_bufinfo_struct {
439 unsigned int subdevice;
440 unsigned int bytes_read;
David Schleefed9eccb2008-11-04 20:29:31 -0800441
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800442 unsigned int buf_write_ptr;
443 unsigned int buf_read_ptr;
444 unsigned int buf_write_count;
445 unsigned int buf_read_count;
David Schleefed9eccb2008-11-04 20:29:31 -0800446
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800447 unsigned int bytes_written;
David Schleefed9eccb2008-11-04 20:29:31 -0800448
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800449 unsigned int unused[4];
450};
David Schleefed9eccb2008-11-04 20:29:31 -0800451
452/* range stuff */
453
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800454#define __RANGE(a, b) ((((a)&0xffff)<<16)|((b)&0xffff))
David Schleefed9eccb2008-11-04 20:29:31 -0800455
456#define RANGE_OFFSET(a) (((a)>>16)&0xffff)
457#define RANGE_LENGTH(b) ((b)&0xffff)
458
459#define RF_UNIT(flags) ((flags)&0xff)
460#define RF_EXTERNAL (1<<8)
461
462#define UNIT_volt 0
463#define UNIT_mA 1
464#define UNIT_none 2
465
466#define COMEDI_MIN_SPEED ((unsigned int)0xffffffff)
467
468/* callback stuff */
469/* only relevant to kernel modules. */
470
471#define COMEDI_CB_EOS 1 /* end of scan */
472#define COMEDI_CB_EOA 2 /* end of acquisition */
473#define COMEDI_CB_BLOCK 4 /* DEPRECATED: convenient block size */
474#define COMEDI_CB_EOBUF 8 /* DEPRECATED: end of buffer */
475#define COMEDI_CB_ERROR 16 /* card error during acquisition */
476#define COMEDI_CB_OVERFLOW 32 /* buffer overflow/underflow */
477
478/**********************************************************/
479/* everything after this line is ALPHA */
480/**********************************************************/
481
482/*
483 8254 specific configuration.
484
485 It supports two config commands:
486
487 0 ID: INSN_CONFIG_SET_COUNTER_MODE
488 1 8254 Mode
489 I8254_MODE0, I8254_MODE1, ..., I8254_MODE5
490 OR'ed with:
491 I8254_BCD, I8254_BINARY
492
493 0 ID: INSN_CONFIG_8254_READ_STATUS
494 1 <-- Status byte returned here.
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800495 B7 = Output
496 B6 = NULL Count
497 B5 - B0 Current mode.
David Schleefed9eccb2008-11-04 20:29:31 -0800498
499*/
500
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800501enum i8254_mode {
502 I8254_MODE0 = (0 << 1), /* Interrupt on terminal count */
503 I8254_MODE1 = (1 << 1), /* Hardware retriggerable one-shot */
504 I8254_MODE2 = (2 << 1), /* Rate generator */
505 I8254_MODE3 = (3 << 1), /* Square wave mode */
506 I8254_MODE4 = (4 << 1), /* Software triggered strobe */
507 I8254_MODE5 = (5 << 1), /* Hardware triggered strobe (retriggerable) */
508 I8254_BCD = 1, /* use binary-coded decimal instead of binary (pretty useless) */
509 I8254_BINARY = 0
510};
David Schleefed9eccb2008-11-04 20:29:31 -0800511
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800512static inline unsigned NI_USUAL_PFI_SELECT(unsigned pfi_channel)
513{
514 if (pfi_channel < 10)
515 return 0x1 + pfi_channel;
516 else
517 return 0xb + pfi_channel;
518}
519static inline unsigned NI_USUAL_RTSI_SELECT(unsigned rtsi_channel)
520{
521 if (rtsi_channel < 7)
522 return 0xb + rtsi_channel;
523 else
524 return 0x1b;
525}
526/* mode bits for NI general-purpose counters, set with
527 * INSN_CONFIG_SET_COUNTER_MODE */
David Schleefed9eccb2008-11-04 20:29:31 -0800528#define NI_GPCT_COUNTING_MODE_SHIFT 16
529#define NI_GPCT_INDEX_PHASE_BITSHIFT 20
530#define NI_GPCT_COUNTING_DIRECTION_SHIFT 24
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800531enum ni_gpct_mode_bits {
532 NI_GPCT_GATE_ON_BOTH_EDGES_BIT = 0x4,
533 NI_GPCT_EDGE_GATE_MODE_MASK = 0x18,
534 NI_GPCT_EDGE_GATE_STARTS_STOPS_BITS = 0x0,
535 NI_GPCT_EDGE_GATE_STOPS_STARTS_BITS = 0x8,
536 NI_GPCT_EDGE_GATE_STARTS_BITS = 0x10,
537 NI_GPCT_EDGE_GATE_NO_STARTS_NO_STOPS_BITS = 0x18,
538 NI_GPCT_STOP_MODE_MASK = 0x60,
539 NI_GPCT_STOP_ON_GATE_BITS = 0x00,
540 NI_GPCT_STOP_ON_GATE_OR_TC_BITS = 0x20,
541 NI_GPCT_STOP_ON_GATE_OR_SECOND_TC_BITS = 0x40,
542 NI_GPCT_LOAD_B_SELECT_BIT = 0x80,
543 NI_GPCT_OUTPUT_MODE_MASK = 0x300,
544 NI_GPCT_OUTPUT_TC_PULSE_BITS = 0x100,
545 NI_GPCT_OUTPUT_TC_TOGGLE_BITS = 0x200,
546 NI_GPCT_OUTPUT_TC_OR_GATE_TOGGLE_BITS = 0x300,
547 NI_GPCT_HARDWARE_DISARM_MASK = 0xc00,
548 NI_GPCT_NO_HARDWARE_DISARM_BITS = 0x000,
549 NI_GPCT_DISARM_AT_TC_BITS = 0x400,
550 NI_GPCT_DISARM_AT_GATE_BITS = 0x800,
551 NI_GPCT_DISARM_AT_TC_OR_GATE_BITS = 0xc00,
552 NI_GPCT_LOADING_ON_TC_BIT = 0x1000,
553 NI_GPCT_LOADING_ON_GATE_BIT = 0x4000,
554 NI_GPCT_COUNTING_MODE_MASK = 0x7 << NI_GPCT_COUNTING_MODE_SHIFT,
555 NI_GPCT_COUNTING_MODE_NORMAL_BITS =
556 0x0 << NI_GPCT_COUNTING_MODE_SHIFT,
557 NI_GPCT_COUNTING_MODE_QUADRATURE_X1_BITS =
558 0x1 << NI_GPCT_COUNTING_MODE_SHIFT,
559 NI_GPCT_COUNTING_MODE_QUADRATURE_X2_BITS =
560 0x2 << NI_GPCT_COUNTING_MODE_SHIFT,
561 NI_GPCT_COUNTING_MODE_QUADRATURE_X4_BITS =
562 0x3 << NI_GPCT_COUNTING_MODE_SHIFT,
563 NI_GPCT_COUNTING_MODE_TWO_PULSE_BITS =
564 0x4 << NI_GPCT_COUNTING_MODE_SHIFT,
565 NI_GPCT_COUNTING_MODE_SYNC_SOURCE_BITS =
566 0x6 << NI_GPCT_COUNTING_MODE_SHIFT,
567 NI_GPCT_INDEX_PHASE_MASK = 0x3 << NI_GPCT_INDEX_PHASE_BITSHIFT,
568 NI_GPCT_INDEX_PHASE_LOW_A_LOW_B_BITS =
569 0x0 << NI_GPCT_INDEX_PHASE_BITSHIFT,
570 NI_GPCT_INDEX_PHASE_LOW_A_HIGH_B_BITS =
571 0x1 << NI_GPCT_INDEX_PHASE_BITSHIFT,
572 NI_GPCT_INDEX_PHASE_HIGH_A_LOW_B_BITS =
573 0x2 << NI_GPCT_INDEX_PHASE_BITSHIFT,
574 NI_GPCT_INDEX_PHASE_HIGH_A_HIGH_B_BITS =
575 0x3 << NI_GPCT_INDEX_PHASE_BITSHIFT,
576 NI_GPCT_INDEX_ENABLE_BIT = 0x400000,
577 NI_GPCT_COUNTING_DIRECTION_MASK =
578 0x3 << NI_GPCT_COUNTING_DIRECTION_SHIFT,
579 NI_GPCT_COUNTING_DIRECTION_DOWN_BITS =
580 0x00 << NI_GPCT_COUNTING_DIRECTION_SHIFT,
581 NI_GPCT_COUNTING_DIRECTION_UP_BITS =
582 0x1 << NI_GPCT_COUNTING_DIRECTION_SHIFT,
583 NI_GPCT_COUNTING_DIRECTION_HW_UP_DOWN_BITS =
584 0x2 << NI_GPCT_COUNTING_DIRECTION_SHIFT,
585 NI_GPCT_COUNTING_DIRECTION_HW_GATE_BITS =
586 0x3 << NI_GPCT_COUNTING_DIRECTION_SHIFT,
587 NI_GPCT_RELOAD_SOURCE_MASK = 0xc000000,
588 NI_GPCT_RELOAD_SOURCE_FIXED_BITS = 0x0,
589 NI_GPCT_RELOAD_SOURCE_SWITCHING_BITS = 0x4000000,
590 NI_GPCT_RELOAD_SOURCE_GATE_SELECT_BITS = 0x8000000,
591 NI_GPCT_OR_GATE_BIT = 0x10000000,
592 NI_GPCT_INVERT_OUTPUT_BIT = 0x20000000
593};
David Schleefed9eccb2008-11-04 20:29:31 -0800594
595/* Bits for setting a clock source with
596 * INSN_CONFIG_SET_CLOCK_SRC when using NI general-purpose counters. */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800597enum ni_gpct_clock_source_bits {
598 NI_GPCT_CLOCK_SRC_SELECT_MASK = 0x3f,
599 NI_GPCT_TIMEBASE_1_CLOCK_SRC_BITS = 0x0,
600 NI_GPCT_TIMEBASE_2_CLOCK_SRC_BITS = 0x1,
601 NI_GPCT_TIMEBASE_3_CLOCK_SRC_BITS = 0x2,
602 NI_GPCT_LOGIC_LOW_CLOCK_SRC_BITS = 0x3,
603 NI_GPCT_NEXT_GATE_CLOCK_SRC_BITS = 0x4,
604 NI_GPCT_NEXT_TC_CLOCK_SRC_BITS = 0x5,
605 NI_GPCT_SOURCE_PIN_i_CLOCK_SRC_BITS = 0x6, /* NI 660x-specific */
606 NI_GPCT_PXI10_CLOCK_SRC_BITS = 0x7,
607 NI_GPCT_PXI_STAR_TRIGGER_CLOCK_SRC_BITS = 0x8,
608 NI_GPCT_ANALOG_TRIGGER_OUT_CLOCK_SRC_BITS = 0x9,
609 NI_GPCT_PRESCALE_MODE_CLOCK_SRC_MASK = 0x30000000,
610 NI_GPCT_NO_PRESCALE_CLOCK_SRC_BITS = 0x0,
611 NI_GPCT_PRESCALE_X2_CLOCK_SRC_BITS = 0x10000000, /* divide source by 2 */
612 NI_GPCT_PRESCALE_X8_CLOCK_SRC_BITS = 0x20000000, /* divide source by 8 */
613 NI_GPCT_INVERT_CLOCK_SRC_BIT = 0x80000000
614};
615static inline unsigned NI_GPCT_SOURCE_PIN_CLOCK_SRC_BITS(unsigned n)
616{
617 /* NI 660x-specific */
618 return 0x10 + n;
619}
620static inline unsigned NI_GPCT_RTSI_CLOCK_SRC_BITS(unsigned n)
621{
622 return 0x18 + n;
623}
624static inline unsigned NI_GPCT_PFI_CLOCK_SRC_BITS(unsigned n)
625{
626 /* no pfi on NI 660x */
627 return 0x20 + n;
628}
David Schleefed9eccb2008-11-04 20:29:31 -0800629
630/* Possibilities for setting a gate source with
631INSN_CONFIG_SET_GATE_SRC when using NI general-purpose counters.
632May be bitwise-or'd with CR_EDGE or CR_INVERT. */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800633enum ni_gpct_gate_select {
634 /* m-series gates */
635 NI_GPCT_TIMESTAMP_MUX_GATE_SELECT = 0x0,
636 NI_GPCT_AI_START2_GATE_SELECT = 0x12,
637 NI_GPCT_PXI_STAR_TRIGGER_GATE_SELECT = 0x13,
638 NI_GPCT_NEXT_OUT_GATE_SELECT = 0x14,
639 NI_GPCT_AI_START1_GATE_SELECT = 0x1c,
640 NI_GPCT_NEXT_SOURCE_GATE_SELECT = 0x1d,
641 NI_GPCT_ANALOG_TRIGGER_OUT_GATE_SELECT = 0x1e,
642 NI_GPCT_LOGIC_LOW_GATE_SELECT = 0x1f,
643 /* more gates for 660x */
644 NI_GPCT_SOURCE_PIN_i_GATE_SELECT = 0x100,
645 NI_GPCT_GATE_PIN_i_GATE_SELECT = 0x101,
646 /* more gates for 660x "second gate" */
647 NI_GPCT_UP_DOWN_PIN_i_GATE_SELECT = 0x201,
648 NI_GPCT_SELECTED_GATE_GATE_SELECT = 0x21e,
649 /* m-series "second gate" sources are unknown,
650 we should add them here with an offset of 0x300 when known. */
651 NI_GPCT_DISABLED_GATE_SELECT = 0x8000,
652};
653static inline unsigned NI_GPCT_GATE_PIN_GATE_SELECT(unsigned n)
654{
655 return 0x102 + n;
656}
657static inline unsigned NI_GPCT_RTSI_GATE_SELECT(unsigned n)
658{
659 return NI_USUAL_RTSI_SELECT(n);
660}
661static inline unsigned NI_GPCT_PFI_GATE_SELECT(unsigned n)
662{
663 return NI_USUAL_PFI_SELECT(n);
664}
665static inline unsigned NI_GPCT_UP_DOWN_PIN_GATE_SELECT(unsigned n)
666{
667 return 0x202 + n;
668}
David Schleefed9eccb2008-11-04 20:29:31 -0800669
670/* Possibilities for setting a source with
671INSN_CONFIG_SET_OTHER_SRC when using NI general-purpose counters. */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800672enum ni_gpct_other_index {
673 NI_GPCT_SOURCE_ENCODER_A,
674 NI_GPCT_SOURCE_ENCODER_B,
675 NI_GPCT_SOURCE_ENCODER_Z
676};
677enum ni_gpct_other_select {
678 /* m-series gates */
679 /* Still unknown, probably only need NI_GPCT_PFI_OTHER_SELECT */
680 NI_GPCT_DISABLED_OTHER_SELECT = 0x8000,
681};
682static inline unsigned NI_GPCT_PFI_OTHER_SELECT(unsigned n)
683{
684 return NI_USUAL_PFI_SELECT(n);
685}
David Schleefed9eccb2008-11-04 20:29:31 -0800686
687/* start sources for ni general-purpose counters for use with
688INSN_CONFIG_ARM */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800689enum ni_gpct_arm_source {
690 NI_GPCT_ARM_IMMEDIATE = 0x0,
691 NI_GPCT_ARM_PAIRED_IMMEDIATE = 0x1, /* Start both the counter and
692 the adjacent paired counter
693 simultaneously */
694 /* NI doesn't document bits for selecting hardware arm triggers. If
695 * the NI_GPCT_ARM_UNKNOWN bit is set, we will pass the least
696 * significant bits (3 bits for 660x or 5 bits for m-series) through to
697 * the hardware. This will at least allow someone to figure out what
698 * the bits do later. */
699 NI_GPCT_ARM_UNKNOWN = 0x1000,
700};
David Schleefed9eccb2008-11-04 20:29:31 -0800701
702/* digital filtering options for ni 660x for use with INSN_CONFIG_FILTER. */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800703enum ni_gpct_filter_select {
704 NI_GPCT_FILTER_OFF = 0x0,
705 NI_GPCT_FILTER_TIMEBASE_3_SYNC = 0x1,
706 NI_GPCT_FILTER_100x_TIMEBASE_1 = 0x2,
707 NI_GPCT_FILTER_20x_TIMEBASE_1 = 0x3,
708 NI_GPCT_FILTER_10x_TIMEBASE_1 = 0x4,
709 NI_GPCT_FILTER_2x_TIMEBASE_1 = 0x5,
710 NI_GPCT_FILTER_2x_TIMEBASE_3 = 0x6
711};
David Schleefed9eccb2008-11-04 20:29:31 -0800712
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800713/* PFI digital filtering options for ni m-series for use with
714 * INSN_CONFIG_FILTER. */
715enum ni_pfi_filter_select {
716 NI_PFI_FILTER_OFF = 0x0,
717 NI_PFI_FILTER_125ns = 0x1,
718 NI_PFI_FILTER_6425ns = 0x2,
719 NI_PFI_FILTER_2550us = 0x3
720};
David Schleefed9eccb2008-11-04 20:29:31 -0800721
722/* master clock sources for ni mio boards and INSN_CONFIG_SET_CLOCK_SRC */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800723enum ni_mio_clock_source {
724 NI_MIO_INTERNAL_CLOCK = 0,
725 NI_MIO_RTSI_CLOCK = 1, /* doesn't work for m-series, use
726 NI_MIO_PLL_RTSI_CLOCK() */
727 /* the NI_MIO_PLL_* sources are m-series only */
728 NI_MIO_PLL_PXI_STAR_TRIGGER_CLOCK = 2,
729 NI_MIO_PLL_PXI10_CLOCK = 3,
730 NI_MIO_PLL_RTSI0_CLOCK = 4
731};
732static inline unsigned NI_MIO_PLL_RTSI_CLOCK(unsigned rtsi_channel)
733{
734 return NI_MIO_PLL_RTSI0_CLOCK + rtsi_channel;
735}
David Schleefed9eccb2008-11-04 20:29:31 -0800736
737/* Signals which can be routed to an NI RTSI pin with INSN_CONFIG_SET_ROUTING.
738 The numbers assigned are not arbitrary, they correspond to the bits required
739 to program the board. */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800740enum ni_rtsi_routing {
741 NI_RTSI_OUTPUT_ADR_START1 = 0,
742 NI_RTSI_OUTPUT_ADR_START2 = 1,
743 NI_RTSI_OUTPUT_SCLKG = 2,
744 NI_RTSI_OUTPUT_DACUPDN = 3,
745 NI_RTSI_OUTPUT_DA_START1 = 4,
746 NI_RTSI_OUTPUT_G_SRC0 = 5,
747 NI_RTSI_OUTPUT_G_GATE0 = 6,
748 NI_RTSI_OUTPUT_RGOUT0 = 7,
749 NI_RTSI_OUTPUT_RTSI_BRD_0 = 8,
750 NI_RTSI_OUTPUT_RTSI_OSC = 12 /* pre-m-series always have RTSI clock
751 on line 7 */
752};
753static inline unsigned NI_RTSI_OUTPUT_RTSI_BRD(unsigned n)
754{
755 return NI_RTSI_OUTPUT_RTSI_BRD_0 + n;
756}
David Schleefed9eccb2008-11-04 20:29:31 -0800757
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800758/* Signals which can be routed to an NI PFI pin on an m-series board with
759 * INSN_CONFIG_SET_ROUTING. These numbers are also returned by
760 * INSN_CONFIG_GET_ROUTING on pre-m-series boards, even though their routing
761 * cannot be changed. The numbers assigned are not arbitrary, they correspond
762 * to the bits required to program the board. */
763enum ni_pfi_routing {
764 NI_PFI_OUTPUT_PFI_DEFAULT = 0,
765 NI_PFI_OUTPUT_AI_START1 = 1,
766 NI_PFI_OUTPUT_AI_START2 = 2,
767 NI_PFI_OUTPUT_AI_CONVERT = 3,
768 NI_PFI_OUTPUT_G_SRC1 = 4,
769 NI_PFI_OUTPUT_G_GATE1 = 5,
770 NI_PFI_OUTPUT_AO_UPDATE_N = 6,
771 NI_PFI_OUTPUT_AO_START1 = 7,
772 NI_PFI_OUTPUT_AI_START_PULSE = 8,
773 NI_PFI_OUTPUT_G_SRC0 = 9,
774 NI_PFI_OUTPUT_G_GATE0 = 10,
775 NI_PFI_OUTPUT_EXT_STROBE = 11,
776 NI_PFI_OUTPUT_AI_EXT_MUX_CLK = 12,
777 NI_PFI_OUTPUT_GOUT0 = 13,
778 NI_PFI_OUTPUT_GOUT1 = 14,
779 NI_PFI_OUTPUT_FREQ_OUT = 15,
780 NI_PFI_OUTPUT_PFI_DO = 16,
781 NI_PFI_OUTPUT_I_ATRIG = 17,
782 NI_PFI_OUTPUT_RTSI0 = 18,
783 NI_PFI_OUTPUT_PXI_STAR_TRIGGER_IN = 26,
784 NI_PFI_OUTPUT_SCXI_TRIG1 = 27,
785 NI_PFI_OUTPUT_DIO_CHANGE_DETECT_RTSI = 28,
786 NI_PFI_OUTPUT_CDI_SAMPLE = 29,
787 NI_PFI_OUTPUT_CDO_UPDATE = 30
788};
789static inline unsigned NI_PFI_OUTPUT_RTSI(unsigned rtsi_channel)
790{
791 return NI_PFI_OUTPUT_RTSI0 + rtsi_channel;
792}
David Schleefed9eccb2008-11-04 20:29:31 -0800793
794/* Signals which can be routed to output on a NI PFI pin on a 660x board
795 with INSN_CONFIG_SET_ROUTING. The numbers assigned are
796 not arbitrary, they correspond to the bits required
797 to program the board. Lines 0 to 7 can only be set to
798 NI_660X_PFI_OUTPUT_DIO. Lines 32 to 39 can only be set to
799 NI_660X_PFI_OUTPUT_COUNTER. */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800800enum ni_660x_pfi_routing {
801 NI_660X_PFI_OUTPUT_COUNTER = 1, /* counter */
802 NI_660X_PFI_OUTPUT_DIO = 2, /* static digital output */
803};
David Schleefed9eccb2008-11-04 20:29:31 -0800804
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800805/* NI External Trigger lines. These values are not arbitrary, but are related
806 * to the bits required to program the board (offset by 1 for historical
807 * reasons). */
808static inline unsigned NI_EXT_PFI(unsigned pfi_channel)
809{
810 return NI_USUAL_PFI_SELECT(pfi_channel) - 1;
811}
812static inline unsigned NI_EXT_RTSI(unsigned rtsi_channel)
813{
814 return NI_USUAL_RTSI_SELECT(rtsi_channel) - 1;
815}
David Schleefed9eccb2008-11-04 20:29:31 -0800816
817/* status bits for INSN_CONFIG_GET_COUNTER_STATUS */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800818enum comedi_counter_status_flags {
819 COMEDI_COUNTER_ARMED = 0x1,
820 COMEDI_COUNTER_COUNTING = 0x2,
821 COMEDI_COUNTER_TERMINAL_COUNT = 0x4,
822};
David Schleefed9eccb2008-11-04 20:29:31 -0800823
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800824/* Clock sources for CDIO subdevice on NI m-series boards. Used as the
825 * scan_begin_arg for a comedi_command. These sources may also be bitwise-or'd
826 * with CR_INVERT to change polarity. */
827enum ni_m_series_cdio_scan_begin_src {
828 NI_CDIO_SCAN_BEGIN_SRC_GROUND = 0,
829 NI_CDIO_SCAN_BEGIN_SRC_AI_START = 18,
830 NI_CDIO_SCAN_BEGIN_SRC_AI_CONVERT = 19,
831 NI_CDIO_SCAN_BEGIN_SRC_PXI_STAR_TRIGGER = 20,
832 NI_CDIO_SCAN_BEGIN_SRC_G0_OUT = 28,
833 NI_CDIO_SCAN_BEGIN_SRC_G1_OUT = 29,
834 NI_CDIO_SCAN_BEGIN_SRC_ANALOG_TRIGGER = 30,
835 NI_CDIO_SCAN_BEGIN_SRC_AO_UPDATE = 31,
836 NI_CDIO_SCAN_BEGIN_SRC_FREQ_OUT = 32,
837 NI_CDIO_SCAN_BEGIN_SRC_DIO_CHANGE_DETECT_IRQ = 33
838};
839static inline unsigned NI_CDIO_SCAN_BEGIN_SRC_PFI(unsigned pfi_channel)
840{
841 return NI_USUAL_PFI_SELECT(pfi_channel);
842}
843static inline unsigned NI_CDIO_SCAN_BEGIN_SRC_RTSI(unsigned rtsi_channel)
844{
845 return NI_USUAL_RTSI_SELECT(rtsi_channel);
846}
David Schleefed9eccb2008-11-04 20:29:31 -0800847
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800848/* scan_begin_src for scan_begin_arg==TRIG_EXT with analog output command on NI
849 * boards. These scan begin sources can also be bitwise-or'd with CR_INVERT to
850 * change polarity. */
851static inline unsigned NI_AO_SCAN_BEGIN_SRC_PFI(unsigned pfi_channel)
852{
853 return NI_USUAL_PFI_SELECT(pfi_channel);
854}
855static inline unsigned NI_AO_SCAN_BEGIN_SRC_RTSI(unsigned rtsi_channel)
856{
857 return NI_USUAL_RTSI_SELECT(rtsi_channel);
858}
David Schleefed9eccb2008-11-04 20:29:31 -0800859
860/* Bits for setting a clock source with
861 * INSN_CONFIG_SET_CLOCK_SRC when using NI frequency output subdevice. */
Greg Kroah-Hartmane0dcef72008-11-13 16:36:22 -0800862enum ni_freq_out_clock_source_bits {
863 NI_FREQ_OUT_TIMEBASE_1_DIV_2_CLOCK_SRC, /* 10 MHz */
864 NI_FREQ_OUT_TIMEBASE_2_CLOCK_SRC /* 100 KHz */
865};
David Schleefed9eccb2008-11-04 20:29:31 -0800866
867/* Values for setting a clock source with INSN_CONFIG_SET_CLOCK_SRC for
868 * 8254 counter subdevices on Amplicon DIO boards (amplc_dio200 driver). */
869 enum amplc_dio_clock_source {
870 AMPLC_DIO_CLK_CLKN, /* per channel external clock
871 input/output pin (pin is only an
872 input when clock source set to this
873 value, otherwise it is an output) */
874 AMPLC_DIO_CLK_10MHZ, /* 10 MHz internal clock */
875 AMPLC_DIO_CLK_1MHZ, /* 1 MHz internal clock */
876 AMPLC_DIO_CLK_100KHZ, /* 100 kHz internal clock */
877 AMPLC_DIO_CLK_10KHZ, /* 10 kHz internal clock */
878 AMPLC_DIO_CLK_1KHZ, /* 1 kHz internal clock */
879 AMPLC_DIO_CLK_OUTNM1, /* output of preceding counter channel
880 (for channel 0, preceding counter
881 channel is channel 2 on preceding
882 counter subdevice, for first counter
883 subdevice, preceding counter
884 subdevice is the last counter
885 subdevice) */
886 AMPLC_DIO_CLK_EXT /* per chip external input pin */
887 };
888
889/* Values for setting a gate source with INSN_CONFIG_SET_GATE_SRC for
890 * 8254 counter subdevices on Amplicon DIO boards (amplc_dio200 driver). */
891 enum amplc_dio_gate_source {
892 AMPLC_DIO_GAT_VCC, /* internal high logic level */
893 AMPLC_DIO_GAT_GND, /* internal low logic level */
894 AMPLC_DIO_GAT_GATN, /* per channel external gate input */
895 AMPLC_DIO_GAT_NOUTNM2, /* negated output of counter channel
896 minus 2 (for channels 0 or 1,
897 channel minus 2 is channel 1 or 2 on
898 the preceding counter subdevice, for
899 the first counter subdevice the
900 preceding counter subdevice is the
901 last counter subdevice) */
902 AMPLC_DIO_GAT_RESERVED4,
903 AMPLC_DIO_GAT_RESERVED5,
904 AMPLC_DIO_GAT_RESERVED6,
905 AMPLC_DIO_GAT_RESERVED7
906 };
907
908#ifdef __cplusplus
909}
910#endif
911
912#endif /* _COMEDI_H */