blob: 59e95762a6de776ba9a6bcc793138eccb8396675 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* linux/drivers/char/watchdog/s3c2410_wdt.c
2 *
3 * Copyright (c) 2004 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * S3C2410 Watchdog Timer Support
7 *
8 * Based on, softdog.c by Alan Cox,
Alan Cox29fa0582008-10-27 15:17:56 +00009 * (c) Copyright 1996 Alan Cox <alan@lxorguk.ukuu.org.uk>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
Linus Torvalds1da177e2005-04-16 15:20:36 -070024*/
25
Joe Perches27c766a2012-02-15 15:06:19 -080026#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
27
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/module.h>
29#include <linux/moduleparam.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/types.h>
31#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <linux/watchdog.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010033#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/interrupt.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000035#include <linux/clk.h>
Alan Cox41dc8b72008-08-04 17:54:46 +010036#include <linux/uaccess.h>
37#include <linux/io.h>
Ben Dookse02f8382009-10-30 00:30:25 +000038#include <linux/cpufreq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Wolfram Sang25dc46e2011-09-26 15:40:14 +020040#include <linux/err.h>
Wim Van Sebroeck3016a552012-05-03 05:24:17 +000041#include <linux/of.h>
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +053042#include <linux/mfd/syscon.h>
43#include <linux/regmap.h>
Heiko Stuebnerf286e132014-08-19 17:45:36 -070044#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Tomasz Figaa8f54012013-06-17 23:45:24 +090046#define S3C2410_WTCON 0x00
47#define S3C2410_WTDAT 0x04
48#define S3C2410_WTCNT 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Javier Martinez Canillas882dec12016-03-01 13:45:17 -030050#define S3C2410_WTCNT_MAXCNT 0xffff
51
Tomasz Figaa8f54012013-06-17 23:45:24 +090052#define S3C2410_WTCON_RSTEN (1 << 0)
53#define S3C2410_WTCON_INTEN (1 << 2)
54#define S3C2410_WTCON_ENABLE (1 << 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Tomasz Figaa8f54012013-06-17 23:45:24 +090056#define S3C2410_WTCON_DIV16 (0 << 3)
57#define S3C2410_WTCON_DIV32 (1 << 3)
58#define S3C2410_WTCON_DIV64 (2 << 3)
59#define S3C2410_WTCON_DIV128 (3 << 3)
60
Javier Martinez Canillas882dec12016-03-01 13:45:17 -030061#define S3C2410_WTCON_MAXDIV 0x80
62
Tomasz Figaa8f54012013-06-17 23:45:24 +090063#define S3C2410_WTCON_PRESCALE(x) ((x) << 8)
64#define S3C2410_WTCON_PRESCALE_MASK (0xff << 8)
Javier Martinez Canillas882dec12016-03-01 13:45:17 -030065#define S3C2410_WTCON_PRESCALE_MAX 0xff
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define CONFIG_S3C2410_WATCHDOG_ATBOOT (0)
68#define CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME (15)
69
Doug Andersoncffc9a62013-12-06 13:08:07 -080070#define EXYNOS5_RST_STAT_REG_OFFSET 0x0404
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +053071#define EXYNOS5_WDT_DISABLE_REG_OFFSET 0x0408
72#define EXYNOS5_WDT_MASK_RESET_REG_OFFSET 0x040c
73#define QUIRK_HAS_PMU_CONFIG (1 << 0)
Doug Andersoncffc9a62013-12-06 13:08:07 -080074#define QUIRK_HAS_RST_STAT (1 << 1)
75
76/* These quirks require that we have a PMU register map */
77#define QUIRKS_HAVE_PMUREG (QUIRK_HAS_PMU_CONFIG | \
78 QUIRK_HAS_RST_STAT)
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +053079
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +010080static bool nowayout = WATCHDOG_NOWAYOUT;
Fabio Porceddac1fd5f62013-02-14 09:14:25 +010081static int tmr_margin;
Linus Torvalds1da177e2005-04-16 15:20:36 -070082static int tmr_atboot = CONFIG_S3C2410_WATCHDOG_ATBOOT;
Alan Cox41dc8b72008-08-04 17:54:46 +010083static int soft_noboot;
84static int debug;
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86module_param(tmr_margin, int, 0);
87module_param(tmr_atboot, int, 0);
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +010088module_param(nowayout, bool, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089module_param(soft_noboot, int, 0);
90module_param(debug, int, 0);
91
Randy Dunlap76550d32010-05-01 09:46:15 -070092MODULE_PARM_DESC(tmr_margin, "Watchdog tmr_margin in seconds. (default="
Alan Cox41dc8b72008-08-04 17:54:46 +010093 __MODULE_STRING(CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME) ")");
94MODULE_PARM_DESC(tmr_atboot,
95 "Watchdog is started at boot time if set to 1, default="
96 __MODULE_STRING(CONFIG_S3C2410_WATCHDOG_ATBOOT));
97MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
98 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
Wim Van Sebroecka77dba72009-04-14 20:20:07 +000099MODULE_PARM_DESC(soft_noboot, "Watchdog action, set to 1 to ignore reboots, "
Randy Dunlap76550d32010-05-01 09:46:15 -0700100 "0 to reboot (default 0)");
101MODULE_PARM_DESC(debug, "Watchdog debug, set to >1 for debug (default 0)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530103/**
104 * struct s3c2410_wdt_variant - Per-variant config data
105 *
106 * @disable_reg: Offset in pmureg for the register that disables the watchdog
107 * timer reset functionality.
108 * @mask_reset_reg: Offset in pmureg for the register that masks the watchdog
109 * timer reset functionality.
110 * @mask_bit: Bit number for the watchdog timer in the disable register and the
111 * mask reset register.
Doug Andersoncffc9a62013-12-06 13:08:07 -0800112 * @rst_stat_reg: Offset in pmureg for the register that has the reset status.
113 * @rst_stat_bit: Bit number in the rst_stat register indicating a watchdog
114 * reset.
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530115 * @quirks: A bitfield of quirks.
116 */
117
118struct s3c2410_wdt_variant {
119 int disable_reg;
120 int mask_reset_reg;
121 int mask_bit;
Doug Andersoncffc9a62013-12-06 13:08:07 -0800122 int rst_stat_reg;
123 int rst_stat_bit;
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530124 u32 quirks;
125};
126
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530127struct s3c2410_wdt {
128 struct device *dev;
129 struct clk *clock;
130 void __iomem *reg_base;
131 unsigned int count;
132 spinlock_t lock;
133 unsigned long wtcon_save;
134 unsigned long wtdat_save;
135 struct watchdog_device wdt_device;
136 struct notifier_block freq_transition;
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530137 struct s3c2410_wdt_variant *drv_data;
138 struct regmap *pmureg;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530139};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530141static const struct s3c2410_wdt_variant drv_data_s3c2410 = {
142 .quirks = 0
143};
144
145#ifdef CONFIG_OF
146static const struct s3c2410_wdt_variant drv_data_exynos5250 = {
147 .disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
148 .mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
149 .mask_bit = 20,
Doug Andersoncffc9a62013-12-06 13:08:07 -0800150 .rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
151 .rst_stat_bit = 20,
152 .quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT,
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530153};
154
155static const struct s3c2410_wdt_variant drv_data_exynos5420 = {
156 .disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
157 .mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
158 .mask_bit = 0,
Doug Andersoncffc9a62013-12-06 13:08:07 -0800159 .rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
160 .rst_stat_bit = 9,
161 .quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT,
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530162};
163
Naveen Krishna Chatradhi2b9366b2014-08-27 15:17:11 +0530164static const struct s3c2410_wdt_variant drv_data_exynos7 = {
165 .disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
166 .mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
Abhilash Kesavan5476b2b2014-10-17 21:42:53 +0530167 .mask_bit = 23,
Naveen Krishna Chatradhi2b9366b2014-08-27 15:17:11 +0530168 .rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
169 .rst_stat_bit = 23, /* A57 WDTRESET */
170 .quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT,
171};
172
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530173static const struct of_device_id s3c2410_wdt_match[] = {
174 { .compatible = "samsung,s3c2410-wdt",
175 .data = &drv_data_s3c2410 },
176 { .compatible = "samsung,exynos5250-wdt",
177 .data = &drv_data_exynos5250 },
178 { .compatible = "samsung,exynos5420-wdt",
179 .data = &drv_data_exynos5420 },
Naveen Krishna Chatradhi2b9366b2014-08-27 15:17:11 +0530180 { .compatible = "samsung,exynos7-wdt",
181 .data = &drv_data_exynos7 },
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530182 {},
183};
184MODULE_DEVICE_TABLE(of, s3c2410_wdt_match);
185#endif
186
187static const struct platform_device_id s3c2410_wdt_ids[] = {
188 {
189 .name = "s3c2410-wdt",
190 .driver_data = (unsigned long)&drv_data_s3c2410,
191 },
192 {}
193};
194MODULE_DEVICE_TABLE(platform, s3c2410_wdt_ids);
195
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196/* watchdog control routines */
197
Joe Perches27c766a2012-02-15 15:06:19 -0800198#define DBG(fmt, ...) \
199do { \
200 if (debug) \
201 pr_info(fmt, ##__VA_ARGS__); \
202} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
204/* functions */
205
Javier Martinez Canillas882dec12016-03-01 13:45:17 -0300206static inline unsigned int s3c2410wdt_max_timeout(struct clk *clock)
207{
208 unsigned long freq = clk_get_rate(clock);
209
210 return S3C2410_WTCNT_MAXCNT / (freq / (S3C2410_WTCON_PRESCALE_MAX + 1)
211 / S3C2410_WTCON_MAXDIV);
212}
213
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530214static inline struct s3c2410_wdt *freq_to_wdt(struct notifier_block *nb)
215{
216 return container_of(nb, struct s3c2410_wdt, freq_transition);
217}
218
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530219static int s3c2410wdt_mask_and_disable_reset(struct s3c2410_wdt *wdt, bool mask)
220{
221 int ret;
222 u32 mask_val = 1 << wdt->drv_data->mask_bit;
223 u32 val = 0;
224
225 /* No need to do anything if no PMU CONFIG needed */
226 if (!(wdt->drv_data->quirks & QUIRK_HAS_PMU_CONFIG))
227 return 0;
228
229 if (mask)
230 val = mask_val;
231
232 ret = regmap_update_bits(wdt->pmureg,
233 wdt->drv_data->disable_reg,
234 mask_val, val);
235 if (ret < 0)
236 goto error;
237
238 ret = regmap_update_bits(wdt->pmureg,
239 wdt->drv_data->mask_reset_reg,
240 mask_val, val);
241 error:
242 if (ret < 0)
243 dev_err(wdt->dev, "failed to update reg(%d)\n", ret);
244
245 return ret;
246}
247
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200248static int s3c2410wdt_keepalive(struct watchdog_device *wdd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530250 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
251
252 spin_lock(&wdt->lock);
253 writel(wdt->count, wdt->reg_base + S3C2410_WTCNT);
254 spin_unlock(&wdt->lock);
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200255
256 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257}
258
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530259static void __s3c2410wdt_stop(struct s3c2410_wdt *wdt)
Alan Cox41dc8b72008-08-04 17:54:46 +0100260{
261 unsigned long wtcon;
262
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530263 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 wtcon &= ~(S3C2410_WTCON_ENABLE | S3C2410_WTCON_RSTEN);
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530265 writel(wtcon, wdt->reg_base + S3C2410_WTCON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266}
267
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200268static int s3c2410wdt_stop(struct watchdog_device *wdd)
Alan Cox41dc8b72008-08-04 17:54:46 +0100269{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530270 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
271
272 spin_lock(&wdt->lock);
273 __s3c2410wdt_stop(wdt);
274 spin_unlock(&wdt->lock);
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200275
276 return 0;
Alan Cox41dc8b72008-08-04 17:54:46 +0100277}
278
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200279static int s3c2410wdt_start(struct watchdog_device *wdd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280{
281 unsigned long wtcon;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530282 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530284 spin_lock(&wdt->lock);
Alan Cox41dc8b72008-08-04 17:54:46 +0100285
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530286 __s3c2410wdt_stop(wdt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530288 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 wtcon |= S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV128;
290
291 if (soft_noboot) {
292 wtcon |= S3C2410_WTCON_INTEN;
293 wtcon &= ~S3C2410_WTCON_RSTEN;
294 } else {
295 wtcon &= ~S3C2410_WTCON_INTEN;
296 wtcon |= S3C2410_WTCON_RSTEN;
297 }
298
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530299 DBG("%s: count=0x%08x, wtcon=%08lx\n",
300 __func__, wdt->count, wtcon);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530302 writel(wdt->count, wdt->reg_base + S3C2410_WTDAT);
303 writel(wdt->count, wdt->reg_base + S3C2410_WTCNT);
304 writel(wtcon, wdt->reg_base + S3C2410_WTCON);
305 spin_unlock(&wdt->lock);
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200306
307 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308}
309
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530310static inline int s3c2410wdt_is_running(struct s3c2410_wdt *wdt)
Ben Dookse02f8382009-10-30 00:30:25 +0000311{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530312 return readl(wdt->reg_base + S3C2410_WTCON) & S3C2410_WTCON_ENABLE;
Ben Dookse02f8382009-10-30 00:30:25 +0000313}
314
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200315static int s3c2410wdt_set_heartbeat(struct watchdog_device *wdd, unsigned timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530317 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
318 unsigned long freq = clk_get_rate(wdt->clock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 unsigned int count;
320 unsigned int divisor = 1;
321 unsigned long wtcon;
322
323 if (timeout < 1)
324 return -EINVAL;
325
Doug Anderson17862442013-11-26 16:57:19 -0800326 freq = DIV_ROUND_UP(freq, 128);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 count = timeout * freq;
328
Ben Dookse02f8382009-10-30 00:30:25 +0000329 DBG("%s: count=%d, timeout=%d, freq=%lu\n",
Harvey Harrisonfa9363c2008-03-05 18:24:58 -0800330 __func__, count, timeout, freq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
332 /* if the count is bigger than the watchdog register,
333 then work out what we need to do (and if) we can
334 actually make this value
335 */
336
337 if (count >= 0x10000) {
Doug Anderson17862442013-11-26 16:57:19 -0800338 divisor = DIV_ROUND_UP(count, 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Doug Anderson17862442013-11-26 16:57:19 -0800340 if (divisor > 0x100) {
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530341 dev_err(wdt->dev, "timeout %d too big\n", timeout);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 return -EINVAL;
343 }
344 }
345
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 DBG("%s: timeout=%d, divisor=%d, count=%d (%08x)\n",
Doug Anderson17862442013-11-26 16:57:19 -0800347 __func__, timeout, divisor, count, DIV_ROUND_UP(count, divisor));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
Doug Anderson17862442013-11-26 16:57:19 -0800349 count = DIV_ROUND_UP(count, divisor);
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530350 wdt->count = count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
352 /* update the pre-scaler */
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530353 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 wtcon &= ~S3C2410_WTCON_PRESCALE_MASK;
355 wtcon |= S3C2410_WTCON_PRESCALE(divisor-1);
356
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530357 writel(count, wdt->reg_base + S3C2410_WTDAT);
358 writel(wtcon, wdt->reg_base + S3C2410_WTCON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Hans de Goede5f2430f2012-05-11 12:00:27 +0200360 wdd->timeout = (count * divisor) / freq;
Wim Van Sebroeck0197c1c2012-02-29 20:20:58 +0100361
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 return 0;
363}
364
Guenter Roeck4d8b2292016-02-26 17:32:49 -0800365static int s3c2410wdt_restart(struct watchdog_device *wdd, unsigned long action,
366 void *data)
Damien Riegelc71f5cd2015-11-16 12:28:10 -0500367{
368 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
369 void __iomem *wdt_base = wdt->reg_base;
370
371 /* disable watchdog, to be safe */
372 writel(0, wdt_base + S3C2410_WTCON);
373
374 /* put initial values into count and data */
375 writel(0x80, wdt_base + S3C2410_WTCNT);
376 writel(0x80, wdt_base + S3C2410_WTDAT);
377
378 /* set the watchdog to go and reset... */
379 writel(S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV16 |
380 S3C2410_WTCON_RSTEN | S3C2410_WTCON_PRESCALE(0x20),
381 wdt_base + S3C2410_WTCON);
382
383 /* wait for reset to assert... */
384 mdelay(500);
385
386 return 0;
387}
388
Wim Van Sebroecka77dba72009-04-14 20:20:07 +0000389#define OPTIONS (WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Alan Cox41dc8b72008-08-04 17:54:46 +0100391static const struct watchdog_info s3c2410_wdt_ident = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 .options = OPTIONS,
393 .firmware_version = 0,
394 .identity = "S3C2410 Watchdog",
395};
396
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200397static struct watchdog_ops s3c2410wdt_ops = {
398 .owner = THIS_MODULE,
399 .start = s3c2410wdt_start,
400 .stop = s3c2410wdt_stop,
401 .ping = s3c2410wdt_keepalive,
402 .set_timeout = s3c2410wdt_set_heartbeat,
Damien Riegelc71f5cd2015-11-16 12:28:10 -0500403 .restart = s3c2410wdt_restart,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404};
405
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200406static struct watchdog_device s3c2410_wdd = {
407 .info = &s3c2410_wdt_ident,
408 .ops = &s3c2410wdt_ops,
Fabio Porceddac1fd5f62013-02-14 09:14:25 +0100409 .timeout = CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410};
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412/* interrupt handler code */
413
David Howells7d12e782006-10-05 14:55:46 +0100414static irqreturn_t s3c2410wdt_irq(int irqno, void *param)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530416 struct s3c2410_wdt *wdt = platform_get_drvdata(param);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530418 dev_info(wdt->dev, "watchdog timer expired (irq)\n");
419
420 s3c2410wdt_keepalive(&wdt->wdt_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 return IRQ_HANDLED;
422}
Ben Dookse02f8382009-10-30 00:30:25 +0000423
Doug Anderson0f1dd982013-11-25 15:36:43 -0800424#ifdef CONFIG_ARM_S3C24XX_CPUFREQ
Ben Dookse02f8382009-10-30 00:30:25 +0000425
426static int s3c2410wdt_cpufreq_transition(struct notifier_block *nb,
427 unsigned long val, void *data)
428{
429 int ret;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530430 struct s3c2410_wdt *wdt = freq_to_wdt(nb);
Ben Dookse02f8382009-10-30 00:30:25 +0000431
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530432 if (!s3c2410wdt_is_running(wdt))
Ben Dookse02f8382009-10-30 00:30:25 +0000433 goto done;
434
435 if (val == CPUFREQ_PRECHANGE) {
436 /* To ensure that over the change we don't cause the
437 * watchdog to trigger, we perform an keep-alive if
438 * the watchdog is running.
439 */
440
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530441 s3c2410wdt_keepalive(&wdt->wdt_device);
Ben Dookse02f8382009-10-30 00:30:25 +0000442 } else if (val == CPUFREQ_POSTCHANGE) {
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530443 s3c2410wdt_stop(&wdt->wdt_device);
Ben Dookse02f8382009-10-30 00:30:25 +0000444
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530445 ret = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
446 wdt->wdt_device.timeout);
Ben Dookse02f8382009-10-30 00:30:25 +0000447
448 if (ret >= 0)
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530449 s3c2410wdt_start(&wdt->wdt_device);
Ben Dookse02f8382009-10-30 00:30:25 +0000450 else
451 goto err;
452 }
453
454done:
455 return 0;
456
457 err:
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530458 dev_err(wdt->dev, "cannot set new value for timeout %d\n",
459 wdt->wdt_device.timeout);
Ben Dookse02f8382009-10-30 00:30:25 +0000460 return ret;
461}
462
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530463static inline int s3c2410wdt_cpufreq_register(struct s3c2410_wdt *wdt)
Ben Dookse02f8382009-10-30 00:30:25 +0000464{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530465 wdt->freq_transition.notifier_call = s3c2410wdt_cpufreq_transition;
466
467 return cpufreq_register_notifier(&wdt->freq_transition,
Ben Dookse02f8382009-10-30 00:30:25 +0000468 CPUFREQ_TRANSITION_NOTIFIER);
469}
470
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530471static inline void s3c2410wdt_cpufreq_deregister(struct s3c2410_wdt *wdt)
Ben Dookse02f8382009-10-30 00:30:25 +0000472{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530473 wdt->freq_transition.notifier_call = s3c2410wdt_cpufreq_transition;
474
475 cpufreq_unregister_notifier(&wdt->freq_transition,
Ben Dookse02f8382009-10-30 00:30:25 +0000476 CPUFREQ_TRANSITION_NOTIFIER);
477}
478
479#else
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530480
481static inline int s3c2410wdt_cpufreq_register(struct s3c2410_wdt *wdt)
Ben Dookse02f8382009-10-30 00:30:25 +0000482{
483 return 0;
484}
485
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530486static inline void s3c2410wdt_cpufreq_deregister(struct s3c2410_wdt *wdt)
Ben Dookse02f8382009-10-30 00:30:25 +0000487{
488}
489#endif
490
Doug Andersoncffc9a62013-12-06 13:08:07 -0800491static inline unsigned int s3c2410wdt_get_bootstatus(struct s3c2410_wdt *wdt)
492{
493 unsigned int rst_stat;
494 int ret;
495
496 if (!(wdt->drv_data->quirks & QUIRK_HAS_RST_STAT))
497 return 0;
498
499 ret = regmap_read(wdt->pmureg, wdt->drv_data->rst_stat_reg, &rst_stat);
500 if (ret)
501 dev_warn(wdt->dev, "Couldn't get RST_STAT register\n");
502 else if (rst_stat & BIT(wdt->drv_data->rst_stat_bit))
503 return WDIOF_CARDRESET;
504
505 return 0;
506}
507
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530508/* s3c2410_get_wdt_driver_data */
509static inline struct s3c2410_wdt_variant *
510get_wdt_drv_data(struct platform_device *pdev)
511{
512 if (pdev->dev.of_node) {
513 const struct of_device_id *match;
514 match = of_match_node(s3c2410_wdt_match, pdev->dev.of_node);
515 return (struct s3c2410_wdt_variant *)match->data;
516 } else {
517 return (struct s3c2410_wdt_variant *)
518 platform_get_device_id(pdev)->driver_data;
519 }
520}
521
Bill Pemberton2d991a12012-11-19 13:21:41 -0500522static int s3c2410wdt_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523{
Ben Dookse8ef92b2007-06-14 12:08:55 +0100524 struct device *dev;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530525 struct s3c2410_wdt *wdt;
526 struct resource *wdt_mem;
527 struct resource *wdt_irq;
Ben Dooks46b814d2007-06-14 12:08:54 +0100528 unsigned int wtcon;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 int started = 0;
530 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Harvey Harrisonfa9363c2008-03-05 18:24:58 -0800532 DBG("%s: probe=%p\n", __func__, pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
Ben Dookse8ef92b2007-06-14 12:08:55 +0100534 dev = &pdev->dev;
Ben Dookse8ef92b2007-06-14 12:08:55 +0100535
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530536 wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
537 if (!wdt)
538 return -ENOMEM;
539
540 wdt->dev = &pdev->dev;
541 spin_lock_init(&wdt->lock);
542 wdt->wdt_device = s3c2410_wdd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530544 wdt->drv_data = get_wdt_drv_data(pdev);
Doug Andersoncffc9a62013-12-06 13:08:07 -0800545 if (wdt->drv_data->quirks & QUIRKS_HAVE_PMUREG) {
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530546 wdt->pmureg = syscon_regmap_lookup_by_phandle(dev->of_node,
547 "samsung,syscon-phandle");
548 if (IS_ERR(wdt->pmureg)) {
549 dev_err(dev, "syscon regmap lookup failed.\n");
550 return PTR_ERR(wdt->pmureg);
551 }
552 }
553
MyungJoo Ham78d3e002012-01-13 14:14:23 +0900554 wdt_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
555 if (wdt_irq == NULL) {
556 dev_err(dev, "no irq resource specified\n");
557 ret = -ENOENT;
558 goto err;
559 }
560
561 /* get the memory region for the watchdog timer */
Julia Lawallbd5cc112013-08-14 11:11:24 +0200562 wdt_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530563 wdt->reg_base = devm_ioremap_resource(dev, wdt_mem);
564 if (IS_ERR(wdt->reg_base)) {
565 ret = PTR_ERR(wdt->reg_base);
Jingoo Han04ecc7d2013-01-10 11:06:33 +0900566 goto err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 }
568
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530569 DBG("probe: mapped reg_base=%p\n", wdt->reg_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530571 wdt->clock = devm_clk_get(dev, "watchdog");
572 if (IS_ERR(wdt->clock)) {
Ben Dookse8ef92b2007-06-14 12:08:55 +0100573 dev_err(dev, "failed to find watchdog clock source\n");
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530574 ret = PTR_ERR(wdt->clock);
Jingoo Han04ecc7d2013-01-10 11:06:33 +0900575 goto err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 }
577
Sachin Kamat01b6af92014-03-04 15:04:35 +0530578 ret = clk_prepare_enable(wdt->clock);
579 if (ret < 0) {
580 dev_err(dev, "failed to enable clock\n");
581 return ret;
582 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Javier Martinez Canillas882dec12016-03-01 13:45:17 -0300584 wdt->wdt_device.min_timeout = 1;
585 wdt->wdt_device.max_timeout = s3c2410wdt_max_timeout(wdt->clock);
586
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530587 ret = s3c2410wdt_cpufreq_register(wdt);
MyungJoo Ham78d3e002012-01-13 14:14:23 +0900588 if (ret < 0) {
Jingoo Han38289242013-03-14 10:30:21 +0900589 dev_err(dev, "failed to register cpufreq\n");
Ben Dookse02f8382009-10-30 00:30:25 +0000590 goto err_clk;
591 }
592
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530593 watchdog_set_drvdata(&wdt->wdt_device, wdt);
594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 /* see if we can actually set the requested timer margin, and if
596 * not, try the default value */
597
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530598 watchdog_init_timeout(&wdt->wdt_device, tmr_margin, &pdev->dev);
599 ret = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
600 wdt->wdt_device.timeout);
601 if (ret) {
602 started = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
Alan Cox41dc8b72008-08-04 17:54:46 +0100603 CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604
Alan Cox41dc8b72008-08-04 17:54:46 +0100605 if (started == 0)
606 dev_info(dev,
607 "tmr_margin value out of range, default %d used\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME);
Alan Cox41dc8b72008-08-04 17:54:46 +0100609 else
Wim Van Sebroecka77dba72009-04-14 20:20:07 +0000610 dev_info(dev, "default timer value is out of range, "
611 "cannot start\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 }
613
Jingoo Han04ecc7d2013-01-10 11:06:33 +0900614 ret = devm_request_irq(dev, wdt_irq->start, s3c2410wdt_irq, 0,
615 pdev->name, pdev);
MyungJoo Ham78d3e002012-01-13 14:14:23 +0900616 if (ret != 0) {
617 dev_err(dev, "failed to install irq (%d)\n", ret);
618 goto err_cpufreq;
619 }
620
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530621 watchdog_set_nowayout(&wdt->wdt_device, nowayout);
Damien Riegelc71f5cd2015-11-16 12:28:10 -0500622 watchdog_set_restart_priority(&wdt->wdt_device, 128);
Wim Van Sebroeckff0b3cd2011-11-29 16:24:16 +0100623
Doug Andersoncffc9a62013-12-06 13:08:07 -0800624 wdt->wdt_device.bootstatus = s3c2410wdt_get_bootstatus(wdt);
Pratyush Anand65518812015-08-20 14:05:01 +0530625 wdt->wdt_device.parent = &pdev->dev;
Doug Andersoncffc9a62013-12-06 13:08:07 -0800626
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530627 ret = watchdog_register_device(&wdt->wdt_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 if (ret) {
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200629 dev_err(dev, "cannot register watchdog (%d)\n", ret);
Jingoo Han04ecc7d2013-01-10 11:06:33 +0900630 goto err_cpufreq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 }
632
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530633 ret = s3c2410wdt_mask_and_disable_reset(wdt, false);
634 if (ret < 0)
635 goto err_unregister;
636
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 if (tmr_atboot && started == 0) {
Ben Dookse8ef92b2007-06-14 12:08:55 +0100638 dev_info(dev, "starting watchdog timer\n");
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530639 s3c2410wdt_start(&wdt->wdt_device);
Ben Dooks655516c2006-04-19 23:02:56 +0100640 } else if (!tmr_atboot) {
641 /* if we're not enabling the watchdog, then ensure it is
642 * disabled if it has been left running from the bootloader
643 * or other source */
644
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530645 s3c2410wdt_stop(&wdt->wdt_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 }
647
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530648 platform_set_drvdata(pdev, wdt);
649
Ben Dooks46b814d2007-06-14 12:08:54 +0100650 /* print out a statement of readiness */
651
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530652 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
Ben Dooks46b814d2007-06-14 12:08:54 +0100653
Ben Dookse8ef92b2007-06-14 12:08:55 +0100654 dev_info(dev, "watchdog %sactive, reset %sabled, irq %sabled\n",
Ben Dooks46b814d2007-06-14 12:08:54 +0100655 (wtcon & S3C2410_WTCON_ENABLE) ? "" : "in",
Dmitry Artamonow20403e82011-11-16 12:46:13 +0400656 (wtcon & S3C2410_WTCON_RSTEN) ? "en" : "dis",
657 (wtcon & S3C2410_WTCON_INTEN) ? "en" : "dis");
Alan Cox41dc8b72008-08-04 17:54:46 +0100658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 return 0;
Ben Dooks0b6dd8a2006-12-18 10:31:32 +0000660
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530661 err_unregister:
662 watchdog_unregister_device(&wdt->wdt_device);
663
Ben Dookse02f8382009-10-30 00:30:25 +0000664 err_cpufreq:
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530665 s3c2410wdt_cpufreq_deregister(wdt);
Ben Dookse02f8382009-10-30 00:30:25 +0000666
Ben Dooks0b6dd8a2006-12-18 10:31:32 +0000667 err_clk:
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530668 clk_disable_unprepare(wdt->clock);
Ben Dooks0b6dd8a2006-12-18 10:31:32 +0000669
MyungJoo Ham78d3e002012-01-13 14:14:23 +0900670 err:
Ben Dooks0b6dd8a2006-12-18 10:31:32 +0000671 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672}
673
Bill Pemberton4b12b892012-11-19 13:26:24 -0500674static int s3c2410wdt_remove(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675{
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530676 int ret;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530677 struct s3c2410_wdt *wdt = platform_get_drvdata(dev);
Wim Van Sebroeck9a372562010-05-21 08:11:42 +0000678
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530679 ret = s3c2410wdt_mask_and_disable_reset(wdt, true);
680 if (ret < 0)
681 return ret;
682
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530683 watchdog_unregister_device(&wdt->wdt_device);
Ben Dookse02f8382009-10-30 00:30:25 +0000684
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530685 s3c2410wdt_cpufreq_deregister(wdt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530687 clk_disable_unprepare(wdt->clock);
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530688
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 return 0;
690}
691
Russell King3ae5eae2005-11-09 22:32:44 +0000692static void s3c2410wdt_shutdown(struct platform_device *dev)
Ben Dooks94f1e9f2005-08-17 09:04:52 +0200693{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530694 struct s3c2410_wdt *wdt = platform_get_drvdata(dev);
695
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530696 s3c2410wdt_mask_and_disable_reset(wdt, true);
697
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530698 s3c2410wdt_stop(&wdt->wdt_device);
Ben Dooks94f1e9f2005-08-17 09:04:52 +0200699}
700
Jingoo Han0183984c2013-03-14 10:31:21 +0900701#ifdef CONFIG_PM_SLEEP
Ben Dooksaf4bb822005-08-17 09:03:23 +0200702
Jingoo Han0183984c2013-03-14 10:31:21 +0900703static int s3c2410wdt_suspend(struct device *dev)
Ben Dooksaf4bb822005-08-17 09:03:23 +0200704{
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530705 int ret;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530706 struct s3c2410_wdt *wdt = dev_get_drvdata(dev);
707
Russell King9480e302005-10-28 09:52:56 -0700708 /* Save watchdog state, and turn it off. */
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530709 wdt->wtcon_save = readl(wdt->reg_base + S3C2410_WTCON);
710 wdt->wtdat_save = readl(wdt->reg_base + S3C2410_WTDAT);
Ben Dooksaf4bb822005-08-17 09:03:23 +0200711
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530712 ret = s3c2410wdt_mask_and_disable_reset(wdt, true);
713 if (ret < 0)
714 return ret;
715
Russell King9480e302005-10-28 09:52:56 -0700716 /* Note that WTCNT doesn't need to be saved. */
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530717 s3c2410wdt_stop(&wdt->wdt_device);
Ben Dooksaf4bb822005-08-17 09:03:23 +0200718
719 return 0;
720}
721
Jingoo Han0183984c2013-03-14 10:31:21 +0900722static int s3c2410wdt_resume(struct device *dev)
Ben Dooksaf4bb822005-08-17 09:03:23 +0200723{
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530724 int ret;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530725 struct s3c2410_wdt *wdt = dev_get_drvdata(dev);
Ben Dooksaf4bb822005-08-17 09:03:23 +0200726
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530727 /* Restore watchdog state. */
728 writel(wdt->wtdat_save, wdt->reg_base + S3C2410_WTDAT);
729 writel(wdt->wtdat_save, wdt->reg_base + S3C2410_WTCNT);/* Reset count */
730 writel(wdt->wtcon_save, wdt->reg_base + S3C2410_WTCON);
Ben Dooksaf4bb822005-08-17 09:03:23 +0200731
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530732 ret = s3c2410wdt_mask_and_disable_reset(wdt, false);
733 if (ret < 0)
734 return ret;
735
Jingoo Han0183984c2013-03-14 10:31:21 +0900736 dev_info(dev, "watchdog %sabled\n",
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530737 (wdt->wtcon_save & S3C2410_WTCON_ENABLE) ? "en" : "dis");
Ben Dooksaf4bb822005-08-17 09:03:23 +0200738
739 return 0;
740}
Jingoo Han0183984c2013-03-14 10:31:21 +0900741#endif
Ben Dooksaf4bb822005-08-17 09:03:23 +0200742
Jingoo Han0183984c2013-03-14 10:31:21 +0900743static SIMPLE_DEV_PM_OPS(s3c2410wdt_pm_ops, s3c2410wdt_suspend,
744 s3c2410wdt_resume);
Ben Dooksaf4bb822005-08-17 09:03:23 +0200745
Russell King3ae5eae2005-11-09 22:32:44 +0000746static struct platform_driver s3c2410wdt_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 .probe = s3c2410wdt_probe,
Bill Pemberton82268712012-11-19 13:21:12 -0500748 .remove = s3c2410wdt_remove,
Ben Dooks94f1e9f2005-08-17 09:04:52 +0200749 .shutdown = s3c2410wdt_shutdown,
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530750 .id_table = s3c2410_wdt_ids,
Russell King3ae5eae2005-11-09 22:32:44 +0000751 .driver = {
Russell King3ae5eae2005-11-09 22:32:44 +0000752 .name = "s3c2410-wdt",
Jingoo Han0183984c2013-03-14 10:31:21 +0900753 .pm = &s3c2410wdt_pm_ops,
Wim Van Sebroeck3016a552012-05-03 05:24:17 +0000754 .of_match_table = of_match_ptr(s3c2410_wdt_match),
Russell King3ae5eae2005-11-09 22:32:44 +0000755 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756};
757
Sachin Kamat6b761b22012-07-12 17:17:40 +0530758module_platform_driver(s3c2410wdt_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759
Ben Dooksaf4bb822005-08-17 09:03:23 +0200760MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, "
761 "Dimitry Andric <dimitry.andric@tomtom.com>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762MODULE_DESCRIPTION("S3C2410 Watchdog Device Driver");
763MODULE_LICENSE("GPL");