blob: ef39a4551bd5f8e5dad8f5224e70b7e4625149ac [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
2 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Vivek Natarajan10598c12010-10-30 22:05:13 +053018#include <linux/pm_qos_params.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019
Sujith55624202010-01-08 10:36:02 +053020#include "ath9k.h"
21
22static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
29static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
30module_param_named(debug, ath9k_debug, uint, 0);
31MODULE_PARM_DESC(debug, "Debugging mask");
32
33int modparam_nohwcrypt;
34module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
35MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
36
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053037int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053038module_param_named(blink, led_blink, int, 0444);
39MODULE_PARM_DESC(blink, "Enable LED blink on activity");
40
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080041static int ath9k_btcoex_enable;
42module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
43MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
44
Sujith55624202010-01-08 10:36:02 +053045/* We use the hw_value as an index into our private channel structure */
46
47#define CHAN2G(_freq, _idx) { \
48 .center_freq = (_freq), \
49 .hw_value = (_idx), \
50 .max_power = 20, \
51}
52
53#define CHAN5G(_freq, _idx) { \
54 .band = IEEE80211_BAND_5GHZ, \
55 .center_freq = (_freq), \
56 .hw_value = (_idx), \
57 .max_power = 20, \
58}
59
60/* Some 2 GHz radios are actually tunable on 2312-2732
61 * on 5 MHz steps, we support the channels which we know
62 * we have calibration data for all cards though to make
63 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020064static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053065 CHAN2G(2412, 0), /* Channel 1 */
66 CHAN2G(2417, 1), /* Channel 2 */
67 CHAN2G(2422, 2), /* Channel 3 */
68 CHAN2G(2427, 3), /* Channel 4 */
69 CHAN2G(2432, 4), /* Channel 5 */
70 CHAN2G(2437, 5), /* Channel 6 */
71 CHAN2G(2442, 6), /* Channel 7 */
72 CHAN2G(2447, 7), /* Channel 8 */
73 CHAN2G(2452, 8), /* Channel 9 */
74 CHAN2G(2457, 9), /* Channel 10 */
75 CHAN2G(2462, 10), /* Channel 11 */
76 CHAN2G(2467, 11), /* Channel 12 */
77 CHAN2G(2472, 12), /* Channel 13 */
78 CHAN2G(2484, 13), /* Channel 14 */
79};
80
81/* Some 5 GHz radios are actually tunable on XXXX-YYYY
82 * on 5 MHz steps, we support the channels which we know
83 * we have calibration data for all cards though to make
84 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020085static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053086 /* _We_ call this UNII 1 */
87 CHAN5G(5180, 14), /* Channel 36 */
88 CHAN5G(5200, 15), /* Channel 40 */
89 CHAN5G(5220, 16), /* Channel 44 */
90 CHAN5G(5240, 17), /* Channel 48 */
91 /* _We_ call this UNII 2 */
92 CHAN5G(5260, 18), /* Channel 52 */
93 CHAN5G(5280, 19), /* Channel 56 */
94 CHAN5G(5300, 20), /* Channel 60 */
95 CHAN5G(5320, 21), /* Channel 64 */
96 /* _We_ call this "Middle band" */
97 CHAN5G(5500, 22), /* Channel 100 */
98 CHAN5G(5520, 23), /* Channel 104 */
99 CHAN5G(5540, 24), /* Channel 108 */
100 CHAN5G(5560, 25), /* Channel 112 */
101 CHAN5G(5580, 26), /* Channel 116 */
102 CHAN5G(5600, 27), /* Channel 120 */
103 CHAN5G(5620, 28), /* Channel 124 */
104 CHAN5G(5640, 29), /* Channel 128 */
105 CHAN5G(5660, 30), /* Channel 132 */
106 CHAN5G(5680, 31), /* Channel 136 */
107 CHAN5G(5700, 32), /* Channel 140 */
108 /* _We_ call this UNII 3 */
109 CHAN5G(5745, 33), /* Channel 149 */
110 CHAN5G(5765, 34), /* Channel 153 */
111 CHAN5G(5785, 35), /* Channel 157 */
112 CHAN5G(5805, 36), /* Channel 161 */
113 CHAN5G(5825, 37), /* Channel 165 */
114};
115
116/* Atheros hardware rate code addition for short premble */
117#define SHPCHECK(__hw_rate, __flags) \
118 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
119
120#define RATE(_bitrate, _hw_rate, _flags) { \
121 .bitrate = (_bitrate), \
122 .flags = (_flags), \
123 .hw_value = (_hw_rate), \
124 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
125}
126
127static struct ieee80211_rate ath9k_legacy_rates[] = {
128 RATE(10, 0x1b, 0),
129 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
130 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
131 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
132 RATE(60, 0x0b, 0),
133 RATE(90, 0x0f, 0),
134 RATE(120, 0x0a, 0),
135 RATE(180, 0x0e, 0),
136 RATE(240, 0x09, 0),
137 RATE(360, 0x0d, 0),
138 RATE(480, 0x08, 0),
139 RATE(540, 0x0c, 0),
140};
141
Sujith285f2dd2010-01-08 10:36:07 +0530142static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530143
144/*
145 * Read and write, they both share the same lock. We do this to serialize
146 * reads and writes on Atheros 802.11n PCI devices only. This is required
147 * as the FIFO on these devices can only accept sanely 2 requests.
148 */
149
150static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
151{
152 struct ath_hw *ah = (struct ath_hw *) hw_priv;
153 struct ath_common *common = ath9k_hw_common(ah);
154 struct ath_softc *sc = (struct ath_softc *) common->priv;
155
156 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
157 unsigned long flags;
158 spin_lock_irqsave(&sc->sc_serial_rw, flags);
159 iowrite32(val, sc->mem + reg_offset);
160 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
161 } else
162 iowrite32(val, sc->mem + reg_offset);
163}
164
165static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
166{
167 struct ath_hw *ah = (struct ath_hw *) hw_priv;
168 struct ath_common *common = ath9k_hw_common(ah);
169 struct ath_softc *sc = (struct ath_softc *) common->priv;
170 u32 val;
171
172 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
173 unsigned long flags;
174 spin_lock_irqsave(&sc->sc_serial_rw, flags);
175 val = ioread32(sc->mem + reg_offset);
176 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
177 } else
178 val = ioread32(sc->mem + reg_offset);
179 return val;
180}
181
182static const struct ath_ops ath9k_common_ops = {
183 .read = ath9k_ioread32,
184 .write = ath9k_iowrite32,
185};
186
Vivek Natarajan10598c12010-10-30 22:05:13 +0530187struct pm_qos_request_list ath9k_pm_qos_req;
188
Sujith55624202010-01-08 10:36:02 +0530189/**************************/
190/* Initialization */
191/**************************/
192
193static void setup_ht_cap(struct ath_softc *sc,
194 struct ieee80211_sta_ht_cap *ht_info)
195{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200196 struct ath_hw *ah = sc->sc_ah;
197 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530198 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200199 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530200
201 ht_info->ht_supported = true;
202 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
203 IEEE80211_HT_CAP_SM_PS |
204 IEEE80211_HT_CAP_SGI_40 |
205 IEEE80211_HT_CAP_DSSSCCK40;
206
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400207 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
208 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
209
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700210 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
211 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
212
Sujith55624202010-01-08 10:36:02 +0530213 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
214 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
215
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200216 if (AR_SREV_9300_20_OR_LATER(ah))
217 max_streams = 3;
218 else
219 max_streams = 2;
220
Felix Fietkau7a370812010-09-22 12:34:52 +0200221 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200222 if (max_streams >= 2)
223 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
224 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
225 }
226
Sujith55624202010-01-08 10:36:02 +0530227 /* set up supported mcs set */
228 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujith61389f32010-06-02 15:53:37 +0530229 tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, max_streams);
230 rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200231
232 ath_print(common, ATH_DBG_CONFIG,
233 "TX streams %d, RX streams: %d\n",
234 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530235
236 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530237 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
238 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
239 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
240 }
241
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200242 for (i = 0; i < rx_streams; i++)
243 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530244
245 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
246}
247
248static int ath9k_reg_notifier(struct wiphy *wiphy,
249 struct regulatory_request *request)
250{
251 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
252 struct ath_wiphy *aphy = hw->priv;
253 struct ath_softc *sc = aphy->sc;
254 struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
255
256 return ath_reg_notifier_apply(wiphy, request, reg);
257}
258
259/*
260 * This function will allocate both the DMA descriptor structure, and the
261 * buffers it contains. These are used to contain the descriptors used
262 * by the system.
263*/
264int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
265 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400266 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530267{
268#define DS2PHYS(_dd, _ds) \
269 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
270#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
271#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
272 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400273 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530274 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400275 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530276
277 ath_print(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
278 name, nbuf, ndesc);
279
280 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400281
282 if (is_tx)
283 desc_len = sc->sc_ah->caps.tx_desc_len;
284 else
285 desc_len = sizeof(struct ath_desc);
286
Sujith55624202010-01-08 10:36:02 +0530287 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400288 if ((desc_len % 4) != 0) {
Sujith55624202010-01-08 10:36:02 +0530289 ath_print(common, ATH_DBG_FATAL,
290 "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400291 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530292 error = -ENOMEM;
293 goto fail;
294 }
295
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400296 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530297
298 /*
299 * Need additional DMA memory because we can't use
300 * descriptors that cross the 4K page boundary. Assume
301 * one skipped descriptor per 4K page.
302 */
303 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
304 u32 ndesc_skipped =
305 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
306 u32 dma_len;
307
308 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400309 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530310 dd->dd_desc_len += dma_len;
311
312 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700313 }
Sujith55624202010-01-08 10:36:02 +0530314 }
315
316 /* allocate descriptors */
317 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
318 &dd->dd_desc_paddr, GFP_KERNEL);
319 if (dd->dd_desc == NULL) {
320 error = -ENOMEM;
321 goto fail;
322 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400323 ds = (u8 *) dd->dd_desc;
Sujith55624202010-01-08 10:36:02 +0530324 ath_print(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
325 name, ds, (u32) dd->dd_desc_len,
326 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
327
328 /* allocate buffers */
329 bsize = sizeof(struct ath_buf) * nbuf;
330 bf = kzalloc(bsize, GFP_KERNEL);
331 if (bf == NULL) {
332 error = -ENOMEM;
333 goto fail2;
334 }
335 dd->dd_bufptr = bf;
336
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400337 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530338 bf->bf_desc = ds;
339 bf->bf_daddr = DS2PHYS(dd, ds);
340
341 if (!(sc->sc_ah->caps.hw_caps &
342 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
343 /*
344 * Skip descriptor addresses which can cause 4KB
345 * boundary crossing (addr + length) with a 32 dword
346 * descriptor fetch.
347 */
348 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
349 BUG_ON((caddr_t) bf->bf_desc >=
350 ((caddr_t) dd->dd_desc +
351 dd->dd_desc_len));
352
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400353 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530354 bf->bf_desc = ds;
355 bf->bf_daddr = DS2PHYS(dd, ds);
356 }
357 }
358 list_add_tail(&bf->list, head);
359 }
360 return 0;
361fail2:
362 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
363 dd->dd_desc_paddr);
364fail:
365 memset(dd, 0, sizeof(*dd));
366 return error;
367#undef ATH_DESC_4KB_BOUND_CHECK
368#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
369#undef DS2PHYS
370}
371
Sujith285f2dd2010-01-08 10:36:07 +0530372static void ath9k_init_crypto(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530373{
Sujith285f2dd2010-01-08 10:36:07 +0530374 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
375 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530376
377 /* Get the hardware key cache size. */
Sujith285f2dd2010-01-08 10:36:07 +0530378 common->keymax = sc->sc_ah->caps.keycache_size;
Sujith55624202010-01-08 10:36:02 +0530379 if (common->keymax > ATH_KEYMAX) {
380 ath_print(common, ATH_DBG_ANY,
381 "Warning, using only %u entries in %u key cache\n",
382 ATH_KEYMAX, common->keymax);
383 common->keymax = ATH_KEYMAX;
384 }
385
386 /*
387 * Reset the key cache since some parts do not
388 * reset the contents on initial power up.
389 */
390 for (i = 0; i < common->keymax; i++)
Bruno Randolf040e5392010-09-08 16:05:04 +0900391 ath_hw_keyreset(common, (u16) i);
Sujith55624202010-01-08 10:36:02 +0530392
Felix Fietkau716f7fc2010-06-12 17:22:28 +0200393 /*
Sujith55624202010-01-08 10:36:02 +0530394 * Check whether the separate key cache entries
395 * are required to handle both tx+rx MIC keys.
396 * With split mic keys the number of stations is limited
397 * to 27 otherwise 59.
398 */
Bruno Randolf117675d2010-09-08 16:04:54 +0900399 if (sc->sc_ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
400 common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
Sujith285f2dd2010-01-08 10:36:07 +0530401}
Sujith55624202010-01-08 10:36:02 +0530402
Sujith285f2dd2010-01-08 10:36:07 +0530403static int ath9k_init_btcoex(struct ath_softc *sc)
404{
Felix Fietkau066dae92010-11-07 14:59:39 +0100405 struct ath_txq *txq;
406 int r;
Sujith285f2dd2010-01-08 10:36:07 +0530407
408 switch (sc->sc_ah->btcoex_hw.scheme) {
409 case ATH_BTCOEX_CFG_NONE:
410 break;
411 case ATH_BTCOEX_CFG_2WIRE:
412 ath9k_hw_btcoex_init_2wire(sc->sc_ah);
413 break;
414 case ATH_BTCOEX_CFG_3WIRE:
415 ath9k_hw_btcoex_init_3wire(sc->sc_ah);
416 r = ath_init_btcoex_timer(sc);
417 if (r)
418 return -1;
Felix Fietkau066dae92010-11-07 14:59:39 +0100419 txq = sc->tx.txq_map[WME_AC_BE];
420 ath9k_hw_init_btcoex_hw(sc->sc_ah, txq->axq_qnum);
Sujith285f2dd2010-01-08 10:36:07 +0530421 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
422 break;
423 default:
424 WARN_ON(1);
425 break;
Sujith55624202010-01-08 10:36:02 +0530426 }
427
Sujith285f2dd2010-01-08 10:36:07 +0530428 return 0;
429}
Sujith55624202010-01-08 10:36:02 +0530430
Sujith285f2dd2010-01-08 10:36:07 +0530431static int ath9k_init_queues(struct ath_softc *sc)
432{
Sujith285f2dd2010-01-08 10:36:07 +0530433 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530434
Sujith285f2dd2010-01-08 10:36:07 +0530435 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530436 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530437
Sujith285f2dd2010-01-08 10:36:07 +0530438 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
439 ath_cabq_update(sc);
440
Felix Fietkau066dae92010-11-07 14:59:39 +0100441 for (i = 0; i < WME_NUM_AC; i++)
442 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Sujith285f2dd2010-01-08 10:36:07 +0530443
444 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530445}
446
Felix Fietkauf209f522010-10-01 01:06:53 +0200447static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530448{
Felix Fietkauf209f522010-10-01 01:06:53 +0200449 void *channels;
450
Felix Fietkaucac42202010-10-09 02:39:30 +0200451 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
452 ARRAY_SIZE(ath9k_5ghz_chantable) !=
453 ATH9K_NUM_CHANNELS);
454
Felix Fietkaud4659912010-10-14 16:02:39 +0200455 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200456 channels = kmemdup(ath9k_2ghz_chantable,
457 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
458 if (!channels)
459 return -ENOMEM;
460
461 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530462 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
463 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
464 ARRAY_SIZE(ath9k_2ghz_chantable);
465 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
466 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
467 ARRAY_SIZE(ath9k_legacy_rates);
468 }
469
Felix Fietkaud4659912010-10-14 16:02:39 +0200470 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200471 channels = kmemdup(ath9k_5ghz_chantable,
472 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
473 if (!channels) {
474 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
475 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
476 return -ENOMEM;
477 }
478
479 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530480 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
481 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
482 ARRAY_SIZE(ath9k_5ghz_chantable);
483 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
484 ath9k_legacy_rates + 4;
485 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
486 ARRAY_SIZE(ath9k_legacy_rates) - 4;
487 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200488 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530489}
Sujith55624202010-01-08 10:36:02 +0530490
Sujith285f2dd2010-01-08 10:36:07 +0530491static void ath9k_init_misc(struct ath_softc *sc)
492{
493 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
494 int i = 0;
495
Sujith285f2dd2010-01-08 10:36:07 +0530496 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
497
498 sc->config.txpowlimit = ATH_TXPOWER_MAX;
499
500 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
501 sc->sc_flags |= SC_OP_TXAGGR;
502 sc->sc_flags |= SC_OP_RXAGGR;
Sujith55624202010-01-08 10:36:02 +0530503 }
504
Sujith285f2dd2010-01-08 10:36:07 +0530505 common->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
506 common->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
507
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400508 ath9k_hw_set_diversity(sc->sc_ah, true);
Sujith285f2dd2010-01-08 10:36:07 +0530509 sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
510
Felix Fietkau364734f2010-09-14 20:22:44 +0200511 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530512
513 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
514
515 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
516 sc->beacon.bslot[i] = NULL;
517 sc->beacon.bslot_aphy[i] = NULL;
518 }
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700519
520 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
521 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530522}
523
524static int ath9k_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid,
525 const struct ath_bus_ops *bus_ops)
526{
527 struct ath_hw *ah = NULL;
528 struct ath_common *common;
529 int ret = 0, i;
530 int csz = 0;
531
Sujith285f2dd2010-01-08 10:36:07 +0530532 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
533 if (!ah)
534 return -ENOMEM;
535
536 ah->hw_version.devid = devid;
537 ah->hw_version.subsysid = subsysid;
538 sc->sc_ah = ah;
539
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100540 if (!sc->dev->platform_data)
541 ah->ah_flags |= AH_USE_EEPROM;
542
Sujith285f2dd2010-01-08 10:36:07 +0530543 common = ath9k_hw_common(ah);
544 common->ops = &ath9k_common_ops;
545 common->bus_ops = bus_ops;
546 common->ah = ah;
547 common->hw = sc->hw;
548 common->priv = sc;
549 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800550 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Ben Greear20b257442010-10-15 15:04:09 -0700551 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530552
553 spin_lock_init(&sc->wiphy_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530554 spin_lock_init(&sc->sc_serial_rw);
555 spin_lock_init(&sc->sc_pm_lock);
556 mutex_init(&sc->mutex);
557 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
558 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
559 (unsigned long)sc);
560
561 /*
562 * Cache line size is used to size and align various
563 * structures used to communicate with the hardware.
564 */
565 ath_read_cachesize(common, &csz);
566 common->cachelsz = csz << 2; /* convert to bytes */
567
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400568 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530569 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400570 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530571 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530572
Sujith285f2dd2010-01-08 10:36:07 +0530573 ret = ath9k_init_queues(sc);
574 if (ret)
575 goto err_queues;
576
577 ret = ath9k_init_btcoex(sc);
578 if (ret)
579 goto err_btcoex;
580
Felix Fietkauf209f522010-10-01 01:06:53 +0200581 ret = ath9k_init_channels_rates(sc);
582 if (ret)
583 goto err_btcoex;
584
Sujith285f2dd2010-01-08 10:36:07 +0530585 ath9k_init_crypto(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530586 ath9k_init_misc(sc);
587
Sujith55624202010-01-08 10:36:02 +0530588 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530589
590err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530591 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
592 if (ATH_TXQ_SETUP(sc, i))
593 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530594err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530595 ath9k_hw_deinit(ah);
596err_hw:
597 tasklet_kill(&sc->intr_tq);
598 tasklet_kill(&sc->bcon_tasklet);
Sujith55624202010-01-08 10:36:02 +0530599
Sujith285f2dd2010-01-08 10:36:07 +0530600 kfree(ah);
601 sc->sc_ah = NULL;
602
603 return ret;
Sujith55624202010-01-08 10:36:02 +0530604}
605
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200606static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
607{
608 struct ieee80211_supported_band *sband;
609 struct ieee80211_channel *chan;
610 struct ath_hw *ah = sc->sc_ah;
611 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
612 int i;
613
614 sband = &sc->sbands[band];
615 for (i = 0; i < sband->n_channels; i++) {
616 chan = &sband->channels[i];
617 ah->curchan = &ah->channels[chan->hw_value];
618 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
619 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
620 chan->max_power = reg->max_power_level / 2;
621 }
622}
623
624static void ath9k_init_txpower_limits(struct ath_softc *sc)
625{
626 struct ath_hw *ah = sc->sc_ah;
627 struct ath9k_channel *curchan = ah->curchan;
628
629 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
630 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
631 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
632 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
633
634 ah->curchan = curchan;
635}
636
Sujith285f2dd2010-01-08 10:36:07 +0530637void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530638{
Sujith285f2dd2010-01-08 10:36:07 +0530639 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
640
Sujith55624202010-01-08 10:36:02 +0530641 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
642 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
643 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530644 IEEE80211_HW_SUPPORTS_PS |
645 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530646 IEEE80211_HW_SPECTRUM_MGMT |
647 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530648
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500649 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
650 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
651
Sujith55624202010-01-08 10:36:02 +0530652 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
653 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
654
655 hw->wiphy->interface_modes =
656 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400657 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530658 BIT(NL80211_IFTYPE_STATION) |
659 BIT(NL80211_IFTYPE_ADHOC) |
660 BIT(NL80211_IFTYPE_MESH_POINT);
661
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400662 if (AR_SREV_5416(sc->sc_ah))
663 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530664
665 hw->queues = 4;
666 hw->max_rates = 4;
667 hw->channel_change_time = 5000;
668 hw->max_listen_interval = 10;
Felix Fietkau65896512010-01-24 03:26:11 +0100669 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530670 hw->sta_data_size = sizeof(struct ath_node);
671 hw->vif_data_size = sizeof(struct ath_vif);
672
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200673#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530674 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200675#endif
Sujith55624202010-01-08 10:36:02 +0530676
Felix Fietkaud4659912010-10-14 16:02:39 +0200677 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530678 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
679 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200680 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530681 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
682 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530683
684 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Felix Fietkaud4659912010-10-14 16:02:39 +0200685 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530686 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Felix Fietkaud4659912010-10-14 16:02:39 +0200687 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530688 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
689 }
690
691 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530692}
693
Sujith285f2dd2010-01-08 10:36:07 +0530694int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Sujith55624202010-01-08 10:36:02 +0530695 const struct ath_bus_ops *bus_ops)
696{
697 struct ieee80211_hw *hw = sc->hw;
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200698 struct ath_wiphy *aphy = hw->priv;
Sujith55624202010-01-08 10:36:02 +0530699 struct ath_common *common;
700 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530701 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530702 struct ath_regulatory *reg;
703
Sujith285f2dd2010-01-08 10:36:07 +0530704 /* Bring up device */
705 error = ath9k_init_softc(devid, sc, subsysid, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530706 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530707 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530708
709 ah = sc->sc_ah;
710 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530711 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530712
Sujith285f2dd2010-01-08 10:36:07 +0530713 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530714 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
715 ath9k_reg_notifier);
716 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530717 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530718
719 reg = &common->regulatory;
720
Sujith285f2dd2010-01-08 10:36:07 +0530721 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530722 error = ath_tx_init(sc, ATH_TXBUF);
723 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530724 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530725
Sujith285f2dd2010-01-08 10:36:07 +0530726 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530727 error = ath_rx_init(sc, ATH_RXBUF);
728 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530729 goto error_rx;
730
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200731 ath9k_init_txpower_limits(sc);
732
Sujith285f2dd2010-01-08 10:36:07 +0530733 /* Register with mac80211 */
734 error = ieee80211_register_hw(hw);
735 if (error)
736 goto error_register;
737
Ben Greeareb272442010-11-29 14:13:22 -0800738 error = ath9k_init_debug(ah);
739 if (error) {
740 ath_print(common, ATH_DBG_FATAL,
741 "Unable to create debugfs files\n");
742 goto error_world;
743 }
744
Sujith285f2dd2010-01-08 10:36:07 +0530745 /* Handle world regulatory */
746 if (!ath_is_world_regd(reg)) {
747 error = regulatory_hint(hw->wiphy, reg->alpha2);
748 if (error)
749 goto error_world;
750 }
Sujith55624202010-01-08 10:36:02 +0530751
Felix Fietkau347809f2010-07-02 00:09:52 +0200752 INIT_WORK(&sc->hw_check_work, ath_hw_check);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400753 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
Sujith55624202010-01-08 10:36:02 +0530754 INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
755 INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
756 sc->wiphy_scheduler_int = msecs_to_jiffies(500);
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200757 aphy->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith55624202010-01-08 10:36:02 +0530758
Sujith55624202010-01-08 10:36:02 +0530759 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530760 ath_start_rfkill_poll(sc);
761
Vivek Natarajan10598c12010-10-30 22:05:13 +0530762 pm_qos_add_request(&ath9k_pm_qos_req, PM_QOS_CPU_DMA_LATENCY,
763 PM_QOS_DEFAULT_VALUE);
764
Sujith55624202010-01-08 10:36:02 +0530765 return 0;
766
Sujith285f2dd2010-01-08 10:36:07 +0530767error_world:
768 ieee80211_unregister_hw(hw);
769error_register:
770 ath_rx_cleanup(sc);
771error_rx:
772 ath_tx_cleanup(sc);
773error_tx:
774 /* Nothing */
775error_regd:
776 ath9k_deinit_softc(sc);
777error_init:
Sujith55624202010-01-08 10:36:02 +0530778 return error;
779}
780
781/*****************************/
782/* De-Initialization */
783/*****************************/
784
Sujith285f2dd2010-01-08 10:36:07 +0530785static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530786{
Sujith285f2dd2010-01-08 10:36:07 +0530787 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530788
Felix Fietkauf209f522010-10-01 01:06:53 +0200789 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
790 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
791
792 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
793 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
794
Sujith285f2dd2010-01-08 10:36:07 +0530795 if ((sc->btcoex.no_stomp_timer) &&
796 sc->sc_ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
797 ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
Sujith55624202010-01-08 10:36:02 +0530798
Sujith285f2dd2010-01-08 10:36:07 +0530799 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
800 if (ATH_TXQ_SETUP(sc, i))
801 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
802
Sujith285f2dd2010-01-08 10:36:07 +0530803 ath9k_hw_deinit(sc->sc_ah);
804
805 tasklet_kill(&sc->intr_tq);
806 tasklet_kill(&sc->bcon_tasklet);
Sujith736b3a22010-03-17 14:25:24 +0530807
808 kfree(sc->sc_ah);
809 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530810}
811
Sujith285f2dd2010-01-08 10:36:07 +0530812void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530813{
814 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530815 int i = 0;
816
817 ath9k_ps_wakeup(sc);
818
Sujith55624202010-01-08 10:36:02 +0530819 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530820 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530821
822 for (i = 0; i < sc->num_sec_wiphy; i++) {
823 struct ath_wiphy *aphy = sc->sec_wiphy[i];
824 if (aphy == NULL)
825 continue;
826 sc->sec_wiphy[i] = NULL;
827 ieee80211_unregister_hw(aphy->hw);
828 ieee80211_free_hw(aphy->hw);
829 }
Sujith285f2dd2010-01-08 10:36:07 +0530830
Sujith55624202010-01-08 10:36:02 +0530831 ieee80211_unregister_hw(hw);
Vivek Natarajane8364bb2010-11-10 15:11:07 +0530832 pm_qos_remove_request(&ath9k_pm_qos_req);
Sujith55624202010-01-08 10:36:02 +0530833 ath_rx_cleanup(sc);
834 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530835 ath9k_deinit_softc(sc);
Rajkumar Manoharan447a42c2010-07-08 12:12:29 +0530836 kfree(sc->sec_wiphy);
Sujith55624202010-01-08 10:36:02 +0530837}
838
839void ath_descdma_cleanup(struct ath_softc *sc,
840 struct ath_descdma *dd,
841 struct list_head *head)
842{
843 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
844 dd->dd_desc_paddr);
845
846 INIT_LIST_HEAD(head);
847 kfree(dd->dd_bufptr);
848 memset(dd, 0, sizeof(*dd));
849}
850
Sujith55624202010-01-08 10:36:02 +0530851/************************/
852/* Module Hooks */
853/************************/
854
855static int __init ath9k_init(void)
856{
857 int error;
858
859 /* Register rate control algorithm */
860 error = ath_rate_control_register();
861 if (error != 0) {
862 printk(KERN_ERR
863 "ath9k: Unable to register rate control "
864 "algorithm: %d\n",
865 error);
866 goto err_out;
867 }
868
Sujith55624202010-01-08 10:36:02 +0530869 error = ath_pci_init();
870 if (error < 0) {
871 printk(KERN_ERR
872 "ath9k: No PCI devices found, driver not installed.\n");
873 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800874 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530875 }
876
877 error = ath_ahb_init();
878 if (error < 0) {
879 error = -ENODEV;
880 goto err_pci_exit;
881 }
882
883 return 0;
884
885 err_pci_exit:
886 ath_pci_exit();
887
Sujith55624202010-01-08 10:36:02 +0530888 err_rate_unregister:
889 ath_rate_control_unregister();
890 err_out:
891 return error;
892}
893module_init(ath9k_init);
894
895static void __exit ath9k_exit(void)
896{
897 ath_ahb_exit();
898 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530899 ath_rate_control_unregister();
900 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
901}
902module_exit(ath9k_exit);