blob: 651b12773e09850fdab734a80277744468ce941a [file] [log] [blame]
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001/*
2 * Blackfin CPLB exception handling.
3 * Copyright 2004-2007 Analog Devices Inc.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, see the file COPYING, or write
17 * to the Free Software Foundation, Inc.,
18 * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20#include <linux/module.h>
21#include <linux/mm.h>
22
23#include <asm/blackfin.h>
Mike Frysingera92946b2008-10-16 23:25:34 +080024#include <asm/cacheflush.h>
Yi Lieb7bd9c2009-08-07 01:20:58 +000025#include <asm/cplb.h>
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080026#include <asm/cplbinit.h>
27#include <asm/mmu_context.h>
28
Bernd Schmidtdbdf20d2009-01-07 23:14:38 +080029/*
30 * WARNING
31 *
32 * This file is compiled with certain -ffixed-reg options. We have to
33 * make sure not to call any functions here that could clobber these
34 * registers.
35 */
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080036
37int page_mask_nelts;
38int page_mask_order;
Graf Yangb8a98982008-11-18 17:48:22 +080039unsigned long *current_rwx_mask[NR_CPUS];
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080040
Graf Yangb8a98982008-11-18 17:48:22 +080041int nr_dcplb_miss[NR_CPUS], nr_icplb_miss[NR_CPUS];
42int nr_icplb_supv_miss[NR_CPUS], nr_dcplb_prot[NR_CPUS];
43int nr_cplb_flush[NR_CPUS];
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080044
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080045/*
46 * Given the contents of the status register, return the index of the
47 * CPLB that caused the fault.
48 */
49static inline int faulting_cplb_index(int status)
50{
51 int signbits = __builtin_bfin_norm_fr1x32(status & 0xFFFF);
52 return 30 - signbits;
53}
54
55/*
56 * Given the contents of the status register and the DCPLB_DATA contents,
57 * return true if a write access should be permitted.
58 */
59static inline int write_permitted(int status, unsigned long data)
60{
61 if (status & FAULT_USERSUPV)
62 return !!(data & CPLB_SUPV_WR);
63 else
64 return !!(data & CPLB_USER_WR);
65}
66
67/* Counters to implement round-robin replacement. */
Graf Yangb8a98982008-11-18 17:48:22 +080068static int icplb_rr_index[NR_CPUS], dcplb_rr_index[NR_CPUS];
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080069
70/*
71 * Find an ICPLB entry to be evicted and return its index.
72 */
Graf Yangb8a98982008-11-18 17:48:22 +080073static int evict_one_icplb(unsigned int cpu)
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080074{
75 int i;
76 for (i = first_switched_icplb; i < MAX_CPLBS; i++)
Graf Yangb8a98982008-11-18 17:48:22 +080077 if ((icplb_tbl[cpu][i].data & CPLB_VALID) == 0)
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080078 return i;
Graf Yangb8a98982008-11-18 17:48:22 +080079 i = first_switched_icplb + icplb_rr_index[cpu];
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080080 if (i >= MAX_CPLBS) {
81 i -= MAX_CPLBS - first_switched_icplb;
Graf Yangb8a98982008-11-18 17:48:22 +080082 icplb_rr_index[cpu] -= MAX_CPLBS - first_switched_icplb;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080083 }
Graf Yangb8a98982008-11-18 17:48:22 +080084 icplb_rr_index[cpu]++;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080085 return i;
86}
87
Graf Yangb8a98982008-11-18 17:48:22 +080088static int evict_one_dcplb(unsigned int cpu)
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080089{
90 int i;
91 for (i = first_switched_dcplb; i < MAX_CPLBS; i++)
Graf Yangb8a98982008-11-18 17:48:22 +080092 if ((dcplb_tbl[cpu][i].data & CPLB_VALID) == 0)
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080093 return i;
Graf Yangb8a98982008-11-18 17:48:22 +080094 i = first_switched_dcplb + dcplb_rr_index[cpu];
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080095 if (i >= MAX_CPLBS) {
96 i -= MAX_CPLBS - first_switched_dcplb;
Graf Yangb8a98982008-11-18 17:48:22 +080097 dcplb_rr_index[cpu] -= MAX_CPLBS - first_switched_dcplb;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +080098 }
Graf Yangb8a98982008-11-18 17:48:22 +080099 dcplb_rr_index[cpu]++;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800100 return i;
101}
102
Graf Yangb8a98982008-11-18 17:48:22 +0800103static noinline int dcplb_miss(unsigned int cpu)
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800104{
105 unsigned long addr = bfin_read_DCPLB_FAULT_ADDR();
106 int status = bfin_read_DCPLB_STATUS();
107 unsigned long *mask;
108 int idx;
109 unsigned long d_data;
110
Graf Yangb8a98982008-11-18 17:48:22 +0800111 nr_dcplb_miss[cpu]++;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800112
113 d_data = CPLB_SUPV_WR | CPLB_VALID | CPLB_DIRTY | PAGE_SIZE_4KB;
Jie Zhang41ba6532009-06-16 09:48:33 +0000114#ifdef CONFIG_BFIN_EXTMEM_DCACHEABLE
Jie Zhang67834fa2009-06-10 06:26:26 +0000115 if (bfin_addr_dcacheable(addr)) {
Bernd Schmidtb4bb68f2008-04-23 07:26:23 +0800116 d_data |= CPLB_L1_CHBL | ANOMALY_05000158_WORKAROUND;
Jie Zhang41ba6532009-06-16 09:48:33 +0000117# ifdef CONFIG_BFIN_EXTMEM_WRITETHROUGH
Bernd Schmidtb4bb68f2008-04-23 07:26:23 +0800118 d_data |= CPLB_L1_AOW | CPLB_WT;
Jie Zhang41ba6532009-06-16 09:48:33 +0000119# endif
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800120 }
Bernd Schmidtb4bb68f2008-04-23 07:26:23 +0800121#endif
Jie Zhang41ba6532009-06-16 09:48:33 +0000122
123 if (L2_LENGTH && addr >= L2_START && addr < L2_START + L2_LENGTH) {
124 addr = L2_START;
125 d_data = L2_DMEMORY;
126 } else if (addr >= physical_mem_end) {
Bernd Schmidtb4bb68f2008-04-23 07:26:23 +0800127 if (addr >= ASYNC_BANK0_BASE && addr < ASYNC_BANK3_BASE + ASYNC_BANK3_SIZE
128 && (status & FAULT_USERSUPV)) {
129 addr &= ~0x3fffff;
130 d_data &= ~PAGE_SIZE_4KB;
131 d_data |= PAGE_SIZE_4MB;
Mike Frysinger4e354b52008-04-24 05:44:32 +0800132 } else if (addr >= BOOT_ROM_START && addr < BOOT_ROM_START + BOOT_ROM_LENGTH
133 && (status & (FAULT_RW | FAULT_USERSUPV)) == FAULT_USERSUPV) {
134 addr &= ~(1 * 1024 * 1024 - 1);
135 d_data &= ~PAGE_SIZE_4KB;
Mike Frysinger4bea8b22008-04-24 07:23:36 +0800136 d_data |= PAGE_SIZE_1MB;
Bernd Schmidtb4bb68f2008-04-23 07:26:23 +0800137 } else
138 return CPLB_PROT_VIOL;
Bernd Schmidt1ebc7232008-04-24 02:58:26 +0800139 } else if (addr >= _ramend) {
140 d_data |= CPLB_USER_RD | CPLB_USER_WR;
Bernd Schmidtb4bb68f2008-04-23 07:26:23 +0800141 } else {
Graf Yangb8a98982008-11-18 17:48:22 +0800142 mask = current_rwx_mask[cpu];
Bernd Schmidtb4bb68f2008-04-23 07:26:23 +0800143 if (mask) {
144 int page = addr >> PAGE_SHIFT;
Graf Yangb8a98982008-11-18 17:48:22 +0800145 int idx = page >> 5;
Bernd Schmidtb4bb68f2008-04-23 07:26:23 +0800146 int bit = 1 << (page & 31);
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800147
Graf Yangb8a98982008-11-18 17:48:22 +0800148 if (mask[idx] & bit)
Bernd Schmidtb4bb68f2008-04-23 07:26:23 +0800149 d_data |= CPLB_USER_RD;
150
151 mask += page_mask_nelts;
Graf Yangb8a98982008-11-18 17:48:22 +0800152 if (mask[idx] & bit)
Bernd Schmidtb4bb68f2008-04-23 07:26:23 +0800153 d_data |= CPLB_USER_WR;
154 }
155 }
Graf Yangb8a98982008-11-18 17:48:22 +0800156 idx = evict_one_dcplb(cpu);
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800157
158 addr &= PAGE_MASK;
Graf Yangb8a98982008-11-18 17:48:22 +0800159 dcplb_tbl[cpu][idx].addr = addr;
160 dcplb_tbl[cpu][idx].data = d_data;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800161
Yi Lieb7bd9c2009-08-07 01:20:58 +0000162 _disable_dcplb();
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800163 bfin_write32(DCPLB_DATA0 + idx * 4, d_data);
164 bfin_write32(DCPLB_ADDR0 + idx * 4, addr);
Yi Lieb7bd9c2009-08-07 01:20:58 +0000165 _enable_dcplb();
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800166
167 return 0;
168}
169
Graf Yangb8a98982008-11-18 17:48:22 +0800170static noinline int icplb_miss(unsigned int cpu)
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800171{
172 unsigned long addr = bfin_read_ICPLB_FAULT_ADDR();
173 int status = bfin_read_ICPLB_STATUS();
174 int idx;
175 unsigned long i_data;
176
Graf Yangb8a98982008-11-18 17:48:22 +0800177 nr_icplb_miss[cpu]++;
Bernd Schmidt1ebc7232008-04-24 02:58:26 +0800178
179 /* If inside the uncached DMA region, fault. */
180 if (addr >= _ramend - DMA_UNCACHED_REGION && addr < _ramend)
181 return CPLB_PROT_VIOL;
182
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800183 if (status & FAULT_USERSUPV)
Graf Yangb8a98982008-11-18 17:48:22 +0800184 nr_icplb_supv_miss[cpu]++;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800185
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800186 /*
187 * First, try to find a CPLB that matches this address. If we
188 * find one, then the fact that we're in the miss handler means
189 * that the instruction crosses a page boundary.
190 */
191 for (idx = first_switched_icplb; idx < MAX_CPLBS; idx++) {
Graf Yangb8a98982008-11-18 17:48:22 +0800192 if (icplb_tbl[cpu][idx].data & CPLB_VALID) {
193 unsigned long this_addr = icplb_tbl[cpu][idx].addr;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800194 if (this_addr <= addr && this_addr + PAGE_SIZE > addr) {
195 addr += PAGE_SIZE;
196 break;
197 }
198 }
199 }
200
201 i_data = CPLB_VALID | CPLB_PORTPRIO | PAGE_SIZE_4KB;
Bernd Schmidt1ebc7232008-04-24 02:58:26 +0800202
Jie Zhang41ba6532009-06-16 09:48:33 +0000203#ifdef CONFIG_BFIN_EXTMEM_ICACHEABLE
Bernd Schmidt1ebc7232008-04-24 02:58:26 +0800204 /*
205 * Normal RAM, and possibly the reserved memory area, are
206 * cacheable.
207 */
208 if (addr < _ramend ||
209 (addr < physical_mem_end && reserved_mem_icache_on))
210 i_data |= CPLB_L1_CHBL | ANOMALY_05000158_WORKAROUND;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800211#endif
212
Jie Zhang41ba6532009-06-16 09:48:33 +0000213 if (L2_LENGTH && addr >= L2_START && addr < L2_START + L2_LENGTH) {
214 addr = L2_START;
215 i_data = L2_IMEMORY;
216 } else if (addr >= physical_mem_end) {
Mike Frysinger4bea8b22008-04-24 07:23:36 +0800217 if (addr >= BOOT_ROM_START && addr < BOOT_ROM_START + BOOT_ROM_LENGTH
218 && (status & FAULT_USERSUPV)) {
219 addr &= ~(1 * 1024 * 1024 - 1);
220 i_data &= ~PAGE_SIZE_4KB;
221 i_data |= PAGE_SIZE_1MB;
222 } else
223 return CPLB_PROT_VIOL;
Bernd Schmidt1ebc7232008-04-24 02:58:26 +0800224 } else if (addr >= _ramend) {
225 i_data |= CPLB_USER_RD;
226 } else {
227 /*
228 * Two cases to distinguish - a supervisor access must
229 * necessarily be for a module page; we grant it
230 * unconditionally (could do better here in the future).
231 * Otherwise, check the x bitmap of the current process.
232 */
233 if (!(status & FAULT_USERSUPV)) {
Graf Yangb8a98982008-11-18 17:48:22 +0800234 unsigned long *mask = current_rwx_mask[cpu];
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800235
Bernd Schmidt1ebc7232008-04-24 02:58:26 +0800236 if (mask) {
237 int page = addr >> PAGE_SHIFT;
Graf Yangb8a98982008-11-18 17:48:22 +0800238 int idx = page >> 5;
Bernd Schmidt1ebc7232008-04-24 02:58:26 +0800239 int bit = 1 << (page & 31);
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800240
Bernd Schmidt1ebc7232008-04-24 02:58:26 +0800241 mask += 2 * page_mask_nelts;
Graf Yangb8a98982008-11-18 17:48:22 +0800242 if (mask[idx] & bit)
Bernd Schmidt1ebc7232008-04-24 02:58:26 +0800243 i_data |= CPLB_USER_RD;
244 }
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800245 }
246 }
Graf Yangb8a98982008-11-18 17:48:22 +0800247 idx = evict_one_icplb(cpu);
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800248 addr &= PAGE_MASK;
Graf Yangb8a98982008-11-18 17:48:22 +0800249 icplb_tbl[cpu][idx].addr = addr;
250 icplb_tbl[cpu][idx].data = i_data;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800251
Yi Lieb7bd9c2009-08-07 01:20:58 +0000252 _disable_icplb();
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800253 bfin_write32(ICPLB_DATA0 + idx * 4, i_data);
254 bfin_write32(ICPLB_ADDR0 + idx * 4, addr);
Yi Lieb7bd9c2009-08-07 01:20:58 +0000255 _enable_icplb();
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800256
257 return 0;
258}
259
Graf Yangb8a98982008-11-18 17:48:22 +0800260static noinline int dcplb_protection_fault(unsigned int cpu)
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800261{
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800262 int status = bfin_read_DCPLB_STATUS();
263
Graf Yangb8a98982008-11-18 17:48:22 +0800264 nr_dcplb_prot[cpu]++;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800265
266 if (status & FAULT_RW) {
267 int idx = faulting_cplb_index(status);
Graf Yangb8a98982008-11-18 17:48:22 +0800268 unsigned long data = dcplb_tbl[cpu][idx].data;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800269 if (!(data & CPLB_WT) && !(data & CPLB_DIRTY) &&
270 write_permitted(status, data)) {
271 data |= CPLB_DIRTY;
Graf Yangb8a98982008-11-18 17:48:22 +0800272 dcplb_tbl[cpu][idx].data = data;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800273 bfin_write32(DCPLB_DATA0 + idx * 4, data);
274 return 0;
275 }
276 }
277 return CPLB_PROT_VIOL;
278}
279
280int cplb_hdr(int seqstat, struct pt_regs *regs)
281{
282 int cause = seqstat & 0x3f;
Graf Yangb8a98982008-11-18 17:48:22 +0800283 unsigned int cpu = smp_processor_id();
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800284 switch (cause) {
285 case 0x23:
Graf Yangb8a98982008-11-18 17:48:22 +0800286 return dcplb_protection_fault(cpu);
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800287 case 0x2C:
Graf Yangb8a98982008-11-18 17:48:22 +0800288 return icplb_miss(cpu);
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800289 case 0x26:
Graf Yangb8a98982008-11-18 17:48:22 +0800290 return dcplb_miss(cpu);
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800291 default:
Bernd Schmidtb4bb68f2008-04-23 07:26:23 +0800292 return 1;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800293 }
294}
295
Graf Yangb8a98982008-11-18 17:48:22 +0800296void flush_switched_cplbs(unsigned int cpu)
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800297{
298 int i;
Bernd Schmidt5d2e3212008-10-07 16:27:01 +0800299 unsigned long flags;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800300
Graf Yangb8a98982008-11-18 17:48:22 +0800301 nr_cplb_flush[cpu]++;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800302
Yi Li6a01f232009-01-07 23:14:39 +0800303 local_irq_save_hw(flags);
Yi Lieb7bd9c2009-08-07 01:20:58 +0000304 _disable_icplb();
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800305 for (i = first_switched_icplb; i < MAX_CPLBS; i++) {
Graf Yangb8a98982008-11-18 17:48:22 +0800306 icplb_tbl[cpu][i].data = 0;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800307 bfin_write32(ICPLB_DATA0 + i * 4, 0);
308 }
Yi Lieb7bd9c2009-08-07 01:20:58 +0000309 _enable_icplb();
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800310
Yi Lieb7bd9c2009-08-07 01:20:58 +0000311 _disable_dcplb();
Bernd Schmidtd56daae2008-04-24 02:56:36 +0800312 for (i = first_switched_dcplb; i < MAX_CPLBS; i++) {
Graf Yangb8a98982008-11-18 17:48:22 +0800313 dcplb_tbl[cpu][i].data = 0;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800314 bfin_write32(DCPLB_DATA0 + i * 4, 0);
315 }
Yi Lieb7bd9c2009-08-07 01:20:58 +0000316 _enable_dcplb();
Yi Li6a01f232009-01-07 23:14:39 +0800317 local_irq_restore_hw(flags);
Bernd Schmidt5d2e3212008-10-07 16:27:01 +0800318
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800319}
320
Graf Yangb8a98982008-11-18 17:48:22 +0800321void set_mask_dcplbs(unsigned long *masks, unsigned int cpu)
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800322{
323 int i;
324 unsigned long addr = (unsigned long)masks;
325 unsigned long d_data;
Bernd Schmidt5d2e3212008-10-07 16:27:01 +0800326 unsigned long flags;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800327
Bernd Schmidt5d2e3212008-10-07 16:27:01 +0800328 if (!masks) {
Graf Yangb8a98982008-11-18 17:48:22 +0800329 current_rwx_mask[cpu] = masks;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800330 return;
Bernd Schmidt5d2e3212008-10-07 16:27:01 +0800331 }
332
Yi Li6a01f232009-01-07 23:14:39 +0800333 local_irq_save_hw(flags);
Graf Yangb8a98982008-11-18 17:48:22 +0800334 current_rwx_mask[cpu] = masks;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800335
Jie Zhang41ba6532009-06-16 09:48:33 +0000336 if (L2_LENGTH && addr >= L2_START && addr < L2_START + L2_LENGTH) {
337 addr = L2_START;
338 d_data = L2_DMEMORY;
339 } else {
340 d_data = CPLB_SUPV_WR | CPLB_VALID | CPLB_DIRTY | PAGE_SIZE_4KB;
341#ifdef CONFIG_BFIN_EXTMEM_DCACHEABLE
342 d_data |= CPLB_L1_CHBL;
343# ifdef CONFIG_BFIN_EXTMEM_WRITETHROUGH
344 d_data |= CPLB_L1_AOW | CPLB_WT;
345# endif
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800346#endif
Jie Zhang41ba6532009-06-16 09:48:33 +0000347 }
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800348
Yi Lieb7bd9c2009-08-07 01:20:58 +0000349 _disable_dcplb();
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800350 for (i = first_mask_dcplb; i < first_switched_dcplb; i++) {
Graf Yangb8a98982008-11-18 17:48:22 +0800351 dcplb_tbl[cpu][i].addr = addr;
352 dcplb_tbl[cpu][i].data = d_data;
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800353 bfin_write32(DCPLB_DATA0 + i * 4, d_data);
354 bfin_write32(DCPLB_ADDR0 + i * 4, addr);
355 addr += PAGE_SIZE;
356 }
Yi Lieb7bd9c2009-08-07 01:20:58 +0000357 _enable_dcplb();
Yi Li6a01f232009-01-07 23:14:39 +0800358 local_irq_restore_hw(flags);
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800359}