blob: 5685cf11cfe35b322364081bdfe9f2fe0d3dd7af [file] [log] [blame]
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/nl80211.h>
18#include <linux/pci.h>
Stanislaw Gruszkad4930082011-07-29 15:59:08 +020019#include <linux/pci-aspm.h>
Felix Fietkaua05b5d452010-11-17 04:25:33 +010020#include <linux/ath9k_platform.h>
Sujith394cf0a2009-02-09 13:26:54 +053021#include "ath9k.h"
Gabor Juhos6baff7f2009-01-14 20:17:06 +010022
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000023static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
Gabor Juhos6baff7f2009-01-14 20:17:06 +010024 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
25 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
26 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
27 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
28 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
29 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050030 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053031 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
32 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
Luis R. Rodriguez0efabd52010-06-12 00:34:02 -040033 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
Vasanthakumar Thiagarajan14358942010-12-06 04:28:00 -080034 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +010035 { 0 }
36};
37
38/* return bus cachesize in 4B word units */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070039static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
Gabor Juhos6baff7f2009-01-14 20:17:06 +010040{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040041 struct ath_softc *sc = (struct ath_softc *) common->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +010042 u8 u8tmp;
43
Vasanthakumar Thiagarajanf0209792009-09-07 17:46:50 +053044 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
Gabor Juhos6baff7f2009-01-14 20:17:06 +010045 *csz = (int)u8tmp;
46
47 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -030048 * This check was put in to avoid "unpleasant" consequences if
Gabor Juhos6baff7f2009-01-14 20:17:06 +010049 * the bootrom has not fully initialized all PCI devices.
50 * Sometimes the cache line size register is not set
51 */
52
53 if (*csz == 0)
54 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
55}
56
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070057static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
Gabor Juhos9dbeb912009-01-14 20:17:08 +010058{
Felix Fietkaua05b5d452010-11-17 04:25:33 +010059 struct ath_softc *sc = (struct ath_softc *) common->priv;
60 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070061
Felix Fietkaua05b5d452010-11-17 04:25:33 +010062 if (pdata) {
63 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
Joe Perches38002762010-12-02 19:12:36 -080064 ath_err(common,
65 "%s: eeprom read failed, offset %08x is out of range\n",
66 __func__, off);
Felix Fietkaua05b5d452010-11-17 04:25:33 +010067 }
Gabor Juhos9dbeb912009-01-14 20:17:08 +010068
Felix Fietkaua05b5d452010-11-17 04:25:33 +010069 *data = pdata->eeprom_data[off];
70 } else {
71 struct ath_hw *ah = (struct ath_hw *) common->ah;
72
73 common->ops->read(ah, AR5416_EEPROM_OFFSET +
74 (off << AR5416_EEPROM_S));
75
76 if (!ath9k_hw_wait(ah,
77 AR_EEPROM_STATUS_DATA,
78 AR_EEPROM_STATUS_DATA_BUSY |
79 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
80 AH_WAIT_TIMEOUT)) {
81 return false;
82 }
83
84 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
85 AR_EEPROM_STATUS_DATA_VAL);
Gabor Juhos9dbeb912009-01-14 20:17:08 +010086 }
87
Gabor Juhos9dbeb912009-01-14 20:17:08 +010088 return true;
89}
90
Luis R. Rodriguez867633f2009-09-10 12:12:23 -070091/*
92 * Bluetooth coexistance requires disabling ASPM.
93 */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070094static void ath_pci_bt_coex_prep(struct ath_common *common)
Luis R. Rodriguez867633f2009-09-10 12:12:23 -070095{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040096 struct ath_softc *sc = (struct ath_softc *) common->priv;
Luis R. Rodriguez867633f2009-09-10 12:12:23 -070097 struct pci_dev *pdev = to_pci_dev(sc->dev);
98 u8 aspm;
99
Hauke Mehrtense40b5fa2010-12-21 02:01:55 +0100100 if (!pci_is_pcie(pdev))
Luis R. Rodriguez867633f2009-09-10 12:12:23 -0700101 return;
102
103 pci_read_config_byte(pdev, ATH_PCIE_CAP_LINK_CTRL, &aspm);
104 aspm &= ~(ATH_PCIE_CAP_LINK_L0S | ATH_PCIE_CAP_LINK_L1);
105 pci_write_config_byte(pdev, ATH_PCIE_CAP_LINK_CTRL, aspm);
106}
107
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800108static void ath_pci_extn_synch_enable(struct ath_common *common)
109{
110 struct ath_softc *sc = (struct ath_softc *) common->priv;
111 struct pci_dev *pdev = to_pci_dev(sc->dev);
112 u8 lnkctl;
113
114 pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
115 lnkctl |= PCI_EXP_LNKCTL_ES;
116 pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
117}
118
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200119static void ath_pci_aspm_init(struct ath_common *common)
120{
121 struct ath_softc *sc = (struct ath_softc *) common->priv;
122 struct ath_hw *ah = sc->sc_ah;
123 struct pci_dev *pdev = to_pci_dev(sc->dev);
124 struct pci_dev *parent;
125 int pos;
126 u8 aspm;
127
128 if (!pci_is_pcie(pdev))
129 return;
130
131 parent = pdev->bus->self;
132 if (WARN_ON(!parent))
133 return;
134
135 pos = pci_pcie_cap(parent);
136 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
137 if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
138 ah->aspm_enabled = true;
139 /* Initialize PCIe PM and SERDES registers. */
140 ath9k_hw_configpcipowersave(ah, 0, 0);
141 }
142}
143
Tobias Klauser83bd11a2009-12-23 14:04:43 +0100144static const struct ath_bus_ops ath_pci_bus_ops = {
Sujith497ad9a2010-04-01 10:28:20 +0530145 .ath_bus_type = ATH_PCI,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100146 .read_cachesize = ath_pci_read_cachesize,
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100147 .eeprom_read = ath_pci_eeprom_read,
Luis R. Rodriguez867633f2009-09-10 12:12:23 -0700148 .bt_coex_prep = ath_pci_bt_coex_prep,
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800149 .extn_synch_en = ath_pci_extn_synch_enable,
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200150 .aspm_init = ath_pci_aspm_init,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100151};
152
153static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
154{
155 void __iomem *mem;
156 struct ath_softc *sc;
157 struct ieee80211_hw *hw;
158 u8 csz;
Jouni Malinenf0214842009-06-16 11:59:23 +0300159 u32 val;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100160 int ret = 0;
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400161 char hw_name[64];
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100162
163 if (pci_enable_device(pdev))
164 return -EIO;
165
Yang Hongyange9304382009-04-13 14:40:14 -0700166 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100167 if (ret) {
168 printk(KERN_ERR "ath9k: 32-bit DMA not available\n");
Sujith285f2dd2010-01-08 10:36:07 +0530169 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100170 }
171
Yang Hongyange9304382009-04-13 14:40:14 -0700172 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100173 if (ret) {
174 printk(KERN_ERR "ath9k: 32-bit DMA consistent "
175 "DMA enable failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530176 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100177 }
178
179 /*
180 * Cache line size is used to size and align various
181 * structures used to communicate with the hardware.
182 */
183 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
184 if (csz == 0) {
185 /*
186 * Linux 2.4.18 (at least) writes the cache line size
187 * register as a 16-bit wide register which is wrong.
188 * We must have this setup properly for rx buffer
189 * DMA to work so force a reasonable value here if it
190 * comes up zero.
191 */
192 csz = L1_CACHE_BYTES / sizeof(u32);
193 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
194 }
195 /*
196 * The default setting of latency timer yields poor results,
197 * set it to the value used by other systems. It may be worth
198 * tweaking this setting more.
199 */
200 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
201
202 pci_set_master(pdev);
203
Jouni Malinenf0214842009-06-16 11:59:23 +0300204 /*
205 * Disable the RETRY_TIMEOUT register (0x41) to keep
206 * PCI Tx retries from interfering with C3 CPU state.
207 */
208 pci_read_config_dword(pdev, 0x40, &val);
209 if ((val & 0x0000ff00) != 0)
210 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
211
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100212 ret = pci_request_region(pdev, 0, "ath9k");
213 if (ret) {
214 dev_err(&pdev->dev, "PCI memory region reserve error\n");
215 ret = -ENODEV;
Sujith285f2dd2010-01-08 10:36:07 +0530216 goto err_region;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100217 }
218
219 mem = pci_iomap(pdev, 0, 0);
220 if (!mem) {
221 printk(KERN_ERR "PCI memory map error\n") ;
222 ret = -EIO;
Sujith285f2dd2010-01-08 10:36:07 +0530223 goto err_iomap;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100224 }
225
Felix Fietkau9ac58612011-01-24 19:23:18 +0100226 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700227 if (!hw) {
Sujith285f2dd2010-01-08 10:36:07 +0530228 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700229 ret = -ENOMEM;
Sujith285f2dd2010-01-08 10:36:07 +0530230 goto err_alloc_hw;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100231 }
232
233 SET_IEEE80211_DEV(hw, &pdev->dev);
234 pci_set_drvdata(pdev, hw);
235
Felix Fietkau9ac58612011-01-24 19:23:18 +0100236 sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100237 sc->hw = hw;
238 sc->dev = &pdev->dev;
239 sc->mem = mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100240
Sujith5e4ea1f2010-01-14 10:20:57 +0530241 /* Will be cleared in ath9k_start() */
242 sc->sc_flags |= SC_OP_INVALID;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100243
Luis R. Rodriguezfc548af2009-09-02 17:06:21 -0700244 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
Luis R. Rodriguez580171f2009-09-02 17:02:18 -0700245 if (ret) {
246 dev_err(&pdev->dev, "request_irq failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530247 goto err_irq;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100248 }
249
250 sc->irq = pdev->irq;
251
Pavel Roskineb93e892011-07-23 03:55:39 -0400252 ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530253 if (ret) {
254 dev_err(&pdev->dev, "Failed to initialize device\n");
255 goto err_init;
256 }
257
258 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
Joe Perchesc96c31e2010-07-26 14:39:58 -0700259 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
260 hw_name, (unsigned long)mem, pdev->irq);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100261
262 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530263
264err_init:
265 free_irq(sc->irq, sc);
266err_irq:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100267 ieee80211_free_hw(hw);
Sujith285f2dd2010-01-08 10:36:07 +0530268err_alloc_hw:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100269 pci_iounmap(pdev, mem);
Sujith285f2dd2010-01-08 10:36:07 +0530270err_iomap:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100271 pci_release_region(pdev, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530272err_region:
273 /* Nothing */
274err_dma:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100275 pci_disable_device(pdev);
276 return ret;
277}
278
279static void ath_pci_remove(struct pci_dev *pdev)
280{
281 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100282 struct ath_softc *sc = hw->priv;
Pavel Roskinab5132a2010-01-30 21:37:24 -0500283 void __iomem *mem = sc->mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100284
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530285 if (!is_ath9k_unloaded)
286 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
Sujith285f2dd2010-01-08 10:36:07 +0530287 ath9k_deinit_device(sc);
288 free_irq(sc->irq, sc);
289 ieee80211_free_hw(sc->hw);
Pavel Roskinab5132a2010-01-30 21:37:24 -0500290
291 pci_iounmap(pdev, mem);
292 pci_disable_device(pdev);
293 pci_release_region(pdev, 0);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100294}
295
296#ifdef CONFIG_PM
297
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200298static int ath_pci_suspend(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100299{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200300 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100301 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100302 struct ath_softc *sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100303
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530304 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100305
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530306 /* The device has to be moved to FULLSLEEP forcibly.
307 * Otherwise the chip never moved to full sleep,
308 * when no interface is up.
309 */
310 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
311
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100312 return 0;
313}
314
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200315static int ath_pci_resume(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100316{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200317 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100318 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100319 struct ath_softc *sc = hw->priv;
Jouni Malinenf0214842009-06-16 11:59:23 +0300320 u32 val;
Sujith523c36f2009-08-13 09:34:35 +0530321
Jouni Malinenf0214842009-06-16 11:59:23 +0300322 /*
323 * Suspend/Resume resets the PCI configuration space, so we have to
324 * re-disable the RETRY_TIMEOUT register (0x41) to keep
325 * PCI Tx retries from interfering with C3 CPU state
326 */
327 pci_read_config_dword(pdev, 0x40, &val);
328 if ((val & 0x0000ff00) != 0)
329 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100330
331 /* Enable LED */
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530332 ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100333 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530334 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100335
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530336 /*
337 * Reset key cache to sane defaults (all entries cleared) instead of
338 * semi-random values after suspend/resume.
339 */
340 ath9k_ps_wakeup(sc);
341 ath9k_init_crypto(sc);
342 ath9k_ps_restore(sc);
343
Luis R. Rodrigueza08e7ad2010-12-07 15:13:20 -0800344 sc->ps_idle = true;
345 ath_radio_disable(sc, hw);
346
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100347 return 0;
348}
349
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200350static const struct dev_pm_ops ath9k_pm_ops = {
351 .suspend = ath_pci_suspend,
352 .resume = ath_pci_resume,
353 .freeze = ath_pci_suspend,
354 .thaw = ath_pci_resume,
355 .poweroff = ath_pci_suspend,
356 .restore = ath_pci_resume,
357};
358
359#define ATH9K_PM_OPS (&ath9k_pm_ops)
360
361#else /* !CONFIG_PM */
362
363#define ATH9K_PM_OPS NULL
364
365#endif /* !CONFIG_PM */
366
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100367
368MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
369
370static struct pci_driver ath_pci_driver = {
371 .name = "ath9k",
372 .id_table = ath_pci_id_table,
373 .probe = ath_pci_probe,
374 .remove = ath_pci_remove,
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200375 .driver.pm = ATH9K_PM_OPS,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100376};
377
Sujithdb0f41f2009-02-20 15:13:26 +0530378int ath_pci_init(void)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100379{
380 return pci_register_driver(&ath_pci_driver);
381}
382
383void ath_pci_exit(void)
384{
385 pci_unregister_driver(&ath_pci_driver);
386}