blob: efb51a1d97ca3c13841a712e6136586bff99955c [file] [log] [blame]
Zhiwu Song979b9072012-02-08 23:28:35 +08001/*
2 * I2C bus driver for CSR SiRFprimaII
3 *
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
5 *
6 * Licensed under GPLv2 or later.
7 */
8
9#include <linux/interrupt.h>
10#include <linux/kernel.h>
11#include <linux/module.h>
12#include <linux/slab.h>
13#include <linux/platform_device.h>
14#include <linux/i2c.h>
15#include <linux/clk.h>
16#include <linux/err.h>
17#include <linux/io.h>
18
19#define SIRFSOC_I2C_CLK_CTRL 0x00
20#define SIRFSOC_I2C_STATUS 0x0C
21#define SIRFSOC_I2C_CTRL 0x10
22#define SIRFSOC_I2C_IO_CTRL 0x14
23#define SIRFSOC_I2C_SDA_DELAY 0x18
24#define SIRFSOC_I2C_CMD_START 0x1C
25#define SIRFSOC_I2C_CMD_BUF 0x30
26#define SIRFSOC_I2C_DATA_BUF 0x80
27
28#define SIRFSOC_I2C_CMD_BUF_MAX 16
29#define SIRFSOC_I2C_DATA_BUF_MAX 16
30
31#define SIRFSOC_I2C_CMD(x) (SIRFSOC_I2C_CMD_BUF + (x)*0x04)
32#define SIRFSOC_I2C_DATA_MASK(x) (0xFF<<(((x)&3)*8))
33#define SIRFSOC_I2C_DATA_SHIFT(x) (((x)&3)*8)
34
35#define SIRFSOC_I2C_DIV_MASK (0xFFFF)
36
37/* I2C status flags */
38#define SIRFSOC_I2C_STAT_BUSY BIT(0)
39#define SIRFSOC_I2C_STAT_TIP BIT(1)
40#define SIRFSOC_I2C_STAT_NACK BIT(2)
41#define SIRFSOC_I2C_STAT_TR_INT BIT(4)
42#define SIRFSOC_I2C_STAT_STOP BIT(6)
43#define SIRFSOC_I2C_STAT_CMD_DONE BIT(8)
44#define SIRFSOC_I2C_STAT_ERR BIT(9)
45#define SIRFSOC_I2C_CMD_INDEX (0x1F<<16)
46
47/* I2C control flags */
48#define SIRFSOC_I2C_RESET BIT(0)
49#define SIRFSOC_I2C_CORE_EN BIT(1)
50#define SIRFSOC_I2C_MASTER_MODE BIT(2)
51#define SIRFSOC_I2C_CMD_DONE_EN BIT(11)
52#define SIRFSOC_I2C_ERR_INT_EN BIT(12)
53
54#define SIRFSOC_I2C_SDA_DELAY_MASK (0xFF)
55#define SIRFSOC_I2C_SCLF_FILTER (3<<8)
56
57#define SIRFSOC_I2C_START_CMD BIT(0)
58
59#define SIRFSOC_I2C_CMD_RP(x) ((x)&0x7)
60#define SIRFSOC_I2C_NACK BIT(3)
61#define SIRFSOC_I2C_WRITE BIT(4)
62#define SIRFSOC_I2C_READ BIT(5)
63#define SIRFSOC_I2C_STOP BIT(6)
64#define SIRFSOC_I2C_START BIT(7)
65
66#define SIRFSOC_I2C_DEFAULT_SPEED 100000
Zhiwu Songc9843192013-08-13 17:11:27 +080067#define SIRFSOC_I2C_ERR_NOACK 1
68#define SIRFSOC_I2C_ERR_TIMEOUT 2
Zhiwu Song979b9072012-02-08 23:28:35 +080069
70struct sirfsoc_i2c {
71 void __iomem *base;
72 struct clk *clk;
73 u32 cmd_ptr; /* Current position in CMD buffer */
74 u8 *buf; /* Buffer passed by user */
75 u32 msg_len; /* Message length */
76 u32 finished_len; /* number of bytes read/written */
77 u32 read_cmd_len; /* number of read cmd sent */
78 int msg_read; /* 1 indicates a read message */
79 int err_status; /* 1 indicates an error on bus */
80
81 u32 sda_delay; /* For suspend/resume */
82 u32 clk_div;
83 int last; /* Last message in transfer, STOP cmd can be sent */
84
85 struct completion done; /* indicates completion of message transfer */
86 struct i2c_adapter adapter;
87};
88
89static void i2c_sirfsoc_read_data(struct sirfsoc_i2c *siic)
90{
91 u32 data = 0;
92 int i;
93
94 for (i = 0; i < siic->read_cmd_len; i++) {
95 if (!(i & 0x3))
96 data = readl(siic->base + SIRFSOC_I2C_DATA_BUF + i);
97 siic->buf[siic->finished_len++] =
98 (u8)((data & SIRFSOC_I2C_DATA_MASK(i)) >>
99 SIRFSOC_I2C_DATA_SHIFT(i));
100 }
101}
102
103static void i2c_sirfsoc_queue_cmd(struct sirfsoc_i2c *siic)
104{
105 u32 regval;
106 int i = 0;
107
108 if (siic->msg_read) {
109 while (((siic->finished_len + i) < siic->msg_len)
110 && (siic->cmd_ptr < SIRFSOC_I2C_CMD_BUF_MAX)) {
111 regval = SIRFSOC_I2C_READ | SIRFSOC_I2C_CMD_RP(0);
112 if (((siic->finished_len + i) ==
113 (siic->msg_len - 1)) && siic->last)
114 regval |= SIRFSOC_I2C_STOP | SIRFSOC_I2C_NACK;
115 writel(regval,
116 siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++));
117 i++;
118 }
119
120 siic->read_cmd_len = i;
121 } else {
122 while ((siic->cmd_ptr < SIRFSOC_I2C_CMD_BUF_MAX - 1)
123 && (siic->finished_len < siic->msg_len)) {
124 regval = SIRFSOC_I2C_WRITE | SIRFSOC_I2C_CMD_RP(0);
125 if ((siic->finished_len == (siic->msg_len - 1))
126 && siic->last)
127 regval |= SIRFSOC_I2C_STOP;
128 writel(regval,
129 siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++));
130 writel(siic->buf[siic->finished_len++],
131 siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++));
132 }
133 }
134 siic->cmd_ptr = 0;
135
136 /* Trigger the transfer */
137 writel(SIRFSOC_I2C_START_CMD, siic->base + SIRFSOC_I2C_CMD_START);
138}
139
140static irqreturn_t i2c_sirfsoc_irq(int irq, void *dev_id)
141{
142 struct sirfsoc_i2c *siic = (struct sirfsoc_i2c *)dev_id;
143 u32 i2c_stat = readl(siic->base + SIRFSOC_I2C_STATUS);
144
145 if (i2c_stat & SIRFSOC_I2C_STAT_ERR) {
146 /* Error conditions */
Zhiwu Songc9843192013-08-13 17:11:27 +0800147 siic->err_status = SIRFSOC_I2C_ERR_NOACK;
Zhiwu Song979b9072012-02-08 23:28:35 +0800148 writel(SIRFSOC_I2C_STAT_ERR, siic->base + SIRFSOC_I2C_STATUS);
149
150 if (i2c_stat & SIRFSOC_I2C_STAT_NACK)
Zhiwu Songc9843192013-08-13 17:11:27 +0800151 dev_dbg(&siic->adapter.dev, "ACK not received\n");
Zhiwu Song979b9072012-02-08 23:28:35 +0800152 else
153 dev_err(&siic->adapter.dev, "I2C error\n");
154
Zhiwu Songc9843192013-08-13 17:11:27 +0800155 /*
156 * Due to hardware ANOMALY, we need to reset I2C earlier after
157 * we get NOACK while accessing non-existing clients, otherwise
158 * we will get errors even we access existing clients later
159 */
160 writel(readl(siic->base + SIRFSOC_I2C_CTRL) | SIRFSOC_I2C_RESET,
161 siic->base + SIRFSOC_I2C_CTRL);
162 while (readl(siic->base + SIRFSOC_I2C_CTRL) & SIRFSOC_I2C_RESET)
163 cpu_relax();
164
Zhiwu Song979b9072012-02-08 23:28:35 +0800165 complete(&siic->done);
166 } else if (i2c_stat & SIRFSOC_I2C_STAT_CMD_DONE) {
167 /* CMD buffer execution complete */
168 if (siic->msg_read)
169 i2c_sirfsoc_read_data(siic);
170 if (siic->finished_len == siic->msg_len)
171 complete(&siic->done);
172 else /* Fill a new CMD buffer for left data */
173 i2c_sirfsoc_queue_cmd(siic);
174
175 writel(SIRFSOC_I2C_STAT_CMD_DONE, siic->base + SIRFSOC_I2C_STATUS);
176 }
177
178 return IRQ_HANDLED;
179}
180
181static void i2c_sirfsoc_set_address(struct sirfsoc_i2c *siic,
182 struct i2c_msg *msg)
183{
184 unsigned char addr;
185 u32 regval = SIRFSOC_I2C_START | SIRFSOC_I2C_CMD_RP(0) | SIRFSOC_I2C_WRITE;
186
187 /* no data and last message -> add STOP */
188 if (siic->last && (msg->len == 0))
189 regval |= SIRFSOC_I2C_STOP;
190
191 writel(regval, siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++));
192
193 addr = msg->addr << 1; /* Generate address */
194 if (msg->flags & I2C_M_RD)
195 addr |= 1;
196
197 writel(addr, siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++));
198}
199
200static int i2c_sirfsoc_xfer_msg(struct sirfsoc_i2c *siic, struct i2c_msg *msg)
201{
202 u32 regval = readl(siic->base + SIRFSOC_I2C_CTRL);
203 /* timeout waiting for the xfer to finish or fail */
204 int timeout = msecs_to_jiffies((msg->len + 1) * 50);
Zhiwu Song979b9072012-02-08 23:28:35 +0800205
206 i2c_sirfsoc_set_address(siic, msg);
207
208 writel(regval | SIRFSOC_I2C_CMD_DONE_EN | SIRFSOC_I2C_ERR_INT_EN,
209 siic->base + SIRFSOC_I2C_CTRL);
210 i2c_sirfsoc_queue_cmd(siic);
211
212 if (wait_for_completion_timeout(&siic->done, timeout) == 0) {
Zhiwu Songc9843192013-08-13 17:11:27 +0800213 siic->err_status = SIRFSOC_I2C_ERR_TIMEOUT;
Zhiwu Song979b9072012-02-08 23:28:35 +0800214 dev_err(&siic->adapter.dev, "Transfer timeout\n");
215 }
216
217 writel(regval & ~(SIRFSOC_I2C_CMD_DONE_EN | SIRFSOC_I2C_ERR_INT_EN),
218 siic->base + SIRFSOC_I2C_CTRL);
219 writel(0, siic->base + SIRFSOC_I2C_CMD_START);
220
Zhiwu Songc9843192013-08-13 17:11:27 +0800221 /* i2c control doesn't response, reset it */
222 if (siic->err_status == SIRFSOC_I2C_ERR_TIMEOUT) {
Zhiwu Song979b9072012-02-08 23:28:35 +0800223 writel(readl(siic->base + SIRFSOC_I2C_CTRL) | SIRFSOC_I2C_RESET,
224 siic->base + SIRFSOC_I2C_CTRL);
225 while (readl(siic->base + SIRFSOC_I2C_CTRL) & SIRFSOC_I2C_RESET)
226 cpu_relax();
Zhiwu Song979b9072012-02-08 23:28:35 +0800227 }
Zhiwu Songc9843192013-08-13 17:11:27 +0800228 return siic->err_status ? -EIO : 0;
Zhiwu Song979b9072012-02-08 23:28:35 +0800229}
230
231static u32 i2c_sirfsoc_func(struct i2c_adapter *adap)
232{
233 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
234}
235
236static int i2c_sirfsoc_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
237 int num)
238{
239 struct sirfsoc_i2c *siic = adap->algo_data;
240 int i, ret;
241
242 clk_enable(siic->clk);
243
244 for (i = 0; i < num; i++) {
245 siic->buf = msgs[i].buf;
246 siic->msg_len = msgs[i].len;
247 siic->msg_read = !!(msgs[i].flags & I2C_M_RD);
248 siic->err_status = 0;
249 siic->cmd_ptr = 0;
250 siic->finished_len = 0;
251 siic->last = (i == (num - 1));
252
253 ret = i2c_sirfsoc_xfer_msg(siic, &msgs[i]);
254 if (ret) {
255 clk_disable(siic->clk);
256 return ret;
257 }
258 }
259
260 clk_disable(siic->clk);
261 return num;
262}
263
264/* I2C algorithms associated with this master controller driver */
265static const struct i2c_algorithm i2c_sirfsoc_algo = {
266 .master_xfer = i2c_sirfsoc_xfer,
267 .functionality = i2c_sirfsoc_func,
268};
269
Bill Pemberton0b255e92012-11-27 15:59:38 -0500270static int i2c_sirfsoc_probe(struct platform_device *pdev)
Zhiwu Song979b9072012-02-08 23:28:35 +0800271{
272 struct sirfsoc_i2c *siic;
273 struct i2c_adapter *adap;
274 struct resource *mem_res;
275 struct clk *clk;
276 int bitrate;
277 int ctrl_speed;
278 int irq;
279
280 int err;
281 u32 regval;
282
283 clk = clk_get(&pdev->dev, NULL);
284 if (IS_ERR(clk)) {
285 err = PTR_ERR(clk);
286 dev_err(&pdev->dev, "Clock get failed\n");
287 goto err_get_clk;
288 }
289
290 err = clk_prepare(clk);
291 if (err) {
292 dev_err(&pdev->dev, "Clock prepare failed\n");
293 goto err_clk_prep;
294 }
295
296 err = clk_enable(clk);
297 if (err) {
298 dev_err(&pdev->dev, "Clock enable failed\n");
299 goto err_clk_en;
300 }
301
302 ctrl_speed = clk_get_rate(clk);
303
304 siic = devm_kzalloc(&pdev->dev, sizeof(*siic), GFP_KERNEL);
305 if (!siic) {
306 dev_err(&pdev->dev, "Can't allocate driver data\n");
307 err = -ENOMEM;
308 goto out;
309 }
310 adap = &siic->adapter;
311 adap->class = I2C_CLASS_HWMON;
312
313 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding84dbf802013-01-21 11:09:03 +0100314 siic->base = devm_ioremap_resource(&pdev->dev, mem_res);
315 if (IS_ERR(siic->base)) {
316 err = PTR_ERR(siic->base);
Zhiwu Song979b9072012-02-08 23:28:35 +0800317 goto out;
318 }
319
320 irq = platform_get_irq(pdev, 0);
321 if (irq < 0) {
322 err = irq;
323 goto out;
324 }
325 err = devm_request_irq(&pdev->dev, irq, i2c_sirfsoc_irq, 0,
326 dev_name(&pdev->dev), siic);
327 if (err)
328 goto out;
329
330 adap->algo = &i2c_sirfsoc_algo;
331 adap->algo_data = siic;
332
Barry Songbfd059d2012-12-26 10:30:16 +0800333 adap->dev.of_node = pdev->dev.of_node;
Zhiwu Song979b9072012-02-08 23:28:35 +0800334 adap->dev.parent = &pdev->dev;
335 adap->nr = pdev->id;
336
337 strlcpy(adap->name, "sirfsoc-i2c", sizeof(adap->name));
338
339 platform_set_drvdata(pdev, adap);
340 init_completion(&siic->done);
341
342 /* Controller Initalisation */
343
344 writel(SIRFSOC_I2C_RESET, siic->base + SIRFSOC_I2C_CTRL);
345 while (readl(siic->base + SIRFSOC_I2C_CTRL) & SIRFSOC_I2C_RESET)
346 cpu_relax();
347 writel(SIRFSOC_I2C_CORE_EN | SIRFSOC_I2C_MASTER_MODE,
348 siic->base + SIRFSOC_I2C_CTRL);
349
350 siic->clk = clk;
351
352 err = of_property_read_u32(pdev->dev.of_node,
353 "clock-frequency", &bitrate);
354 if (err < 0)
355 bitrate = SIRFSOC_I2C_DEFAULT_SPEED;
356
357 if (bitrate < 100000)
358 regval =
359 (2 * ctrl_speed) / (2 * bitrate * 11);
360 else
361 regval = ctrl_speed / (bitrate * 5);
362
363 writel(regval, siic->base + SIRFSOC_I2C_CLK_CTRL);
364 if (regval > 0xFF)
365 writel(0xFF, siic->base + SIRFSOC_I2C_SDA_DELAY);
366 else
367 writel(regval, siic->base + SIRFSOC_I2C_SDA_DELAY);
368
369 err = i2c_add_numbered_adapter(adap);
370 if (err < 0) {
371 dev_err(&pdev->dev, "Can't add new i2c adapter\n");
372 goto out;
373 }
374
375 clk_disable(clk);
376
377 dev_info(&pdev->dev, " I2C adapter ready to operate\n");
378
379 return 0;
380
381out:
382 clk_disable(clk);
383err_clk_en:
384 clk_unprepare(clk);
385err_clk_prep:
386 clk_put(clk);
387err_get_clk:
388 return err;
389}
390
Bill Pemberton0b255e92012-11-27 15:59:38 -0500391static int i2c_sirfsoc_remove(struct platform_device *pdev)
Zhiwu Song979b9072012-02-08 23:28:35 +0800392{
393 struct i2c_adapter *adapter = platform_get_drvdata(pdev);
394 struct sirfsoc_i2c *siic = adapter->algo_data;
395
396 writel(SIRFSOC_I2C_RESET, siic->base + SIRFSOC_I2C_CTRL);
397 i2c_del_adapter(adapter);
398 clk_unprepare(siic->clk);
399 clk_put(siic->clk);
400 return 0;
401}
402
403#ifdef CONFIG_PM
404static int i2c_sirfsoc_suspend(struct device *dev)
405{
406 struct platform_device *pdev = to_platform_device(dev);
407 struct i2c_adapter *adapter = platform_get_drvdata(pdev);
408 struct sirfsoc_i2c *siic = adapter->algo_data;
409
410 clk_enable(siic->clk);
411 siic->sda_delay = readl(siic->base + SIRFSOC_I2C_SDA_DELAY);
412 siic->clk_div = readl(siic->base + SIRFSOC_I2C_CLK_CTRL);
413 clk_disable(siic->clk);
414 return 0;
415}
416
417static int i2c_sirfsoc_resume(struct device *dev)
418{
419 struct platform_device *pdev = to_platform_device(dev);
420 struct i2c_adapter *adapter = platform_get_drvdata(pdev);
421 struct sirfsoc_i2c *siic = adapter->algo_data;
422
423 clk_enable(siic->clk);
424 writel(SIRFSOC_I2C_RESET, siic->base + SIRFSOC_I2C_CTRL);
Zhiwu Songebae7df2013-08-13 17:11:28 +0800425 while (readl(siic->base + SIRFSOC_I2C_CTRL) & SIRFSOC_I2C_RESET)
426 cpu_relax();
Zhiwu Song979b9072012-02-08 23:28:35 +0800427 writel(SIRFSOC_I2C_CORE_EN | SIRFSOC_I2C_MASTER_MODE,
428 siic->base + SIRFSOC_I2C_CTRL);
429 writel(siic->clk_div, siic->base + SIRFSOC_I2C_CLK_CTRL);
430 writel(siic->sda_delay, siic->base + SIRFSOC_I2C_SDA_DELAY);
431 clk_disable(siic->clk);
432 return 0;
433}
434
435static const struct dev_pm_ops i2c_sirfsoc_pm_ops = {
436 .suspend = i2c_sirfsoc_suspend,
437 .resume = i2c_sirfsoc_resume,
438};
439#endif
440
Bill Pemberton0b255e92012-11-27 15:59:38 -0500441static const struct of_device_id sirfsoc_i2c_of_match[] = {
Zhiwu Song979b9072012-02-08 23:28:35 +0800442 { .compatible = "sirf,prima2-i2c", },
443 {},
444};
445MODULE_DEVICE_TABLE(of, sirfsoc_i2c_of_match);
446
447static struct platform_driver i2c_sirfsoc_driver = {
448 .driver = {
449 .name = "sirfsoc_i2c",
450 .owner = THIS_MODULE,
451#ifdef CONFIG_PM
452 .pm = &i2c_sirfsoc_pm_ops,
453#endif
454 .of_match_table = sirfsoc_i2c_of_match,
455 },
456 .probe = i2c_sirfsoc_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -0500457 .remove = i2c_sirfsoc_remove,
Zhiwu Song979b9072012-02-08 23:28:35 +0800458};
459module_platform_driver(i2c_sirfsoc_driver);
460
461MODULE_DESCRIPTION("SiRF SoC I2C master controller driver");
462MODULE_AUTHOR("Zhiwu Song <Zhiwu.Song@csr.com>, "
463 "Xiangzhen Ye <Xiangzhen.Ye@csr.com>");
464MODULE_LICENSE("GPL v2");