blob: 6c24835e174d6b0f95894b98a920279fe86c6aac [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/plat-omap/include/mach/clock.h
3 *
4 * Copyright (C) 2004 - 2005 Nokia corporation
5 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
6 * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __ARCH_ARM_OMAP_CLOCK_H
14#define __ARCH_ARM_OMAP_CLOCK_H
15
16struct module;
17struct clk;
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030018struct clockdomain;
Russell Kinga09e64f2008-08-05 16:14:15 +010019
Russell King548d8492008-11-04 14:02:46 +000020struct clkops {
21 int (*enable)(struct clk *);
22 void (*disable)(struct clk *);
23};
24
Russell Kinga09e64f2008-08-05 16:14:15 +010025#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
26
27struct clksel_rate {
Russell Kinga09e64f2008-08-05 16:14:15 +010028 u32 val;
Russell Kingebb8dca2008-11-04 21:50:46 +000029 u8 div;
Russell Kinga09e64f2008-08-05 16:14:15 +010030 u8 flags;
31};
32
33struct clksel {
34 struct clk *parent;
35 const struct clksel_rate *rates;
36};
37
38struct dpll_data {
39 void __iomem *mult_div1_reg;
40 u32 mult_mask;
41 u32 div1_mask;
Russell Kingebb8dca2008-11-04 21:50:46 +000042 unsigned int rate_tolerance;
43 unsigned long last_rounded_rate;
Russell Kinga09e64f2008-08-05 16:14:15 +010044 u16 last_rounded_m;
45 u8 last_rounded_n;
Russell Kinga09e64f2008-08-05 16:14:15 +010046 u8 max_divider;
47 u32 max_tolerance;
Russell Kingebb8dca2008-11-04 21:50:46 +000048 u16 max_multiplier;
Russell Kinga09e64f2008-08-05 16:14:15 +010049# if defined(CONFIG_ARCH_OMAP3)
50 u8 modes;
51 void __iomem *control_reg;
Russell Kingebb8dca2008-11-04 21:50:46 +000052 void __iomem *autoidle_reg;
53 void __iomem *idlest_reg;
Russell Kinga09e64f2008-08-05 16:14:15 +010054 u32 enable_mask;
Russell Kingebb8dca2008-11-04 21:50:46 +000055 u32 autoidle_mask;
Russell Kinga09e64f2008-08-05 16:14:15 +010056 u8 auto_recal_bit;
57 u8 recal_en_bit;
58 u8 recal_st_bit;
Russell Kinga09e64f2008-08-05 16:14:15 +010059 u8 idlest_bit;
60# endif
61};
62
63#endif
64
65struct clk {
66 struct list_head node;
Russell King548d8492008-11-04 14:02:46 +000067 const struct clkops *ops;
Russell Kinga09e64f2008-08-05 16:14:15 +010068 const char *name;
69 int id;
70 struct clk *parent;
71 unsigned long rate;
72 __u32 flags;
73 void __iomem *enable_reg;
Russell Kinga09e64f2008-08-05 16:14:15 +010074 void (*recalc)(struct clk *);
75 int (*set_rate)(struct clk *, unsigned long);
76 long (*round_rate)(struct clk *, unsigned long);
77 void (*init)(struct clk *);
Russell Kingebb8dca2008-11-04 21:50:46 +000078 __u8 enable_bit;
79 __s8 usecount;
Russell Kinga09e64f2008-08-05 16:14:15 +010080#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
81 u8 fixed_div;
82 void __iomem *clksel_reg;
83 u32 clksel_mask;
84 const struct clksel *clksel;
85 struct dpll_data *dpll_data;
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030086 const char *clkdm_name;
87 struct clockdomain *clkdm;
Russell Kinga09e64f2008-08-05 16:14:15 +010088#else
89 __u8 rate_offset;
90 __u8 src_offset;
91#endif
92#if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
93 struct dentry *dent; /* For visible tree hierarchy */
94#endif
95};
96
97struct cpufreq_frequency_table;
98
99struct clk_functions {
100 int (*clk_enable)(struct clk *clk);
101 void (*clk_disable)(struct clk *clk);
102 long (*clk_round_rate)(struct clk *clk, unsigned long rate);
103 int (*clk_set_rate)(struct clk *clk, unsigned long rate);
104 int (*clk_set_parent)(struct clk *clk, struct clk *parent);
105 struct clk * (*clk_get_parent)(struct clk *clk);
106 void (*clk_allow_idle)(struct clk *clk);
107 void (*clk_deny_idle)(struct clk *clk);
108 void (*clk_disable_unused)(struct clk *clk);
109#ifdef CONFIG_CPU_FREQ
110 void (*clk_init_cpufreq_table)(struct cpufreq_frequency_table **);
111#endif
112};
113
114extern unsigned int mpurate;
115
116extern int clk_init(struct clk_functions * custom_clocks);
117extern int clk_register(struct clk *clk);
118extern void clk_unregister(struct clk *clk);
119extern void propagate_rate(struct clk *clk);
120extern void recalculate_root_clocks(void);
121extern void followparent_recalc(struct clk * clk);
122extern void clk_allow_idle(struct clk *clk);
123extern void clk_deny_idle(struct clk *clk);
124extern int clk_get_usecount(struct clk *clk);
125extern void clk_enable_init_clocks(void);
126
Russell King897dcde2008-11-04 16:35:03 +0000127extern const struct clkops clkops_null;
128
Russell Kinga09e64f2008-08-05 16:14:15 +0100129/* Clock flags */
130#define RATE_CKCTL (1 << 0) /* Main fixed ratio clocks */
131#define RATE_FIXED (1 << 1) /* Fixed clock rate */
132#define RATE_PROPAGATES (1 << 2) /* Program children too */
Russell King897dcde2008-11-04 16:35:03 +0000133/* bits 3-4 are free */
Russell Kinga09e64f2008-08-05 16:14:15 +0100134#define ENABLE_REG_32BIT (1 << 5) /* Use 32-bit access */
135#define VIRTUAL_IO_ADDRESS (1 << 6) /* Clock in virtual address */
136#define CLOCK_IDLE_CONTROL (1 << 7)
137#define CLOCK_NO_IDLE_PARENT (1 << 8)
138#define DELAYED_APP (1 << 9) /* Delay application of clock */
139#define CONFIG_PARTICIPANT (1 << 10) /* Fundamental clock */
140#define ENABLE_ON_INIT (1 << 11) /* Enable upon framework init */
141#define INVERT_ENABLE (1 << 12) /* 0 enables, 1 disables */
142/* bits 13-20 are currently free */
143#define CLOCK_IN_OMAP310 (1 << 21)
144#define CLOCK_IN_OMAP730 (1 << 22)
145#define CLOCK_IN_OMAP1510 (1 << 23)
146#define CLOCK_IN_OMAP16XX (1 << 24)
147#define CLOCK_IN_OMAP242X (1 << 25)
148#define CLOCK_IN_OMAP243X (1 << 26)
149#define CLOCK_IN_OMAP343X (1 << 27) /* clocks common to all 343X */
Russell Kinga09e64f2008-08-05 16:14:15 +0100150#define CLOCK_IN_OMAP3430ES1 (1 << 29) /* 3430ES1 clocks only */
151#define CLOCK_IN_OMAP3430ES2 (1 << 30) /* 3430ES2 clocks only */
152
153/* Clksel_rate flags */
154#define DEFAULT_RATE (1 << 0)
155#define RATE_IN_242X (1 << 1)
156#define RATE_IN_243X (1 << 2)
157#define RATE_IN_343X (1 << 3) /* rates common to all 343X */
158#define RATE_IN_3430ES2 (1 << 4) /* 3430ES2 rates only */
159
160#define RATE_IN_24XX (RATE_IN_242X | RATE_IN_243X)
161
162
163/* CM_CLKSEL2_PLL.CORE_CLK_SRC options (24XX) */
164#define CORE_CLK_SRC_32K 0
165#define CORE_CLK_SRC_DPLL 1
166#define CORE_CLK_SRC_DPLL_X2 2
167
168#endif