blob: 7a4de3d8e6fb778a08b339680092bd8af7ee311d [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
18#include <asm/unaligned.h>
19
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070020#include "hw.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070021#include "rc.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022#include "initvals.h"
23
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080024#define ATH9K_CLOCK_RATE_CCK 22
25#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
26#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Sujithcbe61d82009-02-09 13:27:12 +053028static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -070029static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
Sujithcbe61d82009-02-09 13:27:12 +053030static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +053031 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +053032 u32 reg, u32 value);
Sujithcbe61d82009-02-09 13:27:12 +053033static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
34static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Sujithf1dc5602008-10-29 10:16:30 +053036/********************/
37/* Helper Functions */
38/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070039
Sujithcbe61d82009-02-09 13:27:12 +053040static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053041{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070042 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053043
Sujith2660b812009-02-09 13:27:26 +053044 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080045 return clks / ATH9K_CLOCK_RATE_CCK;
46 if (conf->channel->band == IEEE80211_BAND_2GHZ)
47 return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
Sujithcbe61d82009-02-09 13:27:12 +053048
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080049 return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053050}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070051
Sujithcbe61d82009-02-09 13:27:12 +053052static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053053{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070054 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053055
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080056 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053057 return ath9k_hw_mac_usec(ah, clks) / 2;
58 else
59 return ath9k_hw_mac_usec(ah, clks);
60}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070061
Sujithcbe61d82009-02-09 13:27:12 +053062static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053063{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070064 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053065
Sujith2660b812009-02-09 13:27:26 +053066 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080067 return usecs *ATH9K_CLOCK_RATE_CCK;
68 if (conf->channel->band == IEEE80211_BAND_2GHZ)
69 return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
70 return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053071}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070072
Sujithcbe61d82009-02-09 13:27:12 +053073static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053074{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070075 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053076
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080077 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053078 return ath9k_hw_mac_clks(ah, usecs) * 2;
79 else
80 return ath9k_hw_mac_clks(ah, usecs);
81}
82
Sujith0caa7b12009-02-16 13:23:20 +053083bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084{
85 int i;
86
Sujith0caa7b12009-02-16 13:23:20 +053087 BUG_ON(timeout < AH_TIME_QUANTUM);
88
89 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070090 if ((REG_READ(ah, reg) & mask) == val)
91 return true;
92
93 udelay(AH_TIME_QUANTUM);
94 }
Sujith04bd4632008-11-28 22:18:05 +053095
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -070096 ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
97 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
98 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053099
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700100 return false;
101}
102
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700103u32 ath9k_hw_reverse_bits(u32 val, u32 n)
104{
105 u32 retval;
106 int i;
107
108 for (i = 0, retval = 0; i < n; i++) {
109 retval = (retval << 1) | (val & 1);
110 val >>= 1;
111 }
112 return retval;
113}
114
Sujithcbe61d82009-02-09 13:27:12 +0530115bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530116 u16 flags, u16 *low,
117 u16 *high)
118{
Sujith2660b812009-02-09 13:27:26 +0530119 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530120
121 if (flags & CHANNEL_5GHZ) {
122 *low = pCap->low_5ghz_chan;
123 *high = pCap->high_5ghz_chan;
124 return true;
125 }
126 if ((flags & CHANNEL_2GHZ)) {
127 *low = pCap->low_2ghz_chan;
128 *high = pCap->high_2ghz_chan;
129 return true;
130 }
131 return false;
132}
133
Sujithcbe61d82009-02-09 13:27:12 +0530134u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400135 const struct ath_rate_table *rates,
Sujithf1dc5602008-10-29 10:16:30 +0530136 u32 frameLen, u16 rateix,
137 bool shortPreamble)
138{
139 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
140 u32 kbps;
141
Sujithe63835b2008-11-18 09:07:53 +0530142 kbps = rates->info[rateix].ratekbps;
Sujithf1dc5602008-10-29 10:16:30 +0530143
144 if (kbps == 0)
145 return 0;
146
147 switch (rates->info[rateix].phy) {
Sujith46d14a52008-11-18 09:08:13 +0530148 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530149 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Sujithe63835b2008-11-18 09:07:53 +0530150 if (shortPreamble && rates->info[rateix].short_preamble)
Sujithf1dc5602008-10-29 10:16:30 +0530151 phyTime >>= 1;
152 numBits = frameLen << 3;
153 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
154 break;
Sujith46d14a52008-11-18 09:08:13 +0530155 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530156 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530157 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
158 numBits = OFDM_PLCP_BITS + (frameLen << 3);
159 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
160 txTime = OFDM_SIFS_TIME_QUARTER
161 + OFDM_PREAMBLE_TIME_QUARTER
162 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530163 } else if (ah->curchan &&
164 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530165 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
166 numBits = OFDM_PLCP_BITS + (frameLen << 3);
167 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
168 txTime = OFDM_SIFS_TIME_HALF +
169 OFDM_PREAMBLE_TIME_HALF
170 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
171 } else {
172 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
173 numBits = OFDM_PLCP_BITS + (frameLen << 3);
174 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
175 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
176 + (numSymbols * OFDM_SYMBOL_TIME);
177 }
178 break;
179 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700180 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
181 "Unknown phy %u (rate ix %u)\n",
182 rates->info[rateix].phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530183 txTime = 0;
184 break;
185 }
186
187 return txTime;
188}
189
Sujithcbe61d82009-02-09 13:27:12 +0530190void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530191 struct ath9k_channel *chan,
192 struct chan_centers *centers)
193{
194 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530195
196 if (!IS_CHAN_HT40(chan)) {
197 centers->ctl_center = centers->ext_center =
198 centers->synth_center = chan->channel;
199 return;
200 }
201
202 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
203 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
204 centers->synth_center =
205 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
206 extoff = 1;
207 } else {
208 centers->synth_center =
209 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
210 extoff = -1;
211 }
212
213 centers->ctl_center =
214 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700215 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530216 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700217 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530218}
219
220/******************/
221/* Chip Revisions */
222/******************/
223
Sujithcbe61d82009-02-09 13:27:12 +0530224static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530225{
226 u32 val;
227
228 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
229
230 if (val == 0xFF) {
231 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530232 ah->hw_version.macVersion =
233 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
234 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530235 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530236 } else {
237 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530238 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530239
Sujithd535a422009-02-09 13:27:06 +0530240 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530241
Sujithd535a422009-02-09 13:27:06 +0530242 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530243 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530244 }
245}
246
Sujithcbe61d82009-02-09 13:27:12 +0530247static int ath9k_hw_get_radiorev(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530248{
249 u32 val;
250 int i;
251
252 REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
253
254 for (i = 0; i < 8; i++)
255 REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
256 val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
257 val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
258
259 return ath9k_hw_reverse_bits(val, 8);
260}
261
262/************************************/
263/* HW Attach, Detach, Init Routines */
264/************************************/
265
Sujithcbe61d82009-02-09 13:27:12 +0530266static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530267{
Sujithfeed0292009-01-29 11:37:35 +0530268 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530269 return;
270
271 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
272 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
273 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
274 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
275 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
276 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
277 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
278 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
279 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
280
281 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
282}
283
Sujithcbe61d82009-02-09 13:27:12 +0530284static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530285{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700286 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530287 u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
288 u32 regHold[2];
289 u32 patternData[4] = { 0x55555555,
290 0xaaaaaaaa,
291 0x66666666,
292 0x99999999 };
293 int i, j;
294
295 for (i = 0; i < 2; i++) {
296 u32 addr = regAddr[i];
297 u32 wrData, rdData;
298
299 regHold[i] = REG_READ(ah, addr);
300 for (j = 0; j < 0x100; j++) {
301 wrData = (j << 16) | j;
302 REG_WRITE(ah, addr, wrData);
303 rdData = REG_READ(ah, addr);
304 if (rdData != wrData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700305 ath_print(common, ATH_DBG_FATAL,
306 "address test failed "
307 "addr: 0x%08x - wr:0x%08x != "
308 "rd:0x%08x\n",
309 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530310 return false;
311 }
312 }
313 for (j = 0; j < 4; j++) {
314 wrData = patternData[j];
315 REG_WRITE(ah, addr, wrData);
316 rdData = REG_READ(ah, addr);
317 if (wrData != rdData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700318 ath_print(common, ATH_DBG_FATAL,
319 "address test failed "
320 "addr: 0x%08x - wr:0x%08x != "
321 "rd:0x%08x\n",
322 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530323 return false;
324 }
325 }
326 REG_WRITE(ah, regAddr[i], regHold[i]);
327 }
328 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530329
Sujithf1dc5602008-10-29 10:16:30 +0530330 return true;
331}
332
333static const char *ath9k_hw_devname(u16 devid)
334{
335 switch (devid) {
336 case AR5416_DEVID_PCI:
Sujithf1dc5602008-10-29 10:16:30 +0530337 return "Atheros 5416";
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +0100338 case AR5416_DEVID_PCIE:
339 return "Atheros 5418";
Sujithf1dc5602008-10-29 10:16:30 +0530340 case AR9160_DEVID_PCI:
341 return "Atheros 9160";
Gabor Juhos0c1aa492009-01-14 20:17:12 +0100342 case AR5416_AR9100_DEVID:
343 return "Atheros 9100";
Sujithf1dc5602008-10-29 10:16:30 +0530344 case AR9280_DEVID_PCI:
345 case AR9280_DEVID_PCIE:
346 return "Atheros 9280";
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530347 case AR9285_DEVID_PCIE:
348 return "Atheros 9285";
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530349 case AR5416_DEVID_AR9287_PCI:
350 case AR5416_DEVID_AR9287_PCIE:
351 return "Atheros 9287";
Sujithf1dc5602008-10-29 10:16:30 +0530352 }
353
354 return NULL;
355}
356
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700357static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700358{
359 int i;
360
Sujith2660b812009-02-09 13:27:26 +0530361 ah->config.dma_beacon_response_time = 2;
362 ah->config.sw_beacon_response_time = 10;
363 ah->config.additional_swba_backoff = 0;
364 ah->config.ack_6mb = 0x0;
365 ah->config.cwm_ignore_extcca = 0;
366 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530367 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530368 ah->config.pcie_waen = 0;
369 ah->config.analog_shiftreg = 1;
370 ah->config.ht_enable = 1;
371 ah->config.ofdm_trig_low = 200;
372 ah->config.ofdm_trig_high = 500;
373 ah->config.cck_trig_high = 200;
374 ah->config.cck_trig_low = 100;
375 ah->config.enable_ani = 1;
Sujith1cf68732009-08-13 09:34:32 +0530376 ah->config.diversity_control = ATH9K_ANT_VARIABLE;
Sujith2660b812009-02-09 13:27:26 +0530377 ah->config.antenna_switch_swap = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700378
379 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530380 ah->config.spurchans[i][0] = AR_NO_SPUR;
381 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700382 }
383
Sujith0ef1f162009-03-30 15:28:35 +0530384 ah->config.intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400385
386 /*
387 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
388 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
389 * This means we use it for all AR5416 devices, and the few
390 * minor PCI AR9280 devices out there.
391 *
392 * Serialization is required because these devices do not handle
393 * well the case of two concurrent reads/writes due to the latency
394 * involved. During one read/write another read/write can be issued
395 * on another CPU while the previous read/write may still be working
396 * on our hardware, if we hit this case the hardware poops in a loop.
397 * We prevent this by serializing reads and writes.
398 *
399 * This issue is not present on PCI-Express devices or pre-AR5416
400 * devices (legacy, 802.11abg).
401 */
402 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700403 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700404}
405
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700406static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700407{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700408 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
409
410 regulatory->country_code = CTRY_DEFAULT;
411 regulatory->power_limit = MAX_RATE_POWER;
412 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
413
Sujithd535a422009-02-09 13:27:06 +0530414 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530415 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416
417 ah->ah_flags = 0;
Luis R. Rodriguez8df5d1b2009-08-03 12:24:37 -0700418 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
Sujithd535a422009-02-09 13:27:06 +0530419 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700420 if (!AR_SREV_9100(ah))
421 ah->ah_flags = AH_USE_EEPROM;
422
Sujith2660b812009-02-09 13:27:26 +0530423 ah->atim_window = 0;
Sujith2660b812009-02-09 13:27:26 +0530424 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
425 ah->beacon_interval = 100;
426 ah->enable_32kHz_clock = DONT_USE_32KHZ;
427 ah->slottime = (u32) -1;
428 ah->acktimeout = (u32) -1;
429 ah->ctstimeout = (u32) -1;
430 ah->globaltxtimeout = (u32) -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700431
Sujith2660b812009-02-09 13:27:26 +0530432 ah->gbeacon_rate = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433
Gabor Juhoscbdec972009-07-24 17:27:22 +0200434 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435}
436
Sujithcbe61d82009-02-09 13:27:12 +0530437static int ath9k_hw_rfattach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700438{
439 bool rfStatus = false;
440 int ecode = 0;
441
442 rfStatus = ath9k_hw_init_rf(ah, &ecode);
443 if (!rfStatus) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700444 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
445 "RF setup failed, status: %u\n", ecode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446 return ecode;
447 }
448
449 return 0;
450}
451
Sujithcbe61d82009-02-09 13:27:12 +0530452static int ath9k_hw_rf_claim(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453{
454 u32 val;
455
456 REG_WRITE(ah, AR_PHY(0), 0x00000007);
457
458 val = ath9k_hw_get_radiorev(ah);
459 switch (val & AR_RADIO_SREV_MAJOR) {
460 case 0:
461 val = AR_RAD5133_SREV_MAJOR;
462 break;
463 case AR_RAD5133_SREV_MAJOR:
464 case AR_RAD5122_SREV_MAJOR:
465 case AR_RAD2133_SREV_MAJOR:
466 case AR_RAD2122_SREV_MAJOR:
467 break;
468 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700469 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
470 "Radio Chip Rev 0x%02X not supported\n",
471 val & AR_RADIO_SREV_MAJOR);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472 return -EOPNOTSUPP;
473 }
474
Sujithd535a422009-02-09 13:27:06 +0530475 ah->hw_version.analog5GhzRev = val;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700476
477 return 0;
478}
479
Sujithcbe61d82009-02-09 13:27:12 +0530480static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700481{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700482 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530483 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700484 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530485 u16 eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486
Sujithf1dc5602008-10-29 10:16:30 +0530487 sum = 0;
488 for (i = 0; i < 3; i++) {
Sujithf74df6f2009-02-09 13:27:24 +0530489 eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
Sujithf1dc5602008-10-29 10:16:30 +0530490 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700491 common->macaddr[2 * i] = eeval >> 8;
492 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700493 }
Sujithd8baa932009-03-30 15:28:25 +0530494 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530495 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700496
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700497 return 0;
498}
499
Sujithcbe61d82009-02-09 13:27:12 +0530500static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530501{
502 u32 rxgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530503
Sujithf74df6f2009-02-09 13:27:24 +0530504 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
505 rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530506
507 if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530508 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530509 ar9280Modes_backoff_13db_rxgain_9280_2,
510 ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
511 else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530512 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530513 ar9280Modes_backoff_23db_rxgain_9280_2,
514 ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
515 else
Sujith2660b812009-02-09 13:27:26 +0530516 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530517 ar9280Modes_original_rxgain_9280_2,
518 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530519 } else {
Sujith2660b812009-02-09 13:27:26 +0530520 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530521 ar9280Modes_original_rxgain_9280_2,
522 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530523 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530524}
525
Sujithcbe61d82009-02-09 13:27:12 +0530526static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530527{
528 u32 txgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530529
Sujithf74df6f2009-02-09 13:27:24 +0530530 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
531 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530532
533 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
Sujith2660b812009-02-09 13:27:26 +0530534 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530535 ar9280Modes_high_power_tx_gain_9280_2,
536 ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
537 else
Sujith2660b812009-02-09 13:27:26 +0530538 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530539 ar9280Modes_original_tx_gain_9280_2,
540 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530541 } else {
Sujith2660b812009-02-09 13:27:26 +0530542 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530543 ar9280Modes_original_tx_gain_9280_2,
544 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530545 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530546}
547
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700548static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700549{
550 int ecode;
551
Sujithd8baa932009-03-30 15:28:25 +0530552 if (!ath9k_hw_chip_test(ah))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700553 return -ENODEV;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700554
555 ecode = ath9k_hw_rf_claim(ah);
556 if (ecode != 0)
557 return ecode;
558
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700559 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700560 if (ecode != 0)
561 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530562
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700563 ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
564 "Eeprom VER: %d, REV: %d\n",
565 ah->eep_ops->get_eeprom_ver(ah),
566 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530567
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700568 ecode = ath9k_hw_rfattach(ah);
569 if (ecode != 0)
570 return ecode;
571
572 if (!AR_SREV_9100(ah)) {
573 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700574 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700575 }
Sujithf1dc5602008-10-29 10:16:30 +0530576
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700577 return 0;
578}
579
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700580static bool ath9k_hw_devid_supported(u16 devid)
581{
582 switch (devid) {
583 case AR5416_DEVID_PCI:
584 case AR5416_DEVID_PCIE:
585 case AR5416_AR9100_DEVID:
586 case AR9160_DEVID_PCI:
587 case AR9280_DEVID_PCI:
588 case AR9280_DEVID_PCIE:
589 case AR9285_DEVID_PCIE:
590 case AR5416_DEVID_AR9287_PCI:
591 case AR5416_DEVID_AR9287_PCIE:
592 return true;
593 default:
594 break;
595 }
596 return false;
597}
598
Luis R. Rodriguezf9d4a662009-08-03 12:24:41 -0700599static bool ath9k_hw_macversion_supported(u32 macversion)
600{
601 switch (macversion) {
602 case AR_SREV_VERSION_5416_PCI:
603 case AR_SREV_VERSION_5416_PCIE:
604 case AR_SREV_VERSION_9160:
605 case AR_SREV_VERSION_9100:
606 case AR_SREV_VERSION_9280:
607 case AR_SREV_VERSION_9285:
608 case AR_SREV_VERSION_9287:
609 return true;
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400610 /* Not yet */
611 case AR_SREV_VERSION_9271:
Luis R. Rodriguezf9d4a662009-08-03 12:24:41 -0700612 default:
613 break;
614 }
615 return false;
616}
617
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700618static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700619{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700620 if (AR_SREV_9160_10_OR_LATER(ah)) {
621 if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530622 ah->iq_caldata.calData = &iq_cal_single_sample;
623 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700624 &adc_gain_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530625 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700626 &adc_dc_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530627 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700628 &adc_init_dc_cal;
629 } else {
Sujith2660b812009-02-09 13:27:26 +0530630 ah->iq_caldata.calData = &iq_cal_multi_sample;
631 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700632 &adc_gain_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530633 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700634 &adc_dc_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530635 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700636 &adc_init_dc_cal;
637 }
Sujith2660b812009-02-09 13:27:26 +0530638 ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700639 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700640}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700641
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700642static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
643{
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400644 if (AR_SREV_9271(ah)) {
645 INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271_1_0,
646 ARRAY_SIZE(ar9271Modes_9271_1_0), 6);
647 INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271_1_0,
648 ARRAY_SIZE(ar9271Common_9271_1_0), 2);
649 return;
650 }
651
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530652 if (AR_SREV_9287_11_OR_LATER(ah)) {
653 INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
654 ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
655 INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
656 ARRAY_SIZE(ar9287Common_9287_1_1), 2);
657 if (ah->config.pcie_clock_req)
658 INIT_INI_ARRAY(&ah->iniPcieSerdes,
659 ar9287PciePhy_clkreq_off_L1_9287_1_1,
660 ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
661 else
662 INIT_INI_ARRAY(&ah->iniPcieSerdes,
663 ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
664 ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
665 2);
666 } else if (AR_SREV_9287_10_OR_LATER(ah)) {
667 INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
668 ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
669 INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
670 ARRAY_SIZE(ar9287Common_9287_1_0), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700671
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530672 if (ah->config.pcie_clock_req)
673 INIT_INI_ARRAY(&ah->iniPcieSerdes,
674 ar9287PciePhy_clkreq_off_L1_9287_1_0,
675 ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
676 else
677 INIT_INI_ARRAY(&ah->iniPcieSerdes,
678 ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
679 ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
680 2);
681 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
682
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530683
Sujith2660b812009-02-09 13:27:26 +0530684 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530685 ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530686 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530687 ARRAY_SIZE(ar9285Common_9285_1_2), 2);
688
Sujith2660b812009-02-09 13:27:26 +0530689 if (ah->config.pcie_clock_req) {
690 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530691 ar9285PciePhy_clkreq_off_L1_9285_1_2,
692 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
693 } else {
Sujith2660b812009-02-09 13:27:26 +0530694 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530695 ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
696 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
697 2);
698 }
699 } else if (AR_SREV_9285_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530700 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530701 ARRAY_SIZE(ar9285Modes_9285), 6);
Sujith2660b812009-02-09 13:27:26 +0530702 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530703 ARRAY_SIZE(ar9285Common_9285), 2);
704
Sujith2660b812009-02-09 13:27:26 +0530705 if (ah->config.pcie_clock_req) {
706 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530707 ar9285PciePhy_clkreq_off_L1_9285,
708 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
709 } else {
Sujith2660b812009-02-09 13:27:26 +0530710 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530711 ar9285PciePhy_clkreq_always_on_L1_9285,
712 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
713 }
714 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530715 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700716 ARRAY_SIZE(ar9280Modes_9280_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530717 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700718 ARRAY_SIZE(ar9280Common_9280_2), 2);
719
Sujith2660b812009-02-09 13:27:26 +0530720 if (ah->config.pcie_clock_req) {
721 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530722 ar9280PciePhy_clkreq_off_L1_9280,
723 ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700724 } else {
Sujith2660b812009-02-09 13:27:26 +0530725 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530726 ar9280PciePhy_clkreq_always_on_L1_9280,
727 ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700728 }
Sujith2660b812009-02-09 13:27:26 +0530729 INIT_INI_ARRAY(&ah->iniModesAdditional,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700730 ar9280Modes_fast_clock_9280_2,
Sujithf1dc5602008-10-29 10:16:30 +0530731 ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700732 } else if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530733 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700734 ARRAY_SIZE(ar9280Modes_9280), 6);
Sujith2660b812009-02-09 13:27:26 +0530735 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700736 ARRAY_SIZE(ar9280Common_9280), 2);
737 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530738 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700739 ARRAY_SIZE(ar5416Modes_9160), 6);
Sujith2660b812009-02-09 13:27:26 +0530740 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700741 ARRAY_SIZE(ar5416Common_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530742 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700743 ARRAY_SIZE(ar5416Bank0_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530744 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700745 ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530746 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700747 ARRAY_SIZE(ar5416Bank1_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530748 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700749 ARRAY_SIZE(ar5416Bank2_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530750 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700751 ARRAY_SIZE(ar5416Bank3_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530752 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700753 ARRAY_SIZE(ar5416Bank6_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530754 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700755 ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530756 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700757 ARRAY_SIZE(ar5416Bank7_9160), 2);
758 if (AR_SREV_9160_11(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530759 INIT_INI_ARRAY(&ah->iniAddac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700760 ar5416Addac_91601_1,
761 ARRAY_SIZE(ar5416Addac_91601_1), 2);
762 } else {
Sujith2660b812009-02-09 13:27:26 +0530763 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700764 ARRAY_SIZE(ar5416Addac_9160), 2);
765 }
766 } else if (AR_SREV_9100_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530767 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700768 ARRAY_SIZE(ar5416Modes_9100), 6);
Sujith2660b812009-02-09 13:27:26 +0530769 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700770 ARRAY_SIZE(ar5416Common_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530771 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700772 ARRAY_SIZE(ar5416Bank0_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530773 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700774 ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530775 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700776 ARRAY_SIZE(ar5416Bank1_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530777 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700778 ARRAY_SIZE(ar5416Bank2_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530779 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700780 ARRAY_SIZE(ar5416Bank3_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530781 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700782 ARRAY_SIZE(ar5416Bank6_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530783 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700784 ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530785 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700786 ARRAY_SIZE(ar5416Bank7_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530787 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700788 ARRAY_SIZE(ar5416Addac_9100), 2);
789 } else {
Sujith2660b812009-02-09 13:27:26 +0530790 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700791 ARRAY_SIZE(ar5416Modes), 6);
Sujith2660b812009-02-09 13:27:26 +0530792 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700793 ARRAY_SIZE(ar5416Common), 2);
Sujith2660b812009-02-09 13:27:26 +0530794 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700795 ARRAY_SIZE(ar5416Bank0), 2);
Sujith2660b812009-02-09 13:27:26 +0530796 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700797 ARRAY_SIZE(ar5416BB_RfGain), 3);
Sujith2660b812009-02-09 13:27:26 +0530798 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700799 ARRAY_SIZE(ar5416Bank1), 2);
Sujith2660b812009-02-09 13:27:26 +0530800 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700801 ARRAY_SIZE(ar5416Bank2), 2);
Sujith2660b812009-02-09 13:27:26 +0530802 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700803 ARRAY_SIZE(ar5416Bank3), 3);
Sujith2660b812009-02-09 13:27:26 +0530804 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700805 ARRAY_SIZE(ar5416Bank6), 3);
Sujith2660b812009-02-09 13:27:26 +0530806 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700807 ARRAY_SIZE(ar5416Bank6TPC), 3);
Sujith2660b812009-02-09 13:27:26 +0530808 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700809 ARRAY_SIZE(ar5416Bank7), 2);
Sujith2660b812009-02-09 13:27:26 +0530810 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700811 ARRAY_SIZE(ar5416Addac), 2);
812 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700813}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700814
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700815static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
816{
Vivek Natarajanb37fa872009-09-23 16:27:27 +0530817 if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530818 INIT_INI_ARRAY(&ah->iniModesRxGain,
819 ar9287Modes_rx_gain_9287_1_1,
820 ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
821 else if (AR_SREV_9287_10(ah))
822 INIT_INI_ARRAY(&ah->iniModesRxGain,
823 ar9287Modes_rx_gain_9287_1_0,
824 ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
825 else if (AR_SREV_9280_20(ah))
826 ath9k_hw_init_rxgain_ini(ah);
827
Vivek Natarajanb37fa872009-09-23 16:27:27 +0530828 if (AR_SREV_9287_11_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530829 INIT_INI_ARRAY(&ah->iniModesTxGain,
830 ar9287Modes_tx_gain_9287_1_1,
831 ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
832 } else if (AR_SREV_9287_10(ah)) {
833 INIT_INI_ARRAY(&ah->iniModesTxGain,
834 ar9287Modes_tx_gain_9287_1_0,
835 ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
836 } else if (AR_SREV_9280_20(ah)) {
837 ath9k_hw_init_txgain_ini(ah);
838 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530839 u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
840
841 /* txgain table */
842 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
843 INIT_INI_ARRAY(&ah->iniModesTxGain,
844 ar9285Modes_high_power_tx_gain_9285_1_2,
845 ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
846 } else {
847 INIT_INI_ARRAY(&ah->iniModesTxGain,
848 ar9285Modes_original_tx_gain_9285_1_2,
849 ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
850 }
851
852 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700853}
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530854
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700855static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
856{
857 u32 i, j;
Sujith06d0f062009-02-12 10:06:45 +0530858
859 if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
860 test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {
861
862 /* EEPROM Fixup */
Sujith2660b812009-02-09 13:27:26 +0530863 for (i = 0; i < ah->iniModes.ia_rows; i++) {
864 u32 reg = INI_RA(&ah->iniModes, i, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700865
Sujith2660b812009-02-09 13:27:26 +0530866 for (j = 1; j < ah->iniModes.ia_columns; j++) {
867 u32 val = INI_RA(&ah->iniModes, i, j);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700868
Sujith2660b812009-02-09 13:27:26 +0530869 INI_RA(&ah->iniModes, i, j) =
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530870 ath9k_hw_ini_fixup(ah,
Sujith2660b812009-02-09 13:27:26 +0530871 &ah->eeprom.def,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700872 reg, val);
873 }
874 }
875 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700876}
877
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700878int ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700879{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700880 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700881 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700882
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700883 if (!ath9k_hw_devid_supported(ah->hw_version.devid))
884 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700885
886 ath9k_hw_init_defaults(ah);
887 ath9k_hw_init_config(ah);
888
889 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700890 ath_print(common, ATH_DBG_FATAL,
891 "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700892 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700893 }
894
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700895 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700896 ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700897 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700898 }
899
900 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
901 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
902 (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
903 ah->config.serialize_regmode =
904 SER_REG_MODE_ON;
905 } else {
906 ah->config.serialize_regmode =
907 SER_REG_MODE_OFF;
908 }
909 }
910
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700911 ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700912 ah->config.serialize_regmode);
913
914 if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700915 ath_print(common, ATH_DBG_FATAL,
916 "Mac Chip Rev 0x%02x.%x is not supported by "
917 "this driver\n", ah->hw_version.macVersion,
918 ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700919 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700920 }
921
922 if (AR_SREV_9100(ah)) {
923 ah->iq_caldata.calData = &iq_cal_multi_sample;
924 ah->supp_cals = IQ_MISMATCH_CAL;
925 ah->is_pciexpress = false;
926 }
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400927
928 if (AR_SREV_9271(ah))
929 ah->is_pciexpress = false;
930
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700931 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
932
933 ath9k_hw_init_cal_settings(ah);
934
935 ah->ani_function = ATH9K_ANI_ALL;
936 if (AR_SREV_9280_10_OR_LATER(ah))
937 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
938
939 ath9k_hw_init_mode_regs(ah);
940
941 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530942 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700943 else
944 ath9k_hw_disablepcie(ah);
945
Sujith193cd452009-09-18 15:04:07 +0530946 /* Support for Japan ch.14 (2484) spread */
947 if (AR_SREV_9287_11_OR_LATER(ah)) {
948 INIT_INI_ARRAY(&ah->iniCckfirNormal,
949 ar9287Common_normal_cck_fir_coeff_92871_1,
950 ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
951 INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
952 ar9287Common_japan_2484_cck_fir_coeff_92871_1,
953 ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
954 }
955
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700956 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700957 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700958 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700959
960 ath9k_hw_init_mode_gain_regs(ah);
961 ath9k_hw_fill_cap_info(ah);
962 ath9k_hw_init_11a_eeprom_fix(ah);
Sujithf6688cd2008-12-07 21:43:10 +0530963
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700964 r = ath9k_hw_init_macaddr(ah);
965 if (r) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700966 ath_print(common, ATH_DBG_FATAL,
967 "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700968 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700969 }
970
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400971 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530972 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700973 else
Sujith2660b812009-02-09 13:27:26 +0530974 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700975
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700976 ath9k_init_nfcal_hist_buffer(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700977
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700978 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700979}
980
Sujithcbe61d82009-02-09 13:27:12 +0530981static void ath9k_hw_init_bb(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530982 struct ath9k_channel *chan)
983{
984 u32 synthDelay;
985
986 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +0530987 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +0530988 synthDelay = (4 * synthDelay) / 22;
989 else
990 synthDelay /= 10;
991
992 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
993
994 udelay(synthDelay + BASE_ACTIVATE_DELAY);
995}
996
Sujithcbe61d82009-02-09 13:27:12 +0530997static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530998{
999 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
1000 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1001
1002 REG_WRITE(ah, AR_QOS_NO_ACK,
1003 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
1004 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
1005 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
1006
1007 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
1008 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
1009 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
1010 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
1011 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1012}
1013
Sujithcbe61d82009-02-09 13:27:12 +05301014static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301015 struct ath9k_channel *chan)
1016{
1017 u32 pll;
1018
1019 if (AR_SREV_9100(ah)) {
1020 if (chan && IS_CHAN_5GHZ(chan))
1021 pll = 0x1450;
1022 else
1023 pll = 0x1458;
1024 } else {
1025 if (AR_SREV_9280_10_OR_LATER(ah)) {
1026 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1027
1028 if (chan && IS_CHAN_HALF_RATE(chan))
1029 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
1030 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1031 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1032
1033 if (chan && IS_CHAN_5GHZ(chan)) {
1034 pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1035
1036
1037 if (AR_SREV_9280_20(ah)) {
1038 if (((chan->channel % 20) == 0)
1039 || ((chan->channel % 10) == 0))
1040 pll = 0x2850;
1041 else
1042 pll = 0x142c;
1043 }
1044 } else {
1045 pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
1046 }
1047
1048 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1049
1050 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1051
1052 if (chan && IS_CHAN_HALF_RATE(chan))
1053 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
1054 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1055 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1056
1057 if (chan && IS_CHAN_5GHZ(chan))
1058 pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
1059 else
1060 pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
1061 } else {
1062 pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1063
1064 if (chan && IS_CHAN_HALF_RATE(chan))
1065 pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
1066 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1067 pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1068
1069 if (chan && IS_CHAN_5GHZ(chan))
1070 pll |= SM(0xa, AR_RTC_PLL_DIV);
1071 else
1072 pll |= SM(0xb, AR_RTC_PLL_DIV);
1073 }
1074 }
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001075 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +05301076
1077 udelay(RTC_PLL_SETTLE_DELAY);
1078
1079 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1080}
1081
Sujithcbe61d82009-02-09 13:27:12 +05301082static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301083{
Sujithf1dc5602008-10-29 10:16:30 +05301084 int rx_chainmask, tx_chainmask;
1085
Sujith2660b812009-02-09 13:27:26 +05301086 rx_chainmask = ah->rxchainmask;
1087 tx_chainmask = ah->txchainmask;
Sujithf1dc5602008-10-29 10:16:30 +05301088
1089 switch (rx_chainmask) {
1090 case 0x5:
1091 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1092 AR_PHY_SWAP_ALT_CHAIN);
1093 case 0x3:
Sujithd535a422009-02-09 13:27:06 +05301094 if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
Sujithf1dc5602008-10-29 10:16:30 +05301095 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
1096 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
1097 break;
1098 }
1099 case 0x1:
1100 case 0x2:
Sujithf1dc5602008-10-29 10:16:30 +05301101 case 0x7:
1102 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
1103 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
1104 break;
1105 default:
1106 break;
1107 }
1108
1109 REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
1110 if (tx_chainmask == 0x5) {
1111 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1112 AR_PHY_SWAP_ALT_CHAIN);
1113 }
1114 if (AR_SREV_9100(ah))
1115 REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
1116 REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
1117}
1118
Sujithcbe61d82009-02-09 13:27:12 +05301119static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -08001120 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301121{
Sujith2660b812009-02-09 13:27:26 +05301122 ah->mask_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +05301123 AR_IMR_TXURN |
1124 AR_IMR_RXERR |
1125 AR_IMR_RXORN |
1126 AR_IMR_BCNMISC;
1127
Sujith0ef1f162009-03-30 15:28:35 +05301128 if (ah->config.intr_mitigation)
Sujith2660b812009-02-09 13:27:26 +05301129 ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
Sujithf1dc5602008-10-29 10:16:30 +05301130 else
Sujith2660b812009-02-09 13:27:26 +05301131 ah->mask_reg |= AR_IMR_RXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301132
Sujith2660b812009-02-09 13:27:26 +05301133 ah->mask_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301134
Colin McCabed97809d2008-12-01 13:38:55 -08001135 if (opmode == NL80211_IFTYPE_AP)
Sujith2660b812009-02-09 13:27:26 +05301136 ah->mask_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +05301137
Sujith2660b812009-02-09 13:27:26 +05301138 REG_WRITE(ah, AR_IMR, ah->mask_reg);
Sujithf1dc5602008-10-29 10:16:30 +05301139 REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1140
1141 if (!AR_SREV_9100(ah)) {
1142 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
1143 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
1144 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
1145 }
1146}
1147
Sujithcbe61d82009-02-09 13:27:12 +05301148static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301149{
Sujithf1dc5602008-10-29 10:16:30 +05301150 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001151 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1152 "bad ack timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301153 ah->acktimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301154 return false;
1155 } else {
1156 REG_RMW_FIELD(ah, AR_TIME_OUT,
1157 AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301158 ah->acktimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301159 return true;
1160 }
1161}
1162
Sujithcbe61d82009-02-09 13:27:12 +05301163static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301164{
Sujithf1dc5602008-10-29 10:16:30 +05301165 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001166 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1167 "bad cts timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301168 ah->ctstimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301169 return false;
1170 } else {
1171 REG_RMW_FIELD(ah, AR_TIME_OUT,
1172 AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301173 ah->ctstimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301174 return true;
1175 }
1176}
1177
Sujithcbe61d82009-02-09 13:27:12 +05301178static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301179{
Sujithf1dc5602008-10-29 10:16:30 +05301180 if (tu > 0xFFFF) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001181 ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
1182 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +05301183 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301184 return false;
1185 } else {
1186 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301187 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301188 return true;
1189 }
1190}
1191
Sujithcbe61d82009-02-09 13:27:12 +05301192static void ath9k_hw_init_user_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301193{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001194 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
1195 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301196
Sujith2660b812009-02-09 13:27:26 +05301197 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +05301198 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +05301199 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1200 if (ah->slottime != (u32) -1)
1201 ath9k_hw_setslottime(ah, ah->slottime);
1202 if (ah->acktimeout != (u32) -1)
1203 ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
1204 if (ah->ctstimeout != (u32) -1)
1205 ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
1206 if (ah->globaltxtimeout != (u32) -1)
1207 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +05301208}
1209
1210const char *ath9k_hw_probe(u16 vendorid, u16 devid)
1211{
1212 return vendorid == ATHEROS_VENDOR_ID ?
1213 ath9k_hw_devname(devid) : NULL;
1214}
1215
Sujithcbe61d82009-02-09 13:27:12 +05301216void ath9k_hw_detach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001217{
1218 if (!AR_SREV_9100(ah))
Luis R. Rodrigueze70c0cf2009-08-03 12:24:51 -07001219 ath9k_hw_ani_disable(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001220
Luis R. Rodriguez081b35a2009-08-03 12:24:50 -07001221 ath9k_hw_rf_free(ah);
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001222 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001223 kfree(ah);
Luis R. Rodriguez9db6b6a2009-08-03 12:24:52 -07001224 ah = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001225}
1226
Sujithf1dc5602008-10-29 10:16:30 +05301227/*******/
1228/* INI */
1229/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001230
Sujithcbe61d82009-02-09 13:27:12 +05301231static void ath9k_hw_override_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301232 struct ath9k_channel *chan)
1233{
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001234 u32 val;
1235
1236 if (AR_SREV_9271(ah)) {
1237 /*
1238 * Enable spectral scan to solution for issues with stuck
1239 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
1240 * AR9271 1.1
1241 */
1242 if (AR_SREV_9271_10(ah)) {
1243 val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) | AR_PHY_SPECTRAL_SCAN_ENABLE;
1244 REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
1245 }
1246 else if (AR_SREV_9271_11(ah))
1247 /*
1248 * change AR_PHY_RF_CTL3 setting to fix MAC issue
1249 * present on AR9271 1.1
1250 */
1251 REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
1252 return;
1253 }
1254
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +05301255 /*
1256 * Set the RX_ABORT and RX_DIS and clear if off only after
1257 * RXE is set for MAC. This prevents frames with corrupted
1258 * descriptor status.
1259 */
1260 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
1261
Vasanthakumar Thiagarajan204d7942009-09-17 09:26:14 +05301262 if (AR_SREV_9280_10_OR_LATER(ah)) {
1263 val = REG_READ(ah, AR_PCU_MISC_MODE2) &
1264 (~AR_PCU_MISC_MODE2_HWWAR1);
1265
1266 if (AR_SREV_9287_10_OR_LATER(ah))
1267 val = val & (~AR_PCU_MISC_MODE2_HWWAR2);
1268
1269 REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
1270 }
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +05301271
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001272 if (!AR_SREV_5416_20_OR_LATER(ah) ||
Sujithf1dc5602008-10-29 10:16:30 +05301273 AR_SREV_9280_10_OR_LATER(ah))
1274 return;
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001275 /*
1276 * Disable BB clock gating
1277 * Necessary to avoid issues on AR5416 2.0
1278 */
Sujithf1dc5602008-10-29 10:16:30 +05301279 REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1280}
1281
Sujithcbe61d82009-02-09 13:27:12 +05301282static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301283 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +05301284 u32 reg, u32 value)
1285{
1286 struct base_eep_header *pBase = &(pEepData->baseEepHeader);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001287 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301288
Sujithd535a422009-02-09 13:27:06 +05301289 switch (ah->hw_version.devid) {
Sujithf1dc5602008-10-29 10:16:30 +05301290 case AR9280_DEVID_PCI:
1291 if (reg == 0x7894) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001292 ath_print(common, ATH_DBG_EEPROM,
Sujithf1dc5602008-10-29 10:16:30 +05301293 "ini VAL: %x EEPROM: %x\n", value,
1294 (pBase->version & 0xff));
1295
1296 if ((pBase->version & 0xff) > 0x0a) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001297 ath_print(common, ATH_DBG_EEPROM,
1298 "PWDCLKIND: %d\n",
1299 pBase->pwdclkind);
Sujithf1dc5602008-10-29 10:16:30 +05301300 value &= ~AR_AN_TOP2_PWDCLKIND;
1301 value |= AR_AN_TOP2_PWDCLKIND &
1302 (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
1303 } else {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001304 ath_print(common, ATH_DBG_EEPROM,
1305 "PWDCLKIND Earlier Rev\n");
Sujithf1dc5602008-10-29 10:16:30 +05301306 }
1307
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001308 ath_print(common, ATH_DBG_EEPROM,
1309 "final ini VAL: %x\n", value);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001310 }
Sujithf1dc5602008-10-29 10:16:30 +05301311 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001312 }
1313
Sujithf1dc5602008-10-29 10:16:30 +05301314 return value;
1315}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001316
Sujithcbe61d82009-02-09 13:27:12 +05301317static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301318 struct ar5416_eeprom_def *pEepData,
1319 u32 reg, u32 value)
1320{
Sujith2660b812009-02-09 13:27:26 +05301321 if (ah->eep_map == EEP_MAP_4KBITS)
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301322 return value;
1323 else
1324 return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
1325}
1326
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301327static void ath9k_olc_init(struct ath_hw *ah)
1328{
1329 u32 i;
1330
Vivek Natarajandb91f2e2009-08-14 11:27:16 +05301331 if (OLC_FOR_AR9287_10_LATER) {
1332 REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
1333 AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
1334 ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
1335 AR9287_AN_TXPC0_TXPCMODE,
1336 AR9287_AN_TXPC0_TXPCMODE_S,
1337 AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
1338 udelay(100);
1339 } else {
1340 for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
1341 ah->originalGain[i] =
1342 MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
1343 AR_PHY_TX_GAIN);
1344 ah->PDADCdelta = 0;
1345 }
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301346}
1347
Bob Copeland3a702e42009-03-30 22:30:29 -04001348static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
1349 struct ath9k_channel *chan)
1350{
1351 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1352
1353 if (IS_CHAN_B(chan))
1354 ctl |= CTL_11B;
1355 else if (IS_CHAN_G(chan))
1356 ctl |= CTL_11G;
1357 else
1358 ctl |= CTL_11A;
1359
1360 return ctl;
1361}
1362
Sujithcbe61d82009-02-09 13:27:12 +05301363static int ath9k_hw_process_ini(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001364 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301365{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001366 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301367 int i, regWrites = 0;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001368 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301369 u32 modesIndex, freqIndex;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001370
Sujithf1dc5602008-10-29 10:16:30 +05301371 switch (chan->chanmode) {
1372 case CHANNEL_A:
1373 case CHANNEL_A_HT20:
1374 modesIndex = 1;
1375 freqIndex = 1;
1376 break;
1377 case CHANNEL_A_HT40PLUS:
1378 case CHANNEL_A_HT40MINUS:
1379 modesIndex = 2;
1380 freqIndex = 1;
1381 break;
1382 case CHANNEL_G:
1383 case CHANNEL_G_HT20:
1384 case CHANNEL_B:
1385 modesIndex = 4;
1386 freqIndex = 2;
1387 break;
1388 case CHANNEL_G_HT40PLUS:
1389 case CHANNEL_G_HT40MINUS:
1390 modesIndex = 3;
1391 freqIndex = 2;
1392 break;
1393
1394 default:
1395 return -EINVAL;
1396 }
1397
1398 REG_WRITE(ah, AR_PHY(0), 0x00000007);
Sujithf1dc5602008-10-29 10:16:30 +05301399 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
Sujithf74df6f2009-02-09 13:27:24 +05301400 ah->eep_ops->set_addac(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301401
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001402 if (AR_SREV_5416_22_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +05301403 REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
Sujithf1dc5602008-10-29 10:16:30 +05301404 } else {
1405 struct ar5416IniArray temp;
1406 u32 addacSize =
Sujith2660b812009-02-09 13:27:26 +05301407 sizeof(u32) * ah->iniAddac.ia_rows *
1408 ah->iniAddac.ia_columns;
Sujithf1dc5602008-10-29 10:16:30 +05301409
Sujith2660b812009-02-09 13:27:26 +05301410 memcpy(ah->addac5416_21,
1411 ah->iniAddac.ia_array, addacSize);
Sujithf1dc5602008-10-29 10:16:30 +05301412
Sujith2660b812009-02-09 13:27:26 +05301413 (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301414
Sujith2660b812009-02-09 13:27:26 +05301415 temp.ia_array = ah->addac5416_21;
1416 temp.ia_columns = ah->iniAddac.ia_columns;
1417 temp.ia_rows = ah->iniAddac.ia_rows;
Sujithf1dc5602008-10-29 10:16:30 +05301418 REG_WRITE_ARRAY(&temp, 1, regWrites);
1419 }
1420
1421 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
1422
Sujith2660b812009-02-09 13:27:26 +05301423 for (i = 0; i < ah->iniModes.ia_rows; i++) {
1424 u32 reg = INI_RA(&ah->iniModes, i, 0);
1425 u32 val = INI_RA(&ah->iniModes, i, modesIndex);
Sujithf1dc5602008-10-29 10:16:30 +05301426
Sujithf1dc5602008-10-29 10:16:30 +05301427 REG_WRITE(ah, reg, val);
1428
1429 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301430 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301431 udelay(100);
1432 }
1433
1434 DO_DELAY(regWrites);
1435 }
1436
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301437 if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
Sujith2660b812009-02-09 13:27:26 +05301438 REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301439
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301440 if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
1441 AR_SREV_9287_10_OR_LATER(ah))
Sujith2660b812009-02-09 13:27:26 +05301442 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301443
Sujith2660b812009-02-09 13:27:26 +05301444 for (i = 0; i < ah->iniCommon.ia_rows; i++) {
1445 u32 reg = INI_RA(&ah->iniCommon, i, 0);
1446 u32 val = INI_RA(&ah->iniCommon, i, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301447
1448 REG_WRITE(ah, reg, val);
1449
1450 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301451 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301452 udelay(100);
1453 }
1454
1455 DO_DELAY(regWrites);
1456 }
1457
1458 ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);
1459
1460 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
Sujith2660b812009-02-09 13:27:26 +05301461 REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
Sujithf1dc5602008-10-29 10:16:30 +05301462 regWrites);
1463 }
1464
1465 ath9k_hw_override_ini(ah, chan);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001466 ath9k_hw_set_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301467 ath9k_hw_init_chain_masks(ah);
1468
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301469 if (OLC_FOR_AR9280_20_LATER)
1470 ath9k_olc_init(ah);
1471
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001472 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001473 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001474 channel->max_antenna_gain * 2,
1475 channel->max_power * 2,
1476 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001477 (u32) regulatory->power_limit));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001478
Sujithf1dc5602008-10-29 10:16:30 +05301479 if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001480 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1481 "ar5416SetRfRegs failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001482 return -EIO;
1483 }
1484
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001485 return 0;
1486}
1487
Sujithf1dc5602008-10-29 10:16:30 +05301488/****************************************/
1489/* Reset and Channel Switching Routines */
1490/****************************************/
1491
Sujithcbe61d82009-02-09 13:27:12 +05301492static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301493{
1494 u32 rfMode = 0;
1495
1496 if (chan == NULL)
1497 return;
1498
1499 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
1500 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
1501
1502 if (!AR_SREV_9280_10_OR_LATER(ah))
1503 rfMode |= (IS_CHAN_5GHZ(chan)) ?
1504 AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
1505
1506 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
1507 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
1508
1509 REG_WRITE(ah, AR_PHY_MODE, rfMode);
1510}
1511
Sujithcbe61d82009-02-09 13:27:12 +05301512static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301513{
1514 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
1515}
1516
Sujithcbe61d82009-02-09 13:27:12 +05301517static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301518{
1519 u32 regval;
1520
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001521 /*
1522 * set AHB_MODE not to do cacheline prefetches
1523 */
Sujithf1dc5602008-10-29 10:16:30 +05301524 regval = REG_READ(ah, AR_AHB_MODE);
1525 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
1526
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001527 /*
1528 * let mac dma reads be in 128 byte chunks
1529 */
Sujithf1dc5602008-10-29 10:16:30 +05301530 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
1531 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
1532
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001533 /*
1534 * Restore TX Trigger Level to its pre-reset value.
1535 * The initial value depends on whether aggregation is enabled, and is
1536 * adjusted whenever underruns are detected.
1537 */
Sujith2660b812009-02-09 13:27:26 +05301538 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301539
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001540 /*
1541 * let mac dma writes be in 128 byte chunks
1542 */
Sujithf1dc5602008-10-29 10:16:30 +05301543 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
1544 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
1545
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001546 /*
1547 * Setup receive FIFO threshold to hold off TX activities
1548 */
Sujithf1dc5602008-10-29 10:16:30 +05301549 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1550
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001551 /*
1552 * reduce the number of usable entries in PCU TXBUF to avoid
1553 * wrap around issues.
1554 */
Sujithf1dc5602008-10-29 10:16:30 +05301555 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001556 /* For AR9285 the number of Fifos are reduced to half.
1557 * So set the usable tx buf size also to half to
1558 * avoid data/delimiter underruns
1559 */
Sujithf1dc5602008-10-29 10:16:30 +05301560 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1561 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001562 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301563 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1564 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1565 }
1566}
1567
Sujithcbe61d82009-02-09 13:27:12 +05301568static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301569{
1570 u32 val;
1571
1572 val = REG_READ(ah, AR_STA_ID1);
1573 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
1574 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001575 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +05301576 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
1577 | AR_STA_ID1_KSRCH_MODE);
1578 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1579 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001580 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001581 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +05301582 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
1583 | AR_STA_ID1_KSRCH_MODE);
1584 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1585 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001586 case NL80211_IFTYPE_STATION:
1587 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +05301588 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1589 break;
1590 }
1591}
1592
Sujithcbe61d82009-02-09 13:27:12 +05301593static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001594 u32 coef_scaled,
1595 u32 *coef_mantissa,
1596 u32 *coef_exponent)
1597{
1598 u32 coef_exp, coef_man;
1599
1600 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1601 if ((coef_scaled >> coef_exp) & 0x1)
1602 break;
1603
1604 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1605
1606 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1607
1608 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1609 *coef_exponent = coef_exp - 16;
1610}
1611
Sujithcbe61d82009-02-09 13:27:12 +05301612static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301613 struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001614{
1615 u32 coef_scaled, ds_coef_exp, ds_coef_man;
1616 u32 clockMhzScaled = 0x64000000;
1617 struct chan_centers centers;
1618
1619 if (IS_CHAN_HALF_RATE(chan))
1620 clockMhzScaled = clockMhzScaled >> 1;
1621 else if (IS_CHAN_QUARTER_RATE(chan))
1622 clockMhzScaled = clockMhzScaled >> 2;
1623
1624 ath9k_hw_get_channel_centers(ah, chan, &centers);
1625 coef_scaled = clockMhzScaled / centers.synth_center;
1626
1627 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1628 &ds_coef_exp);
1629
1630 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1631 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
1632 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1633 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
1634
1635 coef_scaled = (9 * coef_scaled) / 10;
1636
1637 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1638 &ds_coef_exp);
1639
1640 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1641 AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
1642 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1643 AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
1644}
1645
Sujithcbe61d82009-02-09 13:27:12 +05301646static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301647{
1648 u32 rst_flags;
1649 u32 tmpReg;
1650
Sujith70768492009-02-16 13:23:12 +05301651 if (AR_SREV_9100(ah)) {
1652 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
1653 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
1654 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
1655 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
1656 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1657 }
1658
Sujithf1dc5602008-10-29 10:16:30 +05301659 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1660 AR_RTC_FORCE_WAKE_ON_INT);
1661
1662 if (AR_SREV_9100(ah)) {
1663 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1664 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1665 } else {
1666 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1667 if (tmpReg &
1668 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1669 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1670 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1671 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1672 } else {
1673 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1674 }
1675
1676 rst_flags = AR_RTC_RC_MAC_WARM;
1677 if (type == ATH9K_RESET_COLD)
1678 rst_flags |= AR_RTC_RC_MAC_COLD;
1679 }
1680
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001681 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujithf1dc5602008-10-29 10:16:30 +05301682 udelay(50);
1683
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001684 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301685 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001686 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1687 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301688 return false;
1689 }
1690
1691 if (!AR_SREV_9100(ah))
1692 REG_WRITE(ah, AR_RC, 0);
1693
Sujithf1dc5602008-10-29 10:16:30 +05301694 if (AR_SREV_9100(ah))
1695 udelay(50);
1696
1697 return true;
1698}
1699
Sujithcbe61d82009-02-09 13:27:12 +05301700static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301701{
1702 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1703 AR_RTC_FORCE_WAKE_ON_INT);
1704
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301705 if (!AR_SREV_9100(ah))
1706 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1707
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001708 REG_WRITE(ah, AR_RTC_RESET, 0);
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301709 udelay(2);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301710
1711 if (!AR_SREV_9100(ah))
1712 REG_WRITE(ah, AR_RC, 0);
1713
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001714 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301715
1716 if (!ath9k_hw_wait(ah,
1717 AR_RTC_STATUS,
1718 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301719 AR_RTC_STATUS_ON,
1720 AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001721 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1722 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301723 return false;
1724 }
1725
1726 ath9k_hw_read_revisions(ah);
1727
1728 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1729}
1730
Sujithcbe61d82009-02-09 13:27:12 +05301731static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301732{
1733 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1734 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1735
1736 switch (type) {
1737 case ATH9K_RESET_POWER_ON:
1738 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301739 case ATH9K_RESET_WARM:
1740 case ATH9K_RESET_COLD:
1741 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301742 default:
1743 return false;
1744 }
1745}
1746
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001747static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301748{
1749 u32 phymode;
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301750 u32 enableDacFifo = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301751
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301752 if (AR_SREV_9285_10_OR_LATER(ah))
1753 enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
1754 AR_PHY_FC_ENABLE_DAC_FIFO);
1755
Sujithf1dc5602008-10-29 10:16:30 +05301756 phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301757 | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
Sujithf1dc5602008-10-29 10:16:30 +05301758
1759 if (IS_CHAN_HT40(chan)) {
1760 phymode |= AR_PHY_FC_DYN2040_EN;
1761
1762 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
1763 (chan->chanmode == CHANNEL_G_HT40PLUS))
1764 phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1765
Sujithf1dc5602008-10-29 10:16:30 +05301766 }
1767 REG_WRITE(ah, AR_PHY_TURBO, phymode);
1768
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001769 ath9k_hw_set11nmac2040(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301770
1771 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
1772 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1773}
1774
Sujithcbe61d82009-02-09 13:27:12 +05301775static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301776 struct ath9k_channel *chan)
1777{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301778 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301779 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1780 return false;
1781 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301782 return false;
1783
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001784 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301785 return false;
1786
Sujith2660b812009-02-09 13:27:26 +05301787 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301788 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301789 ath9k_hw_set_rfmode(ah, chan);
1790
1791 return true;
1792}
1793
Sujithcbe61d82009-02-09 13:27:12 +05301794static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001795 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301796{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001797 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001798 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001799 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301800 u32 synthDelay, qnum;
1801
1802 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1803 if (ath9k_hw_numtxpending(ah, qnum)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001804 ath_print(common, ATH_DBG_QUEUE,
1805 "Transmit frames pending on "
1806 "queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301807 return false;
1808 }
1809 }
1810
1811 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
1812 if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
Sujith0caa7b12009-02-16 13:23:20 +05301813 AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001814 ath_print(common, ATH_DBG_FATAL,
1815 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301816 return false;
1817 }
1818
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001819 ath9k_hw_set_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301820
1821 if (AR_SREV_9280_10_OR_LATER(ah)) {
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001822 ath9k_hw_ar9280_set_channel(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301823 } else {
1824 if (!(ath9k_hw_set_channel(ah, chan))) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001825 ath_print(common, ATH_DBG_FATAL,
1826 "Failed to set channel\n");
Sujithf1dc5602008-10-29 10:16:30 +05301827 return false;
1828 }
1829 }
1830
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001831 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001832 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301833 channel->max_antenna_gain * 2,
1834 channel->max_power * 2,
1835 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001836 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05301837
1838 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +05301839 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +05301840 synthDelay = (4 * synthDelay) / 22;
1841 else
1842 synthDelay /= 10;
1843
1844 udelay(synthDelay + BASE_ACTIVATE_DELAY);
1845
1846 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
1847
1848 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1849 ath9k_hw_set_delta_slope(ah, chan);
1850
1851 if (AR_SREV_9280_10_OR_LATER(ah))
1852 ath9k_hw_9280_spur_mitigate(ah, chan);
1853 else
1854 ath9k_hw_spur_mitigate(ah, chan);
1855
1856 if (!chan->oneTimeCalsDone)
1857 chan->oneTimeCalsDone = true;
1858
1859 return true;
1860}
1861
Sujithcbe61d82009-02-09 13:27:12 +05301862static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001863{
1864 int bb_spur = AR_NO_SPUR;
1865 int freq;
1866 int bin, cur_bin;
1867 int bb_spur_off, spur_subchannel_sd;
1868 int spur_freq_sd;
1869 int spur_delta_phase;
1870 int denominator;
1871 int upper, lower, cur_vit_mask;
1872 int tmp, newVal;
1873 int i;
1874 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
1875 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
1876 };
1877 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
1878 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
1879 };
1880 int inc[4] = { 0, 100, 0, 0 };
1881 struct chan_centers centers;
1882
1883 int8_t mask_m[123];
1884 int8_t mask_p[123];
1885 int8_t mask_amt;
1886 int tmp_mask;
1887 int cur_bb_spur;
1888 bool is2GHz = IS_CHAN_2GHZ(chan);
1889
1890 memset(&mask_m, 0, sizeof(int8_t) * 123);
1891 memset(&mask_p, 0, sizeof(int8_t) * 123);
1892
1893 ath9k_hw_get_channel_centers(ah, chan, &centers);
1894 freq = centers.synth_center;
1895
Sujith2660b812009-02-09 13:27:26 +05301896 ah->config.spurmode = SPUR_ENABLE_EEPROM;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001897 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05301898 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001899
1900 if (is2GHz)
1901 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
1902 else
1903 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;
1904
1905 if (AR_NO_SPUR == cur_bb_spur)
1906 break;
1907 cur_bb_spur = cur_bb_spur - freq;
1908
1909 if (IS_CHAN_HT40(chan)) {
1910 if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
1911 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
1912 bb_spur = cur_bb_spur;
1913 break;
1914 }
1915 } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
1916 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
1917 bb_spur = cur_bb_spur;
1918 break;
1919 }
1920 }
1921
1922 if (AR_NO_SPUR == bb_spur) {
1923 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1924 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1925 return;
1926 } else {
1927 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1928 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1929 }
1930
1931 bin = bb_spur * 320;
1932
1933 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
1934
1935 newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
1936 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
1937 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
1938 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
1939 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);
1940
1941 newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
1942 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
1943 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
1944 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
1945 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
1946 REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);
1947
1948 if (IS_CHAN_HT40(chan)) {
1949 if (bb_spur < 0) {
1950 spur_subchannel_sd = 1;
1951 bb_spur_off = bb_spur + 10;
1952 } else {
1953 spur_subchannel_sd = 0;
1954 bb_spur_off = bb_spur - 10;
1955 }
1956 } else {
1957 spur_subchannel_sd = 0;
1958 bb_spur_off = bb_spur;
1959 }
1960
1961 if (IS_CHAN_HT40(chan))
1962 spur_delta_phase =
1963 ((bb_spur * 262144) /
1964 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1965 else
1966 spur_delta_phase =
1967 ((bb_spur * 524288) /
1968 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1969
1970 denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
1971 spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;
1972
1973 newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
1974 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
1975 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
1976 REG_WRITE(ah, AR_PHY_TIMING11, newVal);
1977
1978 newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
1979 REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);
1980
1981 cur_bin = -6000;
1982 upper = bin + 100;
1983 lower = bin - 100;
1984
1985 for (i = 0; i < 4; i++) {
1986 int pilot_mask = 0;
1987 int chan_mask = 0;
1988 int bp = 0;
1989 for (bp = 0; bp < 30; bp++) {
1990 if ((cur_bin > lower) && (cur_bin < upper)) {
1991 pilot_mask = pilot_mask | 0x1 << bp;
1992 chan_mask = chan_mask | 0x1 << bp;
1993 }
1994 cur_bin += 100;
1995 }
1996 cur_bin += inc[i];
1997 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
1998 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
1999 }
2000
2001 cur_vit_mask = 6100;
2002 upper = bin + 120;
2003 lower = bin - 120;
2004
2005 for (i = 0; i < 123; i++) {
2006 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03002007
2008 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002009 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03002010
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002011 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002012 mask_amt = 1;
2013 else
2014 mask_amt = 0;
2015 if (cur_vit_mask < 0)
2016 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
2017 else
2018 mask_p[cur_vit_mask / 100] = mask_amt;
2019 }
2020 cur_vit_mask -= 100;
2021 }
2022
2023 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
2024 | (mask_m[48] << 26) | (mask_m[49] << 24)
2025 | (mask_m[50] << 22) | (mask_m[51] << 20)
2026 | (mask_m[52] << 18) | (mask_m[53] << 16)
2027 | (mask_m[54] << 14) | (mask_m[55] << 12)
2028 | (mask_m[56] << 10) | (mask_m[57] << 8)
2029 | (mask_m[58] << 6) | (mask_m[59] << 4)
2030 | (mask_m[60] << 2) | (mask_m[61] << 0);
2031 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
2032 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2033
2034 tmp_mask = (mask_m[31] << 28)
2035 | (mask_m[32] << 26) | (mask_m[33] << 24)
2036 | (mask_m[34] << 22) | (mask_m[35] << 20)
2037 | (mask_m[36] << 18) | (mask_m[37] << 16)
2038 | (mask_m[48] << 14) | (mask_m[39] << 12)
2039 | (mask_m[40] << 10) | (mask_m[41] << 8)
2040 | (mask_m[42] << 6) | (mask_m[43] << 4)
2041 | (mask_m[44] << 2) | (mask_m[45] << 0);
2042 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
2043 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2044
2045 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
2046 | (mask_m[18] << 26) | (mask_m[18] << 24)
2047 | (mask_m[20] << 22) | (mask_m[20] << 20)
2048 | (mask_m[22] << 18) | (mask_m[22] << 16)
2049 | (mask_m[24] << 14) | (mask_m[24] << 12)
2050 | (mask_m[25] << 10) | (mask_m[26] << 8)
2051 | (mask_m[27] << 6) | (mask_m[28] << 4)
2052 | (mask_m[29] << 2) | (mask_m[30] << 0);
2053 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
2054 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2055
2056 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
2057 | (mask_m[2] << 26) | (mask_m[3] << 24)
2058 | (mask_m[4] << 22) | (mask_m[5] << 20)
2059 | (mask_m[6] << 18) | (mask_m[7] << 16)
2060 | (mask_m[8] << 14) | (mask_m[9] << 12)
2061 | (mask_m[10] << 10) | (mask_m[11] << 8)
2062 | (mask_m[12] << 6) | (mask_m[13] << 4)
2063 | (mask_m[14] << 2) | (mask_m[15] << 0);
2064 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
2065 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2066
2067 tmp_mask = (mask_p[15] << 28)
2068 | (mask_p[14] << 26) | (mask_p[13] << 24)
2069 | (mask_p[12] << 22) | (mask_p[11] << 20)
2070 | (mask_p[10] << 18) | (mask_p[9] << 16)
2071 | (mask_p[8] << 14) | (mask_p[7] << 12)
2072 | (mask_p[6] << 10) | (mask_p[5] << 8)
2073 | (mask_p[4] << 6) | (mask_p[3] << 4)
2074 | (mask_p[2] << 2) | (mask_p[1] << 0);
2075 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
2076 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2077
2078 tmp_mask = (mask_p[30] << 28)
2079 | (mask_p[29] << 26) | (mask_p[28] << 24)
2080 | (mask_p[27] << 22) | (mask_p[26] << 20)
2081 | (mask_p[25] << 18) | (mask_p[24] << 16)
2082 | (mask_p[23] << 14) | (mask_p[22] << 12)
2083 | (mask_p[21] << 10) | (mask_p[20] << 8)
2084 | (mask_p[19] << 6) | (mask_p[18] << 4)
2085 | (mask_p[17] << 2) | (mask_p[16] << 0);
2086 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
2087 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2088
2089 tmp_mask = (mask_p[45] << 28)
2090 | (mask_p[44] << 26) | (mask_p[43] << 24)
2091 | (mask_p[42] << 22) | (mask_p[41] << 20)
2092 | (mask_p[40] << 18) | (mask_p[39] << 16)
2093 | (mask_p[38] << 14) | (mask_p[37] << 12)
2094 | (mask_p[36] << 10) | (mask_p[35] << 8)
2095 | (mask_p[34] << 6) | (mask_p[33] << 4)
2096 | (mask_p[32] << 2) | (mask_p[31] << 0);
2097 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
2098 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2099
2100 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
2101 | (mask_p[59] << 26) | (mask_p[58] << 24)
2102 | (mask_p[57] << 22) | (mask_p[56] << 20)
2103 | (mask_p[55] << 18) | (mask_p[54] << 16)
2104 | (mask_p[53] << 14) | (mask_p[52] << 12)
2105 | (mask_p[51] << 10) | (mask_p[50] << 8)
2106 | (mask_p[49] << 6) | (mask_p[48] << 4)
2107 | (mask_p[47] << 2) | (mask_p[46] << 0);
2108 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
2109 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2110}
2111
Sujithcbe61d82009-02-09 13:27:12 +05302112static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002113{
2114 int bb_spur = AR_NO_SPUR;
2115 int bin, cur_bin;
2116 int spur_freq_sd;
2117 int spur_delta_phase;
2118 int denominator;
2119 int upper, lower, cur_vit_mask;
2120 int tmp, new;
2121 int i;
2122 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
2123 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
2124 };
2125 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
2126 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
2127 };
2128 int inc[4] = { 0, 100, 0, 0 };
2129
2130 int8_t mask_m[123];
2131 int8_t mask_p[123];
2132 int8_t mask_amt;
2133 int tmp_mask;
2134 int cur_bb_spur;
2135 bool is2GHz = IS_CHAN_2GHZ(chan);
2136
2137 memset(&mask_m, 0, sizeof(int8_t) * 123);
2138 memset(&mask_p, 0, sizeof(int8_t) * 123);
2139
2140 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05302141 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002142 if (AR_NO_SPUR == cur_bb_spur)
2143 break;
2144 cur_bb_spur = cur_bb_spur - (chan->channel * 10);
2145 if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
2146 bb_spur = cur_bb_spur;
2147 break;
2148 }
2149 }
2150
2151 if (AR_NO_SPUR == bb_spur)
2152 return;
2153
2154 bin = bb_spur * 32;
2155
2156 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
2157 new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
2158 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
2159 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
2160 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2161
2162 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2163
2164 new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
2165 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
2166 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
2167 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
2168 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
2169 REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2170
2171 spur_delta_phase = ((bb_spur * 524288) / 100) &
2172 AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2173
2174 denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
2175 spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2176
2177 new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
2178 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
2179 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
2180 REG_WRITE(ah, AR_PHY_TIMING11, new);
2181
2182 cur_bin = -6000;
2183 upper = bin + 100;
2184 lower = bin - 100;
2185
2186 for (i = 0; i < 4; i++) {
2187 int pilot_mask = 0;
2188 int chan_mask = 0;
2189 int bp = 0;
2190 for (bp = 0; bp < 30; bp++) {
2191 if ((cur_bin > lower) && (cur_bin < upper)) {
2192 pilot_mask = pilot_mask | 0x1 << bp;
2193 chan_mask = chan_mask | 0x1 << bp;
2194 }
2195 cur_bin += 100;
2196 }
2197 cur_bin += inc[i];
2198 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
2199 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2200 }
2201
2202 cur_vit_mask = 6100;
2203 upper = bin + 120;
2204 lower = bin - 120;
2205
2206 for (i = 0; i < 123; i++) {
2207 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002208
2209 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002210 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002211
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002212 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002213 mask_amt = 1;
2214 else
2215 mask_amt = 0;
2216 if (cur_vit_mask < 0)
2217 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
2218 else
2219 mask_p[cur_vit_mask / 100] = mask_amt;
2220 }
2221 cur_vit_mask -= 100;
2222 }
2223
2224 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
2225 | (mask_m[48] << 26) | (mask_m[49] << 24)
2226 | (mask_m[50] << 22) | (mask_m[51] << 20)
2227 | (mask_m[52] << 18) | (mask_m[53] << 16)
2228 | (mask_m[54] << 14) | (mask_m[55] << 12)
2229 | (mask_m[56] << 10) | (mask_m[57] << 8)
2230 | (mask_m[58] << 6) | (mask_m[59] << 4)
2231 | (mask_m[60] << 2) | (mask_m[61] << 0);
2232 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
2233 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2234
2235 tmp_mask = (mask_m[31] << 28)
2236 | (mask_m[32] << 26) | (mask_m[33] << 24)
2237 | (mask_m[34] << 22) | (mask_m[35] << 20)
2238 | (mask_m[36] << 18) | (mask_m[37] << 16)
2239 | (mask_m[48] << 14) | (mask_m[39] << 12)
2240 | (mask_m[40] << 10) | (mask_m[41] << 8)
2241 | (mask_m[42] << 6) | (mask_m[43] << 4)
2242 | (mask_m[44] << 2) | (mask_m[45] << 0);
2243 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
2244 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2245
2246 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
2247 | (mask_m[18] << 26) | (mask_m[18] << 24)
2248 | (mask_m[20] << 22) | (mask_m[20] << 20)
2249 | (mask_m[22] << 18) | (mask_m[22] << 16)
2250 | (mask_m[24] << 14) | (mask_m[24] << 12)
2251 | (mask_m[25] << 10) | (mask_m[26] << 8)
2252 | (mask_m[27] << 6) | (mask_m[28] << 4)
2253 | (mask_m[29] << 2) | (mask_m[30] << 0);
2254 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
2255 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2256
2257 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
2258 | (mask_m[2] << 26) | (mask_m[3] << 24)
2259 | (mask_m[4] << 22) | (mask_m[5] << 20)
2260 | (mask_m[6] << 18) | (mask_m[7] << 16)
2261 | (mask_m[8] << 14) | (mask_m[9] << 12)
2262 | (mask_m[10] << 10) | (mask_m[11] << 8)
2263 | (mask_m[12] << 6) | (mask_m[13] << 4)
2264 | (mask_m[14] << 2) | (mask_m[15] << 0);
2265 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
2266 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2267
2268 tmp_mask = (mask_p[15] << 28)
2269 | (mask_p[14] << 26) | (mask_p[13] << 24)
2270 | (mask_p[12] << 22) | (mask_p[11] << 20)
2271 | (mask_p[10] << 18) | (mask_p[9] << 16)
2272 | (mask_p[8] << 14) | (mask_p[7] << 12)
2273 | (mask_p[6] << 10) | (mask_p[5] << 8)
2274 | (mask_p[4] << 6) | (mask_p[3] << 4)
2275 | (mask_p[2] << 2) | (mask_p[1] << 0);
2276 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
2277 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2278
2279 tmp_mask = (mask_p[30] << 28)
2280 | (mask_p[29] << 26) | (mask_p[28] << 24)
2281 | (mask_p[27] << 22) | (mask_p[26] << 20)
2282 | (mask_p[25] << 18) | (mask_p[24] << 16)
2283 | (mask_p[23] << 14) | (mask_p[22] << 12)
2284 | (mask_p[21] << 10) | (mask_p[20] << 8)
2285 | (mask_p[19] << 6) | (mask_p[18] << 4)
2286 | (mask_p[17] << 2) | (mask_p[16] << 0);
2287 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
2288 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2289
2290 tmp_mask = (mask_p[45] << 28)
2291 | (mask_p[44] << 26) | (mask_p[43] << 24)
2292 | (mask_p[42] << 22) | (mask_p[41] << 20)
2293 | (mask_p[40] << 18) | (mask_p[39] << 16)
2294 | (mask_p[38] << 14) | (mask_p[37] << 12)
2295 | (mask_p[36] << 10) | (mask_p[35] << 8)
2296 | (mask_p[34] << 6) | (mask_p[33] << 4)
2297 | (mask_p[32] << 2) | (mask_p[31] << 0);
2298 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
2299 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2300
2301 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
2302 | (mask_p[59] << 26) | (mask_p[58] << 24)
2303 | (mask_p[57] << 22) | (mask_p[56] << 20)
2304 | (mask_p[55] << 18) | (mask_p[54] << 16)
2305 | (mask_p[53] << 14) | (mask_p[52] << 12)
2306 | (mask_p[51] << 10) | (mask_p[50] << 8)
2307 | (mask_p[49] << 6) | (mask_p[48] << 4)
2308 | (mask_p[47] << 2) | (mask_p[46] << 0);
2309 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
2310 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2311}
2312
Johannes Berg3b319aa2009-06-13 14:50:26 +05302313static void ath9k_enable_rfkill(struct ath_hw *ah)
2314{
2315 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
2316 AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
2317
2318 REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
2319 AR_GPIO_INPUT_MUX2_RFSILENT);
2320
2321 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
2322 REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
2323}
2324
Sujithcbe61d82009-02-09 13:27:12 +05302325int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002326 bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002327{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002328 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002329 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05302330 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002331 u32 saveDefAntenna;
2332 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05302333 u64 tsf = 0;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002334 int i, rx_chainmask, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002335
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07002336 ah->txchainmask = common->tx_chainmask;
2337 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002338
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002339 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002340 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002341
Vasanthakumar Thiagarajan9ebef7992009-09-17 09:26:44 +05302342 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002343 ath9k_hw_getnf(ah, curchan);
2344
2345 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05302346 (ah->chip_fullsleep != true) &&
2347 (ah->curchan != NULL) &&
2348 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002349 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05302350 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Vasanthakumar Thiagarajan0a475cc2009-09-17 09:27:10 +05302351 !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
2352 IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002353
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002354 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05302355 ath9k_hw_loadnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002356 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002357 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002358 }
2359 }
2360
2361 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
2362 if (saveDefAntenna == 0)
2363 saveDefAntenna = 1;
2364
2365 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
2366
Sujith46fe7822009-09-17 09:25:25 +05302367 /* For chips on which RTC reset is done, save TSF before it gets cleared */
2368 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
2369 tsf = ath9k_hw_gettsf64(ah);
2370
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002371 saveLedState = REG_READ(ah, AR_CFG_LED) &
2372 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
2373 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
2374
2375 ath9k_hw_mark_phy_inactive(ah);
2376
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002377 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
2378 REG_WRITE(ah,
2379 AR9271_RESET_POWER_DOWN_CONTROL,
2380 AR9271_RADIO_RF_RST);
2381 udelay(50);
2382 }
2383
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002384 if (!ath9k_hw_chip_reset(ah, chan)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002385 ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002386 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002387 }
2388
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002389 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
2390 ah->htc_reset_init = false;
2391 REG_WRITE(ah,
2392 AR9271_RESET_POWER_DOWN_CONTROL,
2393 AR9271_GATE_MAC_CTL);
2394 udelay(50);
2395 }
2396
Sujith46fe7822009-09-17 09:25:25 +05302397 /* Restore TSF */
2398 if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
2399 ath9k_hw_settsf64(ah, tsf);
2400
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05302401 if (AR_SREV_9280_10_OR_LATER(ah))
2402 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002403
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302404 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302405 /* Enable ASYNC FIFO */
2406 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
2407 AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
2408 REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
2409 REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
2410 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
2411 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
2412 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
2413 }
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002414 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002415 if (r)
2416 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002417
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002418 /* Setup MFP options for CCMP */
2419 if (AR_SREV_9280_20_OR_LATER(ah)) {
2420 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
2421 * frames when constructing CCMP AAD. */
2422 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
2423 0xc7ff);
2424 ah->sw_mgmt_crypto = false;
2425 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
2426 /* Disable hardware crypto for management frames */
2427 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
2428 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
2429 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2430 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
2431 ah->sw_mgmt_crypto = true;
2432 } else
2433 ah->sw_mgmt_crypto = true;
2434
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002435 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
2436 ath9k_hw_set_delta_slope(ah, chan);
2437
2438 if (AR_SREV_9280_10_OR_LATER(ah))
2439 ath9k_hw_9280_spur_mitigate(ah, chan);
2440 else
2441 ath9k_hw_spur_mitigate(ah, chan);
2442
Sujithd6509152009-03-13 08:56:05 +05302443 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002444
2445 ath9k_hw_decrease_chain_power(ah, chan);
2446
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002447 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
2448 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002449 | macStaId1
2450 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05302451 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05302452 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05302453 | ah->sta_id1_defaults);
2454 ath9k_hw_set_operating_mode(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002455
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07002456 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002457
2458 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
2459
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07002460 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002461
2462 REG_WRITE(ah, AR_ISR, ~0);
2463
2464 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
2465
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002466 if (AR_SREV_9280_10_OR_LATER(ah))
2467 ath9k_hw_ar9280_set_channel(ah, chan);
2468 else
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002469 if (!(ath9k_hw_set_channel(ah, chan)))
2470 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002471
2472 for (i = 0; i < AR_NUM_DCU; i++)
2473 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
2474
Sujith2660b812009-02-09 13:27:26 +05302475 ah->intr_txqs = 0;
2476 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002477 ath9k_hw_resettxqueue(ah, i);
2478
Sujith2660b812009-02-09 13:27:26 +05302479 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002480 ath9k_hw_init_qos(ah);
2481
Sujith2660b812009-02-09 13:27:26 +05302482 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302483 ath9k_enable_rfkill(ah);
Johannes Berg3b319aa2009-06-13 14:50:26 +05302484
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002485 ath9k_hw_init_user_settings(ah);
2486
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302487 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302488 REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
2489 AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
2490 REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
2491 AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
2492 REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
2493 AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);
2494
2495 REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
2496 REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);
2497
2498 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
2499 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
2500 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
2501 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
2502 }
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302503 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302504 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2505 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
2506 }
2507
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002508 REG_WRITE(ah, AR_STA_ID1,
2509 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
2510
2511 ath9k_hw_set_dma(ah);
2512
2513 REG_WRITE(ah, AR_OBS, 8);
2514
Sujith0ef1f162009-03-30 15:28:35 +05302515 if (ah->config.intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002516 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2517 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2518 }
2519
2520 ath9k_hw_init_bb(ah, chan);
2521
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002522 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002523 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002524
Sujith2660b812009-02-09 13:27:26 +05302525 rx_chainmask = ah->rxchainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002526 if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
2527 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
2528 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
2529 }
2530
2531 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2532
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002533 /*
2534 * For big endian systems turn on swapping for descriptors
2535 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002536 if (AR_SREV_9100(ah)) {
2537 u32 mask;
2538 mask = REG_READ(ah, AR_CFG);
2539 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002540 ath_print(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302541 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002542 } else {
2543 mask =
2544 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
2545 REG_WRITE(ah, AR_CFG, mask);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002546 ath_print(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302547 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002548 }
2549 } else {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002550 /* Configure AR9271 target WLAN */
2551 if (AR_SREV_9271(ah))
2552 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002553#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002554 else
2555 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002556#endif
2557 }
2558
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002559 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302560 ath9k_hw_btcoex_enable(ah);
2561
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002562 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002563}
2564
Sujithf1dc5602008-10-29 10:16:30 +05302565/************************/
2566/* Key Cache Management */
2567/************************/
2568
Sujithcbe61d82009-02-09 13:27:12 +05302569bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002570{
Sujithf1dc5602008-10-29 10:16:30 +05302571 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002572
Sujith2660b812009-02-09 13:27:26 +05302573 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002574 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2575 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002576 return false;
2577 }
2578
Sujithf1dc5602008-10-29 10:16:30 +05302579 keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002580
Sujithf1dc5602008-10-29 10:16:30 +05302581 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
2582 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
2583 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
2584 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
2585 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
2586 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
2587 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
2588 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2589
2590 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2591 u16 micentry = entry + 64;
2592
2593 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
2594 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2595 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
2596 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2597
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002598 }
2599
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002600 return true;
2601}
2602
Sujithcbe61d82009-02-09 13:27:12 +05302603bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002604{
Sujithf1dc5602008-10-29 10:16:30 +05302605 u32 macHi, macLo;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002606
Sujith2660b812009-02-09 13:27:26 +05302607 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002608 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2609 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002610 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002611 }
2612
Sujithf1dc5602008-10-29 10:16:30 +05302613 if (mac != NULL) {
2614 macHi = (mac[5] << 8) | mac[4];
2615 macLo = (mac[3] << 24) |
2616 (mac[2] << 16) |
2617 (mac[1] << 8) |
2618 mac[0];
2619 macLo >>= 1;
2620 macLo |= (macHi & 1) << 31;
2621 macHi >>= 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002622 } else {
Sujithf1dc5602008-10-29 10:16:30 +05302623 macLo = macHi = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002624 }
Sujithf1dc5602008-10-29 10:16:30 +05302625 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
2626 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002627
2628 return true;
2629}
2630
Sujithcbe61d82009-02-09 13:27:12 +05302631bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujithf1dc5602008-10-29 10:16:30 +05302632 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002633 const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002634{
Sujith2660b812009-02-09 13:27:26 +05302635 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002636 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302637 u32 key0, key1, key2, key3, key4;
2638 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002639
Sujithf1dc5602008-10-29 10:16:30 +05302640 if (entry >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002641 ath_print(common, ATH_DBG_FATAL,
2642 "keycache entry %u out of range\n", entry);
Sujithf1dc5602008-10-29 10:16:30 +05302643 return false;
2644 }
2645
2646 switch (k->kv_type) {
2647 case ATH9K_CIPHER_AES_OCB:
2648 keyType = AR_KEYTABLE_TYPE_AES;
2649 break;
2650 case ATH9K_CIPHER_AES_CCM:
2651 if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002652 ath_print(common, ATH_DBG_ANY,
2653 "AES-CCM not supported by mac rev 0x%x\n",
2654 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002655 return false;
2656 }
Sujithf1dc5602008-10-29 10:16:30 +05302657 keyType = AR_KEYTABLE_TYPE_CCM;
2658 break;
2659 case ATH9K_CIPHER_TKIP:
2660 keyType = AR_KEYTABLE_TYPE_TKIP;
2661 if (ATH9K_IS_MIC_ENABLED(ah)
2662 && entry + 64 >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002663 ath_print(common, ATH_DBG_ANY,
2664 "entry %u inappropriate for TKIP\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002665 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002666 }
Sujithf1dc5602008-10-29 10:16:30 +05302667 break;
2668 case ATH9K_CIPHER_WEP:
Zhu Yie31a16d2009-05-21 21:47:03 +08002669 if (k->kv_len < WLAN_KEY_LEN_WEP40) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002670 ath_print(common, ATH_DBG_ANY,
2671 "WEP key length %u too small\n", k->kv_len);
Sujithf1dc5602008-10-29 10:16:30 +05302672 return false;
2673 }
Zhu Yie31a16d2009-05-21 21:47:03 +08002674 if (k->kv_len <= WLAN_KEY_LEN_WEP40)
Sujithf1dc5602008-10-29 10:16:30 +05302675 keyType = AR_KEYTABLE_TYPE_40;
Zhu Yie31a16d2009-05-21 21:47:03 +08002676 else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05302677 keyType = AR_KEYTABLE_TYPE_104;
2678 else
2679 keyType = AR_KEYTABLE_TYPE_128;
2680 break;
2681 case ATH9K_CIPHER_CLR:
2682 keyType = AR_KEYTABLE_TYPE_CLR;
2683 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002684 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002685 ath_print(common, ATH_DBG_FATAL,
2686 "cipher %u not supported\n", k->kv_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002687 return false;
2688 }
Sujithf1dc5602008-10-29 10:16:30 +05302689
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002690 key0 = get_unaligned_le32(k->kv_val + 0);
2691 key1 = get_unaligned_le16(k->kv_val + 4);
2692 key2 = get_unaligned_le32(k->kv_val + 6);
2693 key3 = get_unaligned_le16(k->kv_val + 10);
2694 key4 = get_unaligned_le32(k->kv_val + 12);
Zhu Yie31a16d2009-05-21 21:47:03 +08002695 if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05302696 key4 &= 0xff;
2697
Jouni Malinen672903b2009-03-02 15:06:31 +02002698 /*
2699 * Note: Key cache registers access special memory area that requires
2700 * two 32-bit writes to actually update the values in the internal
2701 * memory. Consequently, the exact order and pairs used here must be
2702 * maintained.
2703 */
2704
Sujithf1dc5602008-10-29 10:16:30 +05302705 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2706 u16 micentry = entry + 64;
2707
Jouni Malinen672903b2009-03-02 15:06:31 +02002708 /*
2709 * Write inverted key[47:0] first to avoid Michael MIC errors
2710 * on frames that could be sent or received at the same time.
2711 * The correct key will be written in the end once everything
2712 * else is ready.
2713 */
Sujithf1dc5602008-10-29 10:16:30 +05302714 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
2715 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002716
2717 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302718 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2719 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002720
2721 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302722 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2723 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
Jouni Malinen672903b2009-03-02 15:06:31 +02002724
2725 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302726 (void) ath9k_hw_keysetmac(ah, entry, mac);
2727
Sujith2660b812009-02-09 13:27:26 +05302728 if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
Jouni Malinen672903b2009-03-02 15:06:31 +02002729 /*
2730 * TKIP uses two key cache entries:
2731 * Michael MIC TX/RX keys in the same key cache entry
2732 * (idx = main index + 64):
2733 * key0 [31:0] = RX key [31:0]
2734 * key1 [15:0] = TX key [31:16]
2735 * key1 [31:16] = reserved
2736 * key2 [31:0] = RX key [63:32]
2737 * key3 [15:0] = TX key [15:0]
2738 * key3 [31:16] = reserved
2739 * key4 [31:0] = TX key [63:32]
2740 */
Sujithf1dc5602008-10-29 10:16:30 +05302741 u32 mic0, mic1, mic2, mic3, mic4;
2742
2743 mic0 = get_unaligned_le32(k->kv_mic + 0);
2744 mic2 = get_unaligned_le32(k->kv_mic + 4);
2745 mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
2746 mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
2747 mic4 = get_unaligned_le32(k->kv_txmic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002748
2749 /* Write RX[31:0] and TX[31:16] */
Sujithf1dc5602008-10-29 10:16:30 +05302750 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2751 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002752
2753 /* Write RX[63:32] and TX[15:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302754 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2755 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002756
2757 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302758 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
2759 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2760 AR_KEYTABLE_TYPE_CLR);
2761
2762 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002763 /*
2764 * TKIP uses four key cache entries (two for group
2765 * keys):
2766 * Michael MIC TX/RX keys are in different key cache
2767 * entries (idx = main index + 64 for TX and
2768 * main index + 32 + 96 for RX):
2769 * key0 [31:0] = TX/RX MIC key [31:0]
2770 * key1 [31:0] = reserved
2771 * key2 [31:0] = TX/RX MIC key [63:32]
2772 * key3 [31:0] = reserved
2773 * key4 [31:0] = reserved
2774 *
2775 * Upper layer code will call this function separately
2776 * for TX and RX keys when these registers offsets are
2777 * used.
2778 */
Sujithf1dc5602008-10-29 10:16:30 +05302779 u32 mic0, mic2;
2780
2781 mic0 = get_unaligned_le32(k->kv_mic + 0);
2782 mic2 = get_unaligned_le32(k->kv_mic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002783
2784 /* Write MIC key[31:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302785 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2786 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002787
2788 /* Write MIC key[63:32] */
Sujithf1dc5602008-10-29 10:16:30 +05302789 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2790 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002791
2792 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302793 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
2794 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2795 AR_KEYTABLE_TYPE_CLR);
2796 }
Jouni Malinen672903b2009-03-02 15:06:31 +02002797
2798 /* MAC address registers are reserved for the MIC entry */
Sujithf1dc5602008-10-29 10:16:30 +05302799 REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
2800 REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002801
2802 /*
2803 * Write the correct (un-inverted) key[47:0] last to enable
2804 * TKIP now that all other registers are set with correct
2805 * values.
2806 */
Sujithf1dc5602008-10-29 10:16:30 +05302807 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2808 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2809 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002810 /* Write key[47:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302811 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2812 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002813
2814 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302815 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2816 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002817
2818 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302819 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2820 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2821
Jouni Malinen672903b2009-03-02 15:06:31 +02002822 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302823 (void) ath9k_hw_keysetmac(ah, entry, mac);
2824 }
2825
Sujithf1dc5602008-10-29 10:16:30 +05302826 return true;
2827}
2828
Sujithcbe61d82009-02-09 13:27:12 +05302829bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
Sujithf1dc5602008-10-29 10:16:30 +05302830{
Sujith2660b812009-02-09 13:27:26 +05302831 if (entry < ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302832 u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
2833 if (val & AR_KEYTABLE_VALID)
2834 return true;
2835 }
2836 return false;
2837}
2838
2839/******************************/
2840/* Power Management (Chipset) */
2841/******************************/
2842
Sujithcbe61d82009-02-09 13:27:12 +05302843static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302844{
2845 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2846 if (setChip) {
2847 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2848 AR_RTC_FORCE_WAKE_EN);
2849 if (!AR_SREV_9100(ah))
2850 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2851
Sujith4921be82009-09-18 15:04:27 +05302852 if(!AR_SREV_5416(ah))
2853 REG_CLR_BIT(ah, (AR_RTC_RESET),
2854 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05302855 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002856}
2857
Sujithcbe61d82009-02-09 13:27:12 +05302858static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002859{
Sujithf1dc5602008-10-29 10:16:30 +05302860 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2861 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05302862 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002863
Sujithf1dc5602008-10-29 10:16:30 +05302864 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2865 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2866 AR_RTC_FORCE_WAKE_ON_INT);
2867 } else {
2868 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2869 AR_RTC_FORCE_WAKE_EN);
2870 }
2871 }
2872}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002873
Sujithcbe61d82009-02-09 13:27:12 +05302874static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302875{
2876 u32 val;
2877 int i;
2878
2879 if (setChip) {
2880 if ((REG_READ(ah, AR_RTC_STATUS) &
2881 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2882 if (ath9k_hw_set_reset_reg(ah,
2883 ATH9K_RESET_POWER_ON) != true) {
2884 return false;
2885 }
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302886 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05302887 }
2888 if (AR_SREV_9100(ah))
2889 REG_SET_BIT(ah, AR_RTC_RESET,
2890 AR_RTC_RESET_EN);
2891
2892 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2893 AR_RTC_FORCE_WAKE_EN);
2894 udelay(50);
2895
2896 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2897 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2898 if (val == AR_RTC_STATUS_ON)
2899 break;
2900 udelay(50);
2901 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2902 AR_RTC_FORCE_WAKE_EN);
2903 }
2904 if (i == 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002905 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2906 "Failed to wakeup in %uus\n",
2907 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05302908 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002909 }
2910 }
2911
Sujithf1dc5602008-10-29 10:16:30 +05302912 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2913
2914 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002915}
2916
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002917bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302918{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002919 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05302920 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05302921 static const char *modes[] = {
2922 "AWAKE",
2923 "FULL-SLEEP",
2924 "NETWORK SLEEP",
2925 "UNDEFINED"
2926 };
Sujithf1dc5602008-10-29 10:16:30 +05302927
Gabor Juhoscbdec972009-07-24 17:27:22 +02002928 if (ah->power_mode == mode)
2929 return status;
2930
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002931 ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
2932 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302933
2934 switch (mode) {
2935 case ATH9K_PM_AWAKE:
2936 status = ath9k_hw_set_power_awake(ah, setChip);
2937 break;
2938 case ATH9K_PM_FULL_SLEEP:
2939 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05302940 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302941 break;
2942 case ATH9K_PM_NETWORK_SLEEP:
2943 ath9k_set_power_network_sleep(ah, setChip);
2944 break;
2945 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002946 ath_print(common, ATH_DBG_FATAL,
2947 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302948 return false;
2949 }
Sujith2660b812009-02-09 13:27:26 +05302950 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302951
2952 return status;
2953}
2954
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002955/*
2956 * Helper for ASPM support.
2957 *
2958 * Disable PLL when in L0s as well as receiver clock when in L1.
2959 * This power saving option must be enabled through the SerDes.
2960 *
2961 * Programming the SerDes must go through the same 288 bit serial shift
2962 * register as the other analog registers. Hence the 9 writes.
2963 */
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302964void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
Sujithf1dc5602008-10-29 10:16:30 +05302965{
Sujithf1dc5602008-10-29 10:16:30 +05302966 u8 i;
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302967 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05302968
Sujith2660b812009-02-09 13:27:26 +05302969 if (ah->is_pciexpress != true)
Sujithf1dc5602008-10-29 10:16:30 +05302970 return;
2971
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002972 /* Do not touch SerDes registers */
Sujith2660b812009-02-09 13:27:26 +05302973 if (ah->config.pcie_powersave_enable == 2)
Sujithf1dc5602008-10-29 10:16:30 +05302974 return;
2975
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002976 /* Nothing to do on restore for 11N */
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302977 if (!restore) {
2978 if (AR_SREV_9280_20_OR_LATER(ah)) {
2979 /*
2980 * AR9280 2.0 or later chips use SerDes values from the
2981 * initvals.h initialized depending on chipset during
2982 * ath9k_hw_init()
2983 */
2984 for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
2985 REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
2986 INI_RA(&ah->iniPcieSerdes, i, 1));
2987 }
2988 } else if (AR_SREV_9280(ah) &&
2989 (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
2990 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
2991 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
Sujithf1dc5602008-10-29 10:16:30 +05302992
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302993 /* RX shut off when elecidle is asserted */
2994 REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
2995 REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
2996 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
2997
2998 /* Shut off CLKREQ active in L1 */
2999 if (ah->config.pcie_clock_req)
3000 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
3001 else
3002 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
3003
3004 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
3005 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
3006 REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
3007
3008 /* Load the new settings */
3009 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
3010
3011 } else {
3012 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
3013 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
3014
3015 /* RX shut off when elecidle is asserted */
3016 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
3017 REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
3018 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
3019
3020 /*
3021 * Ignore ah->ah_config.pcie_clock_req setting for
3022 * pre-AR9280 11n
3023 */
3024 REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
3025
3026 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
3027 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
3028 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
3029
3030 /* Load the new settings */
3031 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
Sujithf1dc5602008-10-29 10:16:30 +05303032 }
Sujithf1dc5602008-10-29 10:16:30 +05303033
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303034 udelay(1000);
Sujithf1dc5602008-10-29 10:16:30 +05303035
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303036 /* set bit 19 to allow forcing of pcie core into L1 state */
3037 REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
Sujithf1dc5602008-10-29 10:16:30 +05303038
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303039 /* Several PCIe massages to ensure proper behaviour */
3040 if (ah->config.pcie_waen) {
3041 val = ah->config.pcie_waen;
3042 if (!power_off)
3043 val &= (~AR_WA_D3_L1_DISABLE);
3044 } else {
3045 if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
3046 AR_SREV_9287(ah)) {
3047 val = AR9285_WA_DEFAULT;
3048 if (!power_off)
3049 val &= (~AR_WA_D3_L1_DISABLE);
3050 } else if (AR_SREV_9280(ah)) {
3051 /*
3052 * On AR9280 chips bit 22 of 0x4004 needs to be
3053 * set otherwise card may disappear.
3054 */
3055 val = AR9280_WA_DEFAULT;
3056 if (!power_off)
3057 val &= (~AR_WA_D3_L1_DISABLE);
3058 } else
3059 val = AR_WA_DEFAULT;
3060 }
Sujithf1dc5602008-10-29 10:16:30 +05303061
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303062 REG_WRITE(ah, AR_WA, val);
Sujithf1dc5602008-10-29 10:16:30 +05303063 }
3064
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303065 if (power_off) {
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003066 /*
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303067 * Set PCIe workaround bits
3068 * bit 14 in WA register (disable L1) should only
3069 * be set when device enters D3 and be cleared
3070 * when device comes back to D0.
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003071 */
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303072 if (ah->config.pcie_waen) {
3073 if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
3074 REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
3075 } else {
3076 if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
3077 AR_SREV_9287(ah)) &&
3078 (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
3079 (AR_SREV_9280(ah) &&
3080 (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
3081 REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
3082 }
3083 }
Sujithf1dc5602008-10-29 10:16:30 +05303084 }
3085}
3086
3087/**********************/
3088/* Interrupt Handling */
3089/**********************/
3090
Sujithcbe61d82009-02-09 13:27:12 +05303091bool ath9k_hw_intrpend(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003092{
3093 u32 host_isr;
3094
3095 if (AR_SREV_9100(ah))
3096 return true;
3097
3098 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
3099 if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
3100 return true;
3101
3102 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
3103 if ((host_isr & AR_INTR_SYNC_DEFAULT)
3104 && (host_isr != AR_INTR_SPURIOUS))
3105 return true;
3106
3107 return false;
3108}
3109
Sujithcbe61d82009-02-09 13:27:12 +05303110bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003111{
3112 u32 isr = 0;
3113 u32 mask2 = 0;
Sujith2660b812009-02-09 13:27:26 +05303114 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003115 u32 sync_cause = 0;
3116 bool fatal_int = false;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003117 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003118
3119 if (!AR_SREV_9100(ah)) {
3120 if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
3121 if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
3122 == AR_RTC_STATUS_ON) {
3123 isr = REG_READ(ah, AR_ISR);
3124 }
3125 }
3126
Sujithf1dc5602008-10-29 10:16:30 +05303127 sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
3128 AR_INTR_SYNC_DEFAULT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003129
3130 *masked = 0;
3131
3132 if (!isr && !sync_cause)
3133 return false;
3134 } else {
3135 *masked = 0;
3136 isr = REG_READ(ah, AR_ISR);
3137 }
3138
3139 if (isr) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003140 if (isr & AR_ISR_BCNMISC) {
3141 u32 isr2;
3142 isr2 = REG_READ(ah, AR_ISR_S2);
3143 if (isr2 & AR_ISR_S2_TIM)
3144 mask2 |= ATH9K_INT_TIM;
3145 if (isr2 & AR_ISR_S2_DTIM)
3146 mask2 |= ATH9K_INT_DTIM;
3147 if (isr2 & AR_ISR_S2_DTIMSYNC)
3148 mask2 |= ATH9K_INT_DTIMSYNC;
3149 if (isr2 & (AR_ISR_S2_CABEND))
3150 mask2 |= ATH9K_INT_CABEND;
3151 if (isr2 & AR_ISR_S2_GTT)
3152 mask2 |= ATH9K_INT_GTT;
3153 if (isr2 & AR_ISR_S2_CST)
3154 mask2 |= ATH9K_INT_CST;
Sujith4af9cf42009-02-12 10:06:47 +05303155 if (isr2 & AR_ISR_S2_TSFOOR)
3156 mask2 |= ATH9K_INT_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003157 }
3158
3159 isr = REG_READ(ah, AR_ISR_RAC);
3160 if (isr == 0xffffffff) {
3161 *masked = 0;
3162 return false;
3163 }
3164
3165 *masked = isr & ATH9K_INT_COMMON;
3166
Sujith0ef1f162009-03-30 15:28:35 +05303167 if (ah->config.intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003168 if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
3169 *masked |= ATH9K_INT_RX;
3170 }
3171
3172 if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
3173 *masked |= ATH9K_INT_RX;
3174 if (isr &
3175 (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
3176 AR_ISR_TXEOL)) {
3177 u32 s0_s, s1_s;
3178
3179 *masked |= ATH9K_INT_TX;
3180
3181 s0_s = REG_READ(ah, AR_ISR_S0_S);
Sujith2660b812009-02-09 13:27:26 +05303182 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
3183 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003184
3185 s1_s = REG_READ(ah, AR_ISR_S1_S);
Sujith2660b812009-02-09 13:27:26 +05303186 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
3187 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003188 }
3189
3190 if (isr & AR_ISR_RXORN) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003191 ath_print(common, ATH_DBG_INTERRUPT,
3192 "receive FIFO overrun interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003193 }
3194
3195 if (!AR_SREV_9100(ah)) {
Sujith60b67f52008-08-07 10:52:38 +05303196 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003197 u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
3198 if (isr5 & AR_ISR_S5_TIM_TIMER)
3199 *masked |= ATH9K_INT_TIM_TIMER;
3200 }
3201 }
3202
3203 *masked |= mask2;
3204 }
Sujithf1dc5602008-10-29 10:16:30 +05303205
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003206 if (AR_SREV_9100(ah))
3207 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303208
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303209 if (isr & AR_ISR_GENTMR) {
3210 u32 s5_s;
3211
3212 s5_s = REG_READ(ah, AR_ISR_S5_S);
3213 if (isr & AR_ISR_GENTMR) {
3214 ah->intr_gen_timer_trigger =
3215 MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);
3216
3217 ah->intr_gen_timer_thresh =
3218 MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);
3219
3220 if (ah->intr_gen_timer_trigger)
3221 *masked |= ATH9K_INT_GENTIMER;
3222
3223 }
3224 }
3225
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003226 if (sync_cause) {
3227 fatal_int =
3228 (sync_cause &
3229 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
3230 ? true : false;
3231
3232 if (fatal_int) {
3233 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003234 ath_print(common, ATH_DBG_ANY,
3235 "received PCI FATAL interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003236 }
3237 if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003238 ath_print(common, ATH_DBG_ANY,
3239 "received PCI PERR interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003240 }
Steven Luoa89bff92009-04-12 02:57:54 -07003241 *masked |= ATH9K_INT_FATAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003242 }
3243 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003244 ath_print(common, ATH_DBG_INTERRUPT,
3245 "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003246 REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
3247 REG_WRITE(ah, AR_RC, 0);
3248 *masked |= ATH9K_INT_FATAL;
3249 }
3250 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003251 ath_print(common, ATH_DBG_INTERRUPT,
3252 "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003253 }
3254
3255 REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
3256 (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
3257 }
Sujithf1dc5602008-10-29 10:16:30 +05303258
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003259 return true;
3260}
3261
Sujithcbe61d82009-02-09 13:27:12 +05303262enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003263{
Sujith2660b812009-02-09 13:27:26 +05303264 u32 omask = ah->mask_reg;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003265 u32 mask, mask2;
Sujith2660b812009-02-09 13:27:26 +05303266 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003267 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003268
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003269 ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003270
3271 if (omask & ATH9K_INT_GLOBAL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003272 ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003273 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
3274 (void) REG_READ(ah, AR_IER);
3275 if (!AR_SREV_9100(ah)) {
3276 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
3277 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
3278
3279 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
3280 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
3281 }
3282 }
3283
3284 mask = ints & ATH9K_INT_COMMON;
3285 mask2 = 0;
3286
3287 if (ints & ATH9K_INT_TX) {
Sujith2660b812009-02-09 13:27:26 +05303288 if (ah->txok_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003289 mask |= AR_IMR_TXOK;
Sujith2660b812009-02-09 13:27:26 +05303290 if (ah->txdesc_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003291 mask |= AR_IMR_TXDESC;
Sujith2660b812009-02-09 13:27:26 +05303292 if (ah->txerr_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003293 mask |= AR_IMR_TXERR;
Sujith2660b812009-02-09 13:27:26 +05303294 if (ah->txeol_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003295 mask |= AR_IMR_TXEOL;
3296 }
3297 if (ints & ATH9K_INT_RX) {
3298 mask |= AR_IMR_RXERR;
Sujith0ef1f162009-03-30 15:28:35 +05303299 if (ah->config.intr_mitigation)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003300 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
3301 else
3302 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
Sujith60b67f52008-08-07 10:52:38 +05303303 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003304 mask |= AR_IMR_GENTMR;
3305 }
3306
3307 if (ints & (ATH9K_INT_BMISC)) {
3308 mask |= AR_IMR_BCNMISC;
3309 if (ints & ATH9K_INT_TIM)
3310 mask2 |= AR_IMR_S2_TIM;
3311 if (ints & ATH9K_INT_DTIM)
3312 mask2 |= AR_IMR_S2_DTIM;
3313 if (ints & ATH9K_INT_DTIMSYNC)
3314 mask2 |= AR_IMR_S2_DTIMSYNC;
3315 if (ints & ATH9K_INT_CABEND)
Sujith4af9cf42009-02-12 10:06:47 +05303316 mask2 |= AR_IMR_S2_CABEND;
3317 if (ints & ATH9K_INT_TSFOOR)
3318 mask2 |= AR_IMR_S2_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003319 }
3320
3321 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
3322 mask |= AR_IMR_BCNMISC;
3323 if (ints & ATH9K_INT_GTT)
3324 mask2 |= AR_IMR_S2_GTT;
3325 if (ints & ATH9K_INT_CST)
3326 mask2 |= AR_IMR_S2_CST;
3327 }
3328
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003329 ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003330 REG_WRITE(ah, AR_IMR, mask);
3331 mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
3332 AR_IMR_S2_DTIM |
3333 AR_IMR_S2_DTIMSYNC |
3334 AR_IMR_S2_CABEND |
3335 AR_IMR_S2_CABTO |
3336 AR_IMR_S2_TSFOOR |
3337 AR_IMR_S2_GTT | AR_IMR_S2_CST);
3338 REG_WRITE(ah, AR_IMR_S2, mask | mask2);
Sujith2660b812009-02-09 13:27:26 +05303339 ah->mask_reg = ints;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003340
Sujith60b67f52008-08-07 10:52:38 +05303341 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003342 if (ints & ATH9K_INT_TIM_TIMER)
3343 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3344 else
3345 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3346 }
3347
3348 if (ints & ATH9K_INT_GLOBAL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003349 ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003350 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
3351 if (!AR_SREV_9100(ah)) {
3352 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
3353 AR_INTR_MAC_IRQ);
3354 REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
3355
3356
3357 REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
3358 AR_INTR_SYNC_DEFAULT);
3359 REG_WRITE(ah, AR_INTR_SYNC_MASK,
3360 AR_INTR_SYNC_DEFAULT);
3361 }
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003362 ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
3363 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003364 }
3365
3366 return omask;
3367}
3368
Sujithf1dc5602008-10-29 10:16:30 +05303369/*******************/
3370/* Beacon Handling */
3371/*******************/
3372
Sujithcbe61d82009-02-09 13:27:12 +05303373void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003374{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003375 int flags = 0;
3376
Sujith2660b812009-02-09 13:27:26 +05303377 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003378
Sujith2660b812009-02-09 13:27:26 +05303379 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08003380 case NL80211_IFTYPE_STATION:
3381 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003382 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3383 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
3384 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
3385 flags |= AR_TBTT_TIMER_EN;
3386 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003387 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04003388 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003389 REG_SET_BIT(ah, AR_TXCFG,
3390 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
3391 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
3392 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05303393 (ah->atim_window ? ah->
3394 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003395 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08003396 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003397 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3398 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
3399 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303400 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303401 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003402 REG_WRITE(ah, AR_NEXT_SWBA,
3403 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303404 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303405 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003406 flags |=
3407 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
3408 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003409 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003410 ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
3411 "%s: unsupported opmode: %d\n",
3412 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08003413 return;
3414 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003415 }
3416
3417 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3418 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3419 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
3420 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
3421
3422 beacon_period &= ~ATH9K_BEACON_ENA;
3423 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003424 ath9k_hw_reset_tsf(ah);
3425 }
3426
3427 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
3428}
3429
Sujithcbe61d82009-02-09 13:27:12 +05303430void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303431 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003432{
3433 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05303434 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003435 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003436
3437 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
3438
3439 REG_WRITE(ah, AR_BEACON_PERIOD,
3440 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3441 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
3442 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3443
3444 REG_RMW_FIELD(ah, AR_RSSI_THR,
3445 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
3446
3447 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
3448
3449 if (bs->bs_sleepduration > beaconintval)
3450 beaconintval = bs->bs_sleepduration;
3451
3452 dtimperiod = bs->bs_dtimperiod;
3453 if (bs->bs_sleepduration > dtimperiod)
3454 dtimperiod = bs->bs_sleepduration;
3455
3456 if (beaconintval == dtimperiod)
3457 nextTbtt = bs->bs_nextdtim;
3458 else
3459 nextTbtt = bs->bs_nexttbtt;
3460
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003461 ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
3462 ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
3463 ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
3464 ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003465
3466 REG_WRITE(ah, AR_NEXT_DTIM,
3467 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
3468 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3469
3470 REG_WRITE(ah, AR_SLEEP1,
3471 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
3472 | AR_SLEEP1_ASSUME_DTIM);
3473
Sujith60b67f52008-08-07 10:52:38 +05303474 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003475 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
3476 else
3477 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3478
3479 REG_WRITE(ah, AR_SLEEP2,
3480 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3481
3482 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
3483 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3484
3485 REG_SET_BIT(ah, AR_TIMER_MODE,
3486 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
3487 AR_DTIM_TIMER_EN);
3488
Sujith4af9cf42009-02-12 10:06:47 +05303489 /* TSF Out of Range Threshold */
3490 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003491}
3492
Sujithf1dc5602008-10-29 10:16:30 +05303493/*******************/
3494/* HW Capabilities */
3495/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003496
Sujitheef7a572009-03-30 15:28:28 +05303497void ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003498{
Sujith2660b812009-02-09 13:27:26 +05303499 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003500 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003501 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003502 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003503
Sujithf1dc5602008-10-29 10:16:30 +05303504 u16 capField = 0, eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003505
Sujithf74df6f2009-02-09 13:27:24 +05303506 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003507 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303508
Sujithf74df6f2009-02-09 13:27:24 +05303509 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Sujithfec0de12009-02-12 10:06:43 +05303510 if (AR_SREV_9285_10_OR_LATER(ah))
3511 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003512 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303513
Sujithf74df6f2009-02-09 13:27:24 +05303514 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05303515
Sujith2660b812009-02-09 13:27:26 +05303516 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05303517 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003518 if (regulatory->current_rd == 0x64 ||
3519 regulatory->current_rd == 0x65)
3520 regulatory->current_rd += 5;
3521 else if (regulatory->current_rd == 0x41)
3522 regulatory->current_rd = 0x43;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003523 ath_print(common, ATH_DBG_REGULATORY,
3524 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003525 }
Sujithdc2222a2008-08-14 13:26:55 +05303526
Sujithf74df6f2009-02-09 13:27:24 +05303527 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Sujithf1dc5602008-10-29 10:16:30 +05303528 bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003529
Sujithf1dc5602008-10-29 10:16:30 +05303530 if (eeval & AR5416_OPFLAGS_11A) {
3531 set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303532 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303533 if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
3534 set_bit(ATH9K_MODE_11NA_HT20,
3535 pCap->wireless_modes);
3536 if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
3537 set_bit(ATH9K_MODE_11NA_HT40PLUS,
3538 pCap->wireless_modes);
3539 set_bit(ATH9K_MODE_11NA_HT40MINUS,
3540 pCap->wireless_modes);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003541 }
3542 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003543 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003544
Sujithf1dc5602008-10-29 10:16:30 +05303545 if (eeval & AR5416_OPFLAGS_11G) {
Sujithf1dc5602008-10-29 10:16:30 +05303546 set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303547 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303548 if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
3549 set_bit(ATH9K_MODE_11NG_HT20,
3550 pCap->wireless_modes);
3551 if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
3552 set_bit(ATH9K_MODE_11NG_HT40PLUS,
3553 pCap->wireless_modes);
3554 set_bit(ATH9K_MODE_11NG_HT40MINUS,
3555 pCap->wireless_modes);
3556 }
3557 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003558 }
Sujithf1dc5602008-10-29 10:16:30 +05303559
Sujithf74df6f2009-02-09 13:27:24 +05303560 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003561 /*
3562 * For AR9271 we will temporarilly uses the rx chainmax as read from
3563 * the EEPROM.
3564 */
Sujith8147f5d2009-02-20 15:13:23 +05303565 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003566 !(eeval & AR5416_OPFLAGS_11A) &&
3567 !(AR_SREV_9271(ah)))
3568 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05303569 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
3570 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003571 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05303572 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05303573
Sujithd535a422009-02-09 13:27:06 +05303574 if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
Sujith2660b812009-02-09 13:27:26 +05303575 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05303576
3577 pCap->low_2ghz_chan = 2312;
3578 pCap->high_2ghz_chan = 2732;
3579
3580 pCap->low_5ghz_chan = 4920;
3581 pCap->high_5ghz_chan = 6100;
3582
3583 pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
3584 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
3585 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3586
3587 pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
3588 pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
3589 pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3590
Sujith2660b812009-02-09 13:27:26 +05303591 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05303592 pCap->hw_caps |= ATH9K_HW_CAP_HT;
3593 else
3594 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3595
3596 pCap->hw_caps |= ATH9K_HW_CAP_GTT;
3597 pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
3598 pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
3599 pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3600
3601 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
3602 pCap->total_queues =
3603 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
3604 else
3605 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3606
3607 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
3608 pCap->keycache_size =
3609 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
3610 else
3611 pCap->keycache_size = AR_KEYTABLE_SIZE;
3612
3613 pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
Sujithf1dc5602008-10-29 10:16:30 +05303614 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3615
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303616 if (AR_SREV_9285_10_OR_LATER(ah))
3617 pCap->num_gpio_pins = AR9285_NUM_GPIO;
3618 else if (AR_SREV_9280_10_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303619 pCap->num_gpio_pins = AR928X_NUM_GPIO;
3620 else
3621 pCap->num_gpio_pins = AR_NUM_GPIO;
3622
Sujithf1dc5602008-10-29 10:16:30 +05303623 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
3624 pCap->hw_caps |= ATH9K_HW_CAP_CST;
3625 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
3626 } else {
3627 pCap->rts_aggr_limit = (8 * 1024);
3628 }
3629
3630 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
3631
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05303632#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05303633 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
3634 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
3635 ah->rfkill_gpio =
3636 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
3637 ah->rfkill_polarity =
3638 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05303639
3640 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3641 }
3642#endif
3643
Vivek Natarajana3ca95fb2009-09-17 09:29:07 +05303644 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05303645
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05303646 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303647 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
3648 else
3649 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3650
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003651 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05303652 pCap->reg_cap =
3653 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3654 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
3655 AR_EEPROM_EEREGCAP_EN_KK_U2 |
3656 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3657 } else {
3658 pCap->reg_cap =
3659 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3660 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3661 }
3662
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05303663 /* Advertise midband for AR5416 with FCC midband set in eeprom */
3664 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
3665 AR_SREV_5416(ah))
3666 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05303667
3668 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303669 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303670 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303671 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303672
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +05303673 if (AR_SREV_9280_10_OR_LATER(ah) &&
Luis R. Rodrigueza36cfbc2009-09-09 16:05:32 -07003674 ath9k_hw_btcoex_supported(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003675 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
3676 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05303677
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05303678 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003679 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
3680 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05303681 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003682 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05303683 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05303684 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003685 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303686 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003687}
3688
Sujithcbe61d82009-02-09 13:27:12 +05303689bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303690 u32 capability, u32 *result)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003691{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003692 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05303693 switch (type) {
3694 case ATH9K_CAP_CIPHER:
3695 switch (capability) {
3696 case ATH9K_CIPHER_AES_CCM:
3697 case ATH9K_CIPHER_AES_OCB:
3698 case ATH9K_CIPHER_TKIP:
3699 case ATH9K_CIPHER_WEP:
3700 case ATH9K_CIPHER_MIC:
3701 case ATH9K_CIPHER_CLR:
3702 return true;
3703 default:
3704 return false;
3705 }
3706 case ATH9K_CAP_TKIP_MIC:
3707 switch (capability) {
3708 case 0:
3709 return true;
3710 case 1:
Sujith2660b812009-02-09 13:27:26 +05303711 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303712 AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
3713 false;
3714 }
3715 case ATH9K_CAP_TKIP_SPLIT:
Sujith2660b812009-02-09 13:27:26 +05303716 return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
Sujithf1dc5602008-10-29 10:16:30 +05303717 false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303718 case ATH9K_CAP_DIVERSITY:
3719 return (REG_READ(ah, AR_PHY_CCK_DETECT) &
3720 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
3721 true : false;
Sujithf1dc5602008-10-29 10:16:30 +05303722 case ATH9K_CAP_MCAST_KEYSRCH:
3723 switch (capability) {
3724 case 0:
3725 return true;
3726 case 1:
3727 if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
3728 return false;
3729 } else {
Sujith2660b812009-02-09 13:27:26 +05303730 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303731 AR_STA_ID1_MCAST_KSRCH) ? true :
3732 false;
3733 }
3734 }
3735 return false;
Sujithf1dc5602008-10-29 10:16:30 +05303736 case ATH9K_CAP_TXPOW:
3737 switch (capability) {
3738 case 0:
3739 return 0;
3740 case 1:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003741 *result = regulatory->power_limit;
Sujithf1dc5602008-10-29 10:16:30 +05303742 return 0;
3743 case 2:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003744 *result = regulatory->max_power_level;
Sujithf1dc5602008-10-29 10:16:30 +05303745 return 0;
3746 case 3:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003747 *result = regulatory->tp_scale;
Sujithf1dc5602008-10-29 10:16:30 +05303748 return 0;
3749 }
3750 return false;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05303751 case ATH9K_CAP_DS:
3752 return (AR_SREV_9280_20_OR_LATER(ah) &&
3753 (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
3754 ? false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303755 default:
3756 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003757 }
Sujithf1dc5602008-10-29 10:16:30 +05303758}
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003759
Sujithcbe61d82009-02-09 13:27:12 +05303760bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303761 u32 capability, u32 setting, int *status)
3762{
Sujithf1dc5602008-10-29 10:16:30 +05303763 u32 v;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003764
Sujithf1dc5602008-10-29 10:16:30 +05303765 switch (type) {
3766 case ATH9K_CAP_TKIP_MIC:
3767 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303768 ah->sta_id1_defaults |=
Sujithf1dc5602008-10-29 10:16:30 +05303769 AR_STA_ID1_CRPT_MIC_ENABLE;
3770 else
Sujith2660b812009-02-09 13:27:26 +05303771 ah->sta_id1_defaults &=
Sujithf1dc5602008-10-29 10:16:30 +05303772 ~AR_STA_ID1_CRPT_MIC_ENABLE;
3773 return true;
3774 case ATH9K_CAP_DIVERSITY:
3775 v = REG_READ(ah, AR_PHY_CCK_DETECT);
3776 if (setting)
3777 v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3778 else
3779 v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3780 REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
3781 return true;
3782 case ATH9K_CAP_MCAST_KEYSRCH:
3783 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303784 ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303785 else
Sujith2660b812009-02-09 13:27:26 +05303786 ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303787 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303788 default:
3789 return false;
3790 }
3791}
3792
3793/****************************/
3794/* GPIO / RFKILL / Antennae */
3795/****************************/
3796
Sujithcbe61d82009-02-09 13:27:12 +05303797static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303798 u32 gpio, u32 type)
3799{
3800 int addr;
3801 u32 gpio_shift, tmp;
3802
3803 if (gpio > 11)
3804 addr = AR_GPIO_OUTPUT_MUX3;
3805 else if (gpio > 5)
3806 addr = AR_GPIO_OUTPUT_MUX2;
3807 else
3808 addr = AR_GPIO_OUTPUT_MUX1;
3809
3810 gpio_shift = (gpio % 6) * 5;
3811
3812 if (AR_SREV_9280_20_OR_LATER(ah)
3813 || (addr != AR_GPIO_OUTPUT_MUX1)) {
3814 REG_RMW(ah, addr, (type << gpio_shift),
3815 (0x1f << gpio_shift));
3816 } else {
3817 tmp = REG_READ(ah, addr);
3818 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
3819 tmp &= ~(0x1f << gpio_shift);
3820 tmp |= (type << gpio_shift);
3821 REG_WRITE(ah, addr, tmp);
3822 }
3823}
3824
Sujithcbe61d82009-02-09 13:27:12 +05303825void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303826{
3827 u32 gpio_shift;
3828
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07003829 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05303830
3831 gpio_shift = gpio << 1;
3832
3833 REG_RMW(ah,
3834 AR_GPIO_OE_OUT,
3835 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
3836 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3837}
3838
Sujithcbe61d82009-02-09 13:27:12 +05303839u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303840{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303841#define MS_REG_READ(x, y) \
3842 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
3843
Sujith2660b812009-02-09 13:27:26 +05303844 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05303845 return 0xffffffff;
3846
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05303847 if (AR_SREV_9287_10_OR_LATER(ah))
3848 return MS_REG_READ(AR9287, gpio) != 0;
3849 else if (AR_SREV_9285_10_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303850 return MS_REG_READ(AR9285, gpio) != 0;
3851 else if (AR_SREV_9280_10_OR_LATER(ah))
3852 return MS_REG_READ(AR928X, gpio) != 0;
3853 else
3854 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05303855}
3856
Sujithcbe61d82009-02-09 13:27:12 +05303857void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05303858 u32 ah_signal_type)
3859{
3860 u32 gpio_shift;
3861
3862 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3863
3864 gpio_shift = 2 * gpio;
3865
3866 REG_RMW(ah,
3867 AR_GPIO_OE_OUT,
3868 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
3869 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3870}
3871
Sujithcbe61d82009-02-09 13:27:12 +05303872void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05303873{
3874 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
3875 AR_GPIO_BIT(gpio));
3876}
3877
Sujithcbe61d82009-02-09 13:27:12 +05303878u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303879{
3880 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3881}
3882
Sujithcbe61d82009-02-09 13:27:12 +05303883void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05303884{
3885 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3886}
3887
Sujithcbe61d82009-02-09 13:27:12 +05303888bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303889 enum ath9k_ant_setting settings,
3890 struct ath9k_channel *chan,
3891 u8 *tx_chainmask,
3892 u8 *rx_chainmask,
3893 u8 *antenna_cfgd)
3894{
Sujithf1dc5602008-10-29 10:16:30 +05303895 static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3896
3897 if (AR_SREV_9280(ah)) {
3898 if (!tx_chainmask_cfg) {
3899
3900 tx_chainmask_cfg = *tx_chainmask;
3901 rx_chainmask_cfg = *rx_chainmask;
3902 }
3903
3904 switch (settings) {
3905 case ATH9K_ANT_FIXED_A:
3906 *tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3907 *rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3908 *antenna_cfgd = true;
3909 break;
3910 case ATH9K_ANT_FIXED_B:
Sujith2660b812009-02-09 13:27:26 +05303911 if (ah->caps.tx_chainmask >
Sujithf1dc5602008-10-29 10:16:30 +05303912 ATH9K_ANTENNA1_CHAINMASK) {
3913 *tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
3914 }
3915 *rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
3916 *antenna_cfgd = true;
3917 break;
3918 case ATH9K_ANT_VARIABLE:
3919 *tx_chainmask = tx_chainmask_cfg;
3920 *rx_chainmask = rx_chainmask_cfg;
3921 *antenna_cfgd = true;
3922 break;
3923 default:
3924 break;
3925 }
3926 } else {
Sujith1cf68732009-08-13 09:34:32 +05303927 ah->config.diversity_control = settings;
Sujithf1dc5602008-10-29 10:16:30 +05303928 }
3929
3930 return true;
3931}
3932
3933/*********************/
3934/* General Operation */
3935/*********************/
3936
Sujithcbe61d82009-02-09 13:27:12 +05303937u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303938{
3939 u32 bits = REG_READ(ah, AR_RX_FILTER);
3940 u32 phybits = REG_READ(ah, AR_PHY_ERR);
3941
3942 if (phybits & AR_PHY_ERR_RADAR)
3943 bits |= ATH9K_RX_FILTER_PHYRADAR;
3944 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
3945 bits |= ATH9K_RX_FILTER_PHYERR;
3946
3947 return bits;
3948}
3949
Sujithcbe61d82009-02-09 13:27:12 +05303950void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05303951{
3952 u32 phybits;
3953
Sujith7ea310b2009-09-03 12:08:43 +05303954 REG_WRITE(ah, AR_RX_FILTER, bits);
3955
Sujithf1dc5602008-10-29 10:16:30 +05303956 phybits = 0;
3957 if (bits & ATH9K_RX_FILTER_PHYRADAR)
3958 phybits |= AR_PHY_ERR_RADAR;
3959 if (bits & ATH9K_RX_FILTER_PHYERR)
3960 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
3961 REG_WRITE(ah, AR_PHY_ERR, phybits);
3962
3963 if (phybits)
3964 REG_WRITE(ah, AR_RXCFG,
3965 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
3966 else
3967 REG_WRITE(ah, AR_RXCFG,
3968 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
3969}
3970
Sujithcbe61d82009-02-09 13:27:12 +05303971bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303972{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05303973 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
3974 return false;
3975
3976 ath9k_hw_init_pll(ah, NULL);
3977 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303978}
3979
Sujithcbe61d82009-02-09 13:27:12 +05303980bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303981{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07003982 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05303983 return false;
3984
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05303985 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
3986 return false;
3987
3988 ath9k_hw_init_pll(ah, NULL);
3989 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303990}
3991
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07003992void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
Sujithf1dc5602008-10-29 10:16:30 +05303993{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003994 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05303995 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08003996 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05303997
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003998 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05303999
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07004000 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004001 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07004002 channel->max_antenna_gain * 2,
4003 channel->max_power * 2,
4004 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004005 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05304006}
4007
Sujithcbe61d82009-02-09 13:27:12 +05304008void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
Sujithf1dc5602008-10-29 10:16:30 +05304009{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07004010 memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
Sujithf1dc5602008-10-29 10:16:30 +05304011}
4012
Sujithcbe61d82009-02-09 13:27:12 +05304013void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304014{
Sujith2660b812009-02-09 13:27:26 +05304015 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05304016}
4017
Sujithcbe61d82009-02-09 13:27:12 +05304018void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05304019{
4020 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
4021 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
4022}
4023
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07004024void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304025{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07004026 struct ath_common *common = ath9k_hw_common(ah);
4027
4028 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
4029 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
4030 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05304031}
4032
Sujithcbe61d82009-02-09 13:27:12 +05304033u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304034{
4035 u64 tsf;
4036
4037 tsf = REG_READ(ah, AR_TSF_U32);
4038 tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
4039
4040 return tsf;
4041}
4042
Sujithcbe61d82009-02-09 13:27:12 +05304043void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004044{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004045 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01004046 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004047}
4048
Sujithcbe61d82009-02-09 13:27:12 +05304049void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304050{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02004051 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
4052 AH_TSF_WRITE_TIMEOUT))
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004053 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
4054 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02004055
Sujithf1dc5602008-10-29 10:16:30 +05304056 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004057}
4058
Sujith54e4cec2009-08-07 09:45:09 +05304059void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004060{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004061 if (setting)
Sujith2660b812009-02-09 13:27:26 +05304062 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004063 else
Sujith2660b812009-02-09 13:27:26 +05304064 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004065}
4066
Sujithcbe61d82009-02-09 13:27:12 +05304067bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004068{
Sujithf1dc5602008-10-29 10:16:30 +05304069 if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004070 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
4071 "bad slot time %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05304072 ah->slottime = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05304073 return false;
4074 } else {
4075 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05304076 ah->slottime = us;
Sujithf1dc5602008-10-29 10:16:30 +05304077 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004078 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004079}
4080
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07004081void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004082{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07004083 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05304084 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004085
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07004086 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05304087 macmode = AR_2040_JOINED_RX_CLEAR;
4088 else
4089 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004090
Sujithf1dc5602008-10-29 10:16:30 +05304091 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004092}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304093
4094/* HW Generic timers configuration */
4095
4096static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
4097{
4098 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4099 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4100 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4101 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4102 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4103 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4104 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4105 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4106 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
4107 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
4108 AR_NDP2_TIMER_MODE, 0x0002},
4109 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
4110 AR_NDP2_TIMER_MODE, 0x0004},
4111 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
4112 AR_NDP2_TIMER_MODE, 0x0008},
4113 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
4114 AR_NDP2_TIMER_MODE, 0x0010},
4115 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
4116 AR_NDP2_TIMER_MODE, 0x0020},
4117 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
4118 AR_NDP2_TIMER_MODE, 0x0040},
4119 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
4120 AR_NDP2_TIMER_MODE, 0x0080}
4121};
4122
4123/* HW generic timer primitives */
4124
4125/* compute and clear index of rightmost 1 */
4126static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
4127{
4128 u32 b;
4129
4130 b = *mask;
4131 b &= (0-b);
4132 *mask &= ~b;
4133 b *= debruijn32;
4134 b >>= 27;
4135
4136 return timer_table->gen_timer_index[b];
4137}
4138
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05304139u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304140{
4141 return REG_READ(ah, AR_TSF_L32);
4142}
4143
4144struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
4145 void (*trigger)(void *),
4146 void (*overflow)(void *),
4147 void *arg,
4148 u8 timer_index)
4149{
4150 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4151 struct ath_gen_timer *timer;
4152
4153 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
4154
4155 if (timer == NULL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004156 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
4157 "Failed to allocate memory"
4158 "for hw timer[%d]\n", timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304159 return NULL;
4160 }
4161
4162 /* allocate a hardware generic timer slot */
4163 timer_table->timers[timer_index] = timer;
4164 timer->index = timer_index;
4165 timer->trigger = trigger;
4166 timer->overflow = overflow;
4167 timer->arg = arg;
4168
4169 return timer;
4170}
4171
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07004172void ath9k_hw_gen_timer_start(struct ath_hw *ah,
4173 struct ath_gen_timer *timer,
4174 u32 timer_next,
4175 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304176{
4177 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4178 u32 tsf;
4179
4180 BUG_ON(!timer_period);
4181
4182 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
4183
4184 tsf = ath9k_hw_gettsf32(ah);
4185
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004186 ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
4187 "curent tsf %x period %x"
4188 "timer_next %x\n", tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304189
4190 /*
4191 * Pull timer_next forward if the current TSF already passed it
4192 * because of software latency
4193 */
4194 if (timer_next < tsf)
4195 timer_next = tsf + timer_period;
4196
4197 /*
4198 * Program generic timer registers
4199 */
4200 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
4201 timer_next);
4202 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
4203 timer_period);
4204 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
4205 gen_tmr_configuration[timer->index].mode_mask);
4206
4207 /* Enable both trigger and thresh interrupt masks */
4208 REG_SET_BIT(ah, AR_IMR_S5,
4209 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
4210 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304211}
4212
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07004213void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304214{
4215 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4216
4217 if ((timer->index < AR_FIRST_NDP_TIMER) ||
4218 (timer->index >= ATH_MAX_GEN_TIMER)) {
4219 return;
4220 }
4221
4222 /* Clear generic timer enable bits. */
4223 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
4224 gen_tmr_configuration[timer->index].mode_mask);
4225
4226 /* Disable both trigger and thresh interrupt masks */
4227 REG_CLR_BIT(ah, AR_IMR_S5,
4228 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
4229 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
4230
4231 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304232}
4233
4234void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
4235{
4236 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4237
4238 /* free the hardware generic timer slot */
4239 timer_table->timers[timer->index] = NULL;
4240 kfree(timer);
4241}
4242
4243/*
4244 * Generic Timer Interrupts handling
4245 */
4246void ath_gen_timer_isr(struct ath_hw *ah)
4247{
4248 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4249 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004250 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304251 u32 trigger_mask, thresh_mask, index;
4252
4253 /* get hardware generic timer interrupt status */
4254 trigger_mask = ah->intr_gen_timer_trigger;
4255 thresh_mask = ah->intr_gen_timer_thresh;
4256 trigger_mask &= timer_table->timer_mask.val;
4257 thresh_mask &= timer_table->timer_mask.val;
4258
4259 trigger_mask &= ~thresh_mask;
4260
4261 while (thresh_mask) {
4262 index = rightmost_index(timer_table, &thresh_mask);
4263 timer = timer_table->timers[index];
4264 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004265 ath_print(common, ATH_DBG_HWTIMER,
4266 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304267 timer->overflow(timer->arg);
4268 }
4269
4270 while (trigger_mask) {
4271 index = rightmost_index(timer_table, &trigger_mask);
4272 timer = timer_table->timers[index];
4273 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004274 ath_print(common, ATH_DBG_HWTIMER,
4275 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304276 timer->trigger(timer->arg);
4277 }
4278}