blob: b99d976011d15396c9b482400125bc80c3e96558 [file] [log] [blame]
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001/*
2 * Copyright 2010 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include "drmP.h"
26
27#include "nouveau_drv.h"
Ben Skeggs02a841d2012-07-04 23:44:54 +100028#include <core/mm.h>
29#include <engine/fifo.h>
Ben Skeggsf589be82012-07-22 11:55:54 +100030#include "nouveau_software.h"
Ben Skeggsb2b09932010-11-24 10:47:15 +100031
32static void nvc0_fifo_isr(struct drm_device *);
33
34struct nvc0_fifo_priv {
Ben Skeggsc420b2d2012-05-01 20:48:08 +100035 struct nouveau_fifo_priv base;
Ben Skeggsb2b09932010-11-24 10:47:15 +100036 struct nouveau_gpuobj *playlist[2];
37 int cur_playlist;
Ben Skeggs9da226f2012-07-13 16:54:45 +100038 struct {
39 struct nouveau_gpuobj *mem;
40 struct nouveau_vma bar;
41 } user;
Ben Skeggsec9c0882010-12-31 12:10:49 +100042 int spoon_nr;
Ben Skeggsb2b09932010-11-24 10:47:15 +100043};
44
45struct nvc0_fifo_chan {
Ben Skeggsc420b2d2012-05-01 20:48:08 +100046 struct nouveau_fifo_chan base;
Ben Skeggsb2b09932010-11-24 10:47:15 +100047};
48
49static void
50nvc0_fifo_playlist_update(struct drm_device *dev)
51{
Ben Skeggsc420b2d2012-05-01 20:48:08 +100052 struct nvc0_fifo_priv *priv = nv_engine(dev, NVOBJ_ENGINE_FIFO);
Ben Skeggsb2b09932010-11-24 10:47:15 +100053 struct nouveau_gpuobj *cur;
54 int i, p;
55
56 cur = priv->playlist[priv->cur_playlist];
57 priv->cur_playlist = !priv->cur_playlist;
58
59 for (i = 0, p = 0; i < 128; i++) {
60 if (!(nv_rd32(dev, 0x3004 + (i * 8)) & 1))
61 continue;
62 nv_wo32(cur, p + 0, i);
63 nv_wo32(cur, p + 4, 0x00000004);
64 p += 8;
65 }
Ben Skeggs3863c9b2012-07-14 19:09:17 +100066 nvimem_flush(dev);
Ben Skeggsb2b09932010-11-24 10:47:15 +100067
Ben Skeggs3863c9b2012-07-14 19:09:17 +100068 nv_wr32(dev, 0x002270, cur->addr >> 12);
Ben Skeggsb2b09932010-11-24 10:47:15 +100069 nv_wr32(dev, 0x002274, 0x01f00000 | (p >> 3));
70 if (!nv_wait(dev, 0x00227c, 0x00100000, 0x00000000))
71 NV_ERROR(dev, "PFIFO - playlist update failed\n");
72}
Ben Skeggs4b223ee2010-08-03 10:00:56 +100073
Ben Skeggsc420b2d2012-05-01 20:48:08 +100074static int
75nvc0_fifo_context_new(struct nouveau_channel *chan, int engine)
Ben Skeggs4b223ee2010-08-03 10:00:56 +100076{
Ben Skeggsb2b09932010-11-24 10:47:15 +100077 struct drm_device *dev = chan->dev;
Ben Skeggsc420b2d2012-05-01 20:48:08 +100078 struct nvc0_fifo_priv *priv = nv_engine(dev, engine);
79 struct nvc0_fifo_chan *fctx;
Ben Skeggs3863c9b2012-07-14 19:09:17 +100080 u64 usermem = priv->user.mem->addr + chan->id * 0x1000;
Ben Skeggs1233bd82011-04-13 13:55:17 +100081 u64 ib_virt = chan->pushbuf_base + chan->dma.ib_base * 4;
Ben Skeggsc420b2d2012-05-01 20:48:08 +100082 int ret, i;
Ben Skeggsb2b09932010-11-24 10:47:15 +100083
Ben Skeggsc420b2d2012-05-01 20:48:08 +100084 fctx = chan->engctx[engine] = kzalloc(sizeof(*fctx), GFP_KERNEL);
85 if (!fctx)
Ben Skeggsb2b09932010-11-24 10:47:15 +100086 return -ENOMEM;
Ben Skeggsb2b09932010-11-24 10:47:15 +100087
88 chan->user = ioremap_wc(pci_resource_start(dev->pdev, 1) +
Ben Skeggs9da226f2012-07-13 16:54:45 +100089 priv->user.bar.offset + (chan->id * 0x1000),
Ben Skeggsb2b09932010-11-24 10:47:15 +100090 PAGE_SIZE);
91 if (!chan->user) {
92 ret = -ENOMEM;
93 goto error;
94 }
95
Ben Skeggsc420b2d2012-05-01 20:48:08 +100096 for (i = 0; i < 0x100; i += 4)
97 nv_wo32(chan->ramin, i, 0x00000000);
Ben Skeggs9da226f2012-07-13 16:54:45 +100098 nv_wo32(chan->ramin, 0x08, lower_32_bits(usermem));
99 nv_wo32(chan->ramin, 0x0c, upper_32_bits(usermem));
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000100 nv_wo32(chan->ramin, 0x10, 0x0000face);
101 nv_wo32(chan->ramin, 0x30, 0xfffff902);
102 nv_wo32(chan->ramin, 0x48, lower_32_bits(ib_virt));
103 nv_wo32(chan->ramin, 0x4c, drm_order(chan->dma.ib_max + 1) << 16 |
Ben Skeggsb2b09932010-11-24 10:47:15 +1000104 upper_32_bits(ib_virt));
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000105 nv_wo32(chan->ramin, 0x54, 0x00000002);
106 nv_wo32(chan->ramin, 0x84, 0x20400000);
107 nv_wo32(chan->ramin, 0x94, 0x30000001);
108 nv_wo32(chan->ramin, 0x9c, 0x00000100);
109 nv_wo32(chan->ramin, 0xa4, 0x1f1f1f1f);
110 nv_wo32(chan->ramin, 0xa8, 0x1f1f1f1f);
111 nv_wo32(chan->ramin, 0xac, 0x0000001f);
112 nv_wo32(chan->ramin, 0xb8, 0xf8000000);
113 nv_wo32(chan->ramin, 0xf8, 0x10003080); /* 0x002310 */
114 nv_wo32(chan->ramin, 0xfc, 0x10000010); /* 0x002350 */
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000115 nvimem_flush(dev);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000116
117 nv_wr32(dev, 0x003000 + (chan->id * 8), 0xc0000000 |
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000118 (chan->ramin->addr >> 12));
Ben Skeggsb2b09932010-11-24 10:47:15 +1000119 nv_wr32(dev, 0x003004 + (chan->id * 8), 0x001f0001);
120 nvc0_fifo_playlist_update(dev);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000121
122error:
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000123 if (ret)
124 priv->base.base.context_del(chan, engine);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000125 return ret;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000126}
127
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000128static void
129nvc0_fifo_context_del(struct nouveau_channel *chan, int engine)
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000130{
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000131 struct nvc0_fifo_chan *fctx = chan->engctx[engine];
Ben Skeggsb2b09932010-11-24 10:47:15 +1000132 struct drm_device *dev = chan->dev;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000133
134 nv_mask(dev, 0x003004 + (chan->id * 8), 0x00000001, 0x00000000);
135 nv_wr32(dev, 0x002634, chan->id);
136 if (!nv_wait(dev, 0x0002634, 0xffffffff, chan->id))
137 NV_WARN(dev, "0x2634 != chid: 0x%08x\n", nv_rd32(dev, 0x2634));
Ben Skeggsb2b09932010-11-24 10:47:15 +1000138 nvc0_fifo_playlist_update(dev);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000139 nv_wr32(dev, 0x003000 + (chan->id * 8), 0x00000000);
140
141 if (chan->user) {
142 iounmap(chan->user);
143 chan->user = NULL;
144 }
145
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000146 chan->engctx[engine] = NULL;
147 kfree(fctx);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000148}
149
150static int
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000151nvc0_fifo_init(struct drm_device *dev, int engine)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000152{
153 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000154 struct nvc0_fifo_priv *priv = nv_engine(dev, engine);
Ben Skeggs0638df42011-04-12 19:38:06 +1000155 struct nouveau_channel *chan;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000156 int i;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000157
158 /* reset PFIFO, enable all available PSUBFIFO areas */
159 nv_mask(dev, 0x000200, 0x00000100, 0x00000000);
160 nv_mask(dev, 0x000200, 0x00000100, 0x00000100);
161 nv_wr32(dev, 0x000204, 0xffffffff);
162 nv_wr32(dev, 0x002204, 0xffffffff);
163
Ben Skeggsec9c0882010-12-31 12:10:49 +1000164 priv->spoon_nr = hweight32(nv_rd32(dev, 0x002204));
165 NV_DEBUG(dev, "PFIFO: %d subfifo(s)\n", priv->spoon_nr);
166
Ben Skeggsb2b09932010-11-24 10:47:15 +1000167 /* assign engines to subfifos */
Ben Skeggsec9c0882010-12-31 12:10:49 +1000168 if (priv->spoon_nr >= 3) {
169 nv_wr32(dev, 0x002208, ~(1 << 0)); /* PGRAPH */
170 nv_wr32(dev, 0x00220c, ~(1 << 1)); /* PVP */
171 nv_wr32(dev, 0x002210, ~(1 << 1)); /* PPP */
172 nv_wr32(dev, 0x002214, ~(1 << 1)); /* PBSP */
173 nv_wr32(dev, 0x002218, ~(1 << 2)); /* PCE0 */
174 nv_wr32(dev, 0x00221c, ~(1 << 1)); /* PCE1 */
175 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000176
177 /* PSUBFIFO[n] */
Ben Skeggs3dcbb022011-08-25 15:53:57 +1000178 for (i = 0; i < priv->spoon_nr; i++) {
Ben Skeggsb2b09932010-11-24 10:47:15 +1000179 nv_mask(dev, 0x04013c + (i * 0x2000), 0x10000100, 0x00000000);
180 nv_wr32(dev, 0x040108 + (i * 0x2000), 0xffffffff); /* INTR */
181 nv_wr32(dev, 0x04010c + (i * 0x2000), 0xfffffeff); /* INTR_EN */
182 }
183
184 nv_mask(dev, 0x002200, 0x00000001, 0x00000001);
Ben Skeggs9da226f2012-07-13 16:54:45 +1000185 nv_wr32(dev, 0x002254, 0x10000000 | priv->user.bar.offset >> 12);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000186
187 nv_wr32(dev, 0x002a00, 0xffffffff); /* clears PFIFO.INTR bit 30 */
188 nv_wr32(dev, 0x002100, 0xffffffff);
189 nv_wr32(dev, 0x002140, 0xbfffffff);
Ben Skeggs0638df42011-04-12 19:38:06 +1000190
191 /* restore PFIFO context table */
192 for (i = 0; i < 128; i++) {
193 chan = dev_priv->channels.ptr[i];
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000194 if (!chan || !chan->engctx[engine])
Ben Skeggs0638df42011-04-12 19:38:06 +1000195 continue;
196
197 nv_wr32(dev, 0x003000 + (i * 8), 0xc0000000 |
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000198 (chan->ramin->addr >> 12));
Ben Skeggs0638df42011-04-12 19:38:06 +1000199 nv_wr32(dev, 0x003004 + (i * 8), 0x001f0001);
200 }
201 nvc0_fifo_playlist_update(dev);
202
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000203 return 0;
204}
205
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000206static int
207nvc0_fifo_fini(struct drm_device *dev, int engine, bool suspend)
208{
209 int i;
210
211 for (i = 0; i < 128; i++) {
212 if (!(nv_rd32(dev, 0x003004 + (i * 8)) & 1))
213 continue;
214
215 nv_mask(dev, 0x003004 + (i * 8), 0x00000001, 0x00000000);
216 nv_wr32(dev, 0x002634, i);
217 if (!nv_wait(dev, 0x002634, 0xffffffff, i)) {
218 NV_INFO(dev, "PFIFO: kick ch %d failed: 0x%08x\n",
219 i, nv_rd32(dev, 0x002634));
220 return -EBUSY;
221 }
222 }
223
224 nv_wr32(dev, 0x002140, 0x00000000);
225 return 0;
226}
227
228
Ben Skeggsb2b09932010-11-24 10:47:15 +1000229struct nouveau_enum nvc0_fifo_fault_unit[] = {
Ben Skeggs7a313472011-03-29 00:52:59 +1000230 { 0x00, "PGRAPH" },
231 { 0x03, "PEEPHOLE" },
232 { 0x04, "BAR1" },
233 { 0x05, "BAR3" },
234 { 0x07, "PFIFO" },
235 { 0x10, "PBSP" },
236 { 0x11, "PPPP" },
237 { 0x13, "PCOUNTER" },
238 { 0x14, "PVP" },
239 { 0x15, "PCOPY0" },
240 { 0x16, "PCOPY1" },
241 { 0x17, "PDAEMON" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000242 {}
243};
244
245struct nouveau_enum nvc0_fifo_fault_reason[] = {
Ben Skeggse2966632011-03-29 08:57:34 +1000246 { 0x00, "PT_NOT_PRESENT" },
247 { 0x01, "PT_TOO_SHORT" },
248 { 0x02, "PAGE_NOT_PRESENT" },
249 { 0x03, "VM_LIMIT_EXCEEDED" },
250 { 0x04, "NO_CHANNEL" },
251 { 0x05, "PAGE_SYSTEM_ONLY" },
252 { 0x06, "PAGE_READ_ONLY" },
253 { 0x0a, "COMPRESSED_SYSRAM" },
254 { 0x0c, "INVALID_STORAGE_TYPE" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000255 {}
256};
257
Ben Skeggs7795bee2011-03-29 09:28:24 +1000258struct nouveau_enum nvc0_fifo_fault_hubclient[] = {
259 { 0x01, "PCOPY0" },
260 { 0x02, "PCOPY1" },
261 { 0x04, "DISPATCH" },
262 { 0x05, "CTXCTL" },
263 { 0x06, "PFIFO" },
264 { 0x07, "BAR_READ" },
265 { 0x08, "BAR_WRITE" },
266 { 0x0b, "PVP" },
267 { 0x0c, "PPPP" },
268 { 0x0d, "PBSP" },
269 { 0x11, "PCOUNTER" },
270 { 0x12, "PDAEMON" },
271 { 0x14, "CCACHE" },
272 { 0x15, "CCACHE_POST" },
273 {}
274};
275
276struct nouveau_enum nvc0_fifo_fault_gpcclient[] = {
277 { 0x01, "TEX" },
278 { 0x0c, "ESETUP" },
279 { 0x0e, "CTXCTL" },
280 { 0x0f, "PROP" },
281 {}
282};
283
Ben Skeggsb2b09932010-11-24 10:47:15 +1000284struct nouveau_bitfield nvc0_fifo_subfifo_intr[] = {
285/* { 0x00008000, "" } seen with null ib push */
286 { 0x00200000, "ILLEGAL_MTHD" },
287 { 0x00800000, "EMPTY_SUBC" },
288 {}
289};
290
291static void
292nvc0_fifo_isr_vm_fault(struct drm_device *dev, int unit)
293{
294 u32 inst = nv_rd32(dev, 0x2800 + (unit * 0x10));
295 u32 valo = nv_rd32(dev, 0x2804 + (unit * 0x10));
296 u32 vahi = nv_rd32(dev, 0x2808 + (unit * 0x10));
297 u32 stat = nv_rd32(dev, 0x280c + (unit * 0x10));
Ben Skeggs7795bee2011-03-29 09:28:24 +1000298 u32 client = (stat & 0x00001f00) >> 8;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000299
300 NV_INFO(dev, "PFIFO: %s fault at 0x%010llx [",
301 (stat & 0x00000080) ? "write" : "read", (u64)vahi << 32 | valo);
302 nouveau_enum_print(nvc0_fifo_fault_reason, stat & 0x0000000f);
303 printk("] from ");
304 nouveau_enum_print(nvc0_fifo_fault_unit, unit);
Ben Skeggs7795bee2011-03-29 09:28:24 +1000305 if (stat & 0x00000040) {
306 printk("/");
307 nouveau_enum_print(nvc0_fifo_fault_hubclient, client);
308 } else {
309 printk("/GPC%d/", (stat & 0x1f000000) >> 24);
310 nouveau_enum_print(nvc0_fifo_fault_gpcclient, client);
311 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000312 printk(" on channel 0x%010llx\n", (u64)inst << 12);
313}
314
Ben Skeggsd5316e22012-03-21 13:53:49 +1000315static int
316nvc0_fifo_page_flip(struct drm_device *dev, u32 chid)
317{
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000318 struct nvc0_fifo_priv *priv = nv_engine(dev, NVOBJ_ENGINE_FIFO);
Ben Skeggsd5316e22012-03-21 13:53:49 +1000319 struct drm_nouveau_private *dev_priv = dev->dev_private;
320 struct nouveau_channel *chan = NULL;
321 unsigned long flags;
322 int ret = -EINVAL;
323
324 spin_lock_irqsave(&dev_priv->channels.lock, flags);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000325 if (likely(chid >= 0 && chid < priv->base.channels)) {
Ben Skeggsd5316e22012-03-21 13:53:49 +1000326 chan = dev_priv->channels.ptr[chid];
Ben Skeggsf589be82012-07-22 11:55:54 +1000327 if (likely(chan)) {
328 struct nouveau_software_chan *swch =
329 chan->engctx[NVOBJ_ENGINE_SW];
330 ret = swch->flip(swch->flip_data);
331 }
Ben Skeggsd5316e22012-03-21 13:53:49 +1000332 }
333 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
334 return ret;
335}
336
Ben Skeggsb2b09932010-11-24 10:47:15 +1000337static void
338nvc0_fifo_isr_subfifo_intr(struct drm_device *dev, int unit)
339{
340 u32 stat = nv_rd32(dev, 0x040108 + (unit * 0x2000));
341 u32 addr = nv_rd32(dev, 0x0400c0 + (unit * 0x2000));
342 u32 data = nv_rd32(dev, 0x0400c4 + (unit * 0x2000));
343 u32 chid = nv_rd32(dev, 0x040120 + (unit * 0x2000)) & 0x7f;
344 u32 subc = (addr & 0x00070000);
345 u32 mthd = (addr & 0x00003ffc);
Ben Skeggsd5316e22012-03-21 13:53:49 +1000346 u32 show = stat;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000347
Ben Skeggsd5316e22012-03-21 13:53:49 +1000348 if (stat & 0x00200000) {
349 if (mthd == 0x0054) {
350 if (!nvc0_fifo_page_flip(dev, chid))
351 show &= ~0x00200000;
352 }
353 }
354
355 if (show) {
356 NV_INFO(dev, "PFIFO%d:", unit);
357 nouveau_bitfield_print(nvc0_fifo_subfifo_intr, show);
358 NV_INFO(dev, "PFIFO%d: ch %d subc %d mthd 0x%04x data 0x%08x\n",
359 unit, chid, subc, mthd, data);
360 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000361
362 nv_wr32(dev, 0x0400c0 + (unit * 0x2000), 0x80600008);
363 nv_wr32(dev, 0x040108 + (unit * 0x2000), stat);
364}
365
366static void
367nvc0_fifo_isr(struct drm_device *dev)
368{
Ben Skeggs833dd822012-09-27 09:13:43 +1000369 u32 mask = nv_rd32(dev, 0x002140);
370 u32 stat = nv_rd32(dev, 0x002100) & mask;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000371
Ben Skeggscc8cd642011-01-28 13:42:16 +1000372 if (stat & 0x00000100) {
373 NV_INFO(dev, "PFIFO: unknown status 0x00000100\n");
374 nv_wr32(dev, 0x002100, 0x00000100);
375 stat &= ~0x00000100;
376 }
377
Ben Skeggsb2b09932010-11-24 10:47:15 +1000378 if (stat & 0x10000000) {
379 u32 units = nv_rd32(dev, 0x00259c);
380 u32 u = units;
381
382 while (u) {
383 int i = ffs(u) - 1;
384 nvc0_fifo_isr_vm_fault(dev, i);
385 u &= ~(1 << i);
386 }
387
388 nv_wr32(dev, 0x00259c, units);
389 stat &= ~0x10000000;
390 }
391
392 if (stat & 0x20000000) {
393 u32 units = nv_rd32(dev, 0x0025a0);
394 u32 u = units;
395
396 while (u) {
397 int i = ffs(u) - 1;
398 nvc0_fifo_isr_subfifo_intr(dev, i);
399 u &= ~(1 << i);
400 }
401
402 nv_wr32(dev, 0x0025a0, units);
403 stat &= ~0x20000000;
404 }
405
Ben Skeggscc8cd642011-01-28 13:42:16 +1000406 if (stat & 0x40000000) {
407 NV_INFO(dev, "PFIFO: unknown status 0x40000000\n");
408 nv_mask(dev, 0x002a00, 0x00000000, 0x00000000);
409 stat &= ~0x40000000;
410 }
411
Ben Skeggsb2b09932010-11-24 10:47:15 +1000412 if (stat) {
413 NV_INFO(dev, "PFIFO: unhandled status 0x%08x\n", stat);
414 nv_wr32(dev, 0x002100, stat);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000415 nv_wr32(dev, 0x002140, 0);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000416 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000417}
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000418
419static void
420nvc0_fifo_destroy(struct drm_device *dev, int engine)
421{
422 struct nvc0_fifo_priv *priv = nv_engine(dev, NVOBJ_ENGINE_FIFO);
423 struct drm_nouveau_private *dev_priv = dev->dev_private;
424
Ben Skeggs18c9b952012-07-13 17:05:35 +1000425 nouveau_gpuobj_unmap(&priv->user.bar);
Ben Skeggs9da226f2012-07-13 16:54:45 +1000426 nouveau_gpuobj_ref(NULL, &priv->user.mem);
427
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000428 nouveau_gpuobj_ref(NULL, &priv->playlist[1]);
429 nouveau_gpuobj_ref(NULL, &priv->playlist[0]);
430
431 dev_priv->eng[engine] = NULL;
432 kfree(priv);
433}
434
435int
436nvc0_fifo_create(struct drm_device *dev)
437{
438 struct drm_nouveau_private *dev_priv = dev->dev_private;
439 struct nvc0_fifo_priv *priv;
440 int ret;
441
442 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
443 if (!priv)
444 return -ENOMEM;
445
446 priv->base.base.destroy = nvc0_fifo_destroy;
447 priv->base.base.init = nvc0_fifo_init;
448 priv->base.base.fini = nvc0_fifo_fini;
449 priv->base.base.context_new = nvc0_fifo_context_new;
450 priv->base.base.context_del = nvc0_fifo_context_del;
451 priv->base.channels = 128;
452 dev_priv->eng[NVOBJ_ENGINE_FIFO] = &priv->base.base;
453
454 ret = nouveau_gpuobj_new(dev, NULL, 4096, 4096, 0, &priv->playlist[0]);
455 if (ret)
456 goto error;
457
458 ret = nouveau_gpuobj_new(dev, NULL, 4096, 4096, 0, &priv->playlist[1]);
459 if (ret)
460 goto error;
461
Ben Skeggs9da226f2012-07-13 16:54:45 +1000462 ret = nouveau_gpuobj_new(dev, NULL, priv->base.channels * 4096, 0x1000,
463 NVOBJ_FLAG_ZERO_ALLOC, &priv->user.mem);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000464 if (ret)
465 goto error;
466
Ben Skeggs18c9b952012-07-13 17:05:35 +1000467 ret = nouveau_gpuobj_map_bar(priv->user.mem, NV_MEM_ACCESS_RW,
468 &priv->user.bar);
Ben Skeggs9da226f2012-07-13 16:54:45 +1000469 if (ret)
470 goto error;
471
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000472 nouveau_irq_register(dev, 8, nvc0_fifo_isr);
473error:
474 if (ret)
475 priv->base.base.destroy(dev, NVOBJ_ENGINE_FIFO);
476 return ret;
477}