blob: 5c531e8f9f6faed24276cc6405d4deebfd0e3509 [file] [log] [blame]
Arnd Bergmannfef1c772005-06-23 09:43:37 +10001/*
Arnd Bergmannf3f66f52005-10-31 20:08:37 -05002 * linux/arch/powerpc/platforms/cell/cell_setup.c
Arnd Bergmannfef1c772005-06-23 09:43:37 +10003 *
4 * Copyright (C) 1995 Linus Torvalds
5 * Adapted from 'alpha' version by Gary Thomas
6 * Modified by Cort Dougan (cort@cs.nmt.edu)
7 * Modified by PPC64 Team, IBM Corp
Arnd Bergmannf3f66f52005-10-31 20:08:37 -05008 * Modified by Cell Team, IBM Deutschland Entwicklung GmbH
Arnd Bergmannfef1c772005-06-23 09:43:37 +10009 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 */
15#undef DEBUG
16
Arnd Bergmannfef1c772005-06-23 09:43:37 +100017#include <linux/sched.h>
18#include <linux/kernel.h>
19#include <linux/mm.h>
20#include <linux/stddef.h>
21#include <linux/unistd.h>
22#include <linux/slab.h>
23#include <linux/user.h>
24#include <linux/reboot.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/irq.h>
28#include <linux/seq_file.h>
29#include <linux/root_dev.h>
30#include <linux/console.h>
Joel H Schoppbed120c2006-05-01 12:16:11 -070031#include <linux/mutex.h>
32#include <linux/memory_hotplug.h>
Jon Loeligerd8caf742007-11-13 11:10:58 -060033#include <linux/of_platform.h>
Arnd Bergmannfef1c772005-06-23 09:43:37 +100034
35#include <asm/mmu.h>
36#include <asm/processor.h>
37#include <asm/io.h>
Michael Ellerman3d1229d2005-11-14 23:35:00 +110038#include <asm/kexec.h>
Arnd Bergmannfef1c772005-06-23 09:43:37 +100039#include <asm/pgtable.h>
40#include <asm/prom.h>
41#include <asm/rtas.h>
42#include <asm/pci-bridge.h>
43#include <asm/iommu.h>
44#include <asm/dma.h>
45#include <asm/machdep.h>
46#include <asm/time.h>
47#include <asm/nvram.h>
48#include <asm/cputable.h>
Stephen Rothwelld3878992005-09-28 02:50:25 +100049#include <asm/ppc-pci.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100050#include <asm/irq.h>
Joel H Schoppbed120c2006-05-01 12:16:11 -070051#include <asm/spu.h>
Geoff Levand540270d2006-06-19 20:33:29 +020052#include <asm/spu_priv1.h>
Dave Jones609c9992006-06-29 16:52:53 -040053#include <asm/udbg.h>
Benjamin Herrenschmidt21fb5a12006-11-11 17:24:58 +110054#include <asm/mpic.h>
Benjamin Herrenschmidteef686a02007-10-04 15:40:42 +100055#include <asm/cell-regs.h>
Arnd Bergmannfef1c772005-06-23 09:43:37 +100056
Arnd Bergmannf3f66f52005-10-31 20:08:37 -050057#include "interrupt.h"
Arnd Bergmannc902be72006-01-04 19:55:53 +000058#include "pervasive.h"
Benjamin Herrenschmidtacf7d762006-06-19 20:33:16 +020059#include "ras.h"
Arnd Bergmannfef1c772005-06-23 09:43:37 +100060
61#ifdef DEBUG
62#define DBG(fmt...) udbg_printf(fmt)
63#else
64#define DBG(fmt...)
65#endif
66
Arnd Bergmann8fce10a2006-01-11 23:07:11 +000067static void cell_show_cpuinfo(struct seq_file *m)
Arnd Bergmannfef1c772005-06-23 09:43:37 +100068{
69 struct device_node *root;
70 const char *model = "";
71
72 root = of_find_node_by_path("/");
73 if (root)
Stephen Rothwelle2eb6392007-04-03 22:26:41 +100074 model = of_get_property(root, "model", NULL);
Arnd Bergmannf3f66f52005-10-31 20:08:37 -050075 seq_printf(m, "machine\t\t: CHRP %s\n", model);
Arnd Bergmannfef1c772005-06-23 09:43:37 +100076 of_node_put(root);
77}
78
Arnd Bergmannf3f66f52005-10-31 20:08:37 -050079static void cell_progress(char *s, unsigned short hex)
Arnd Bergmannfef1c772005-06-23 09:43:37 +100080{
81 printk("*** %04x : %s\n", hex, s ? s : "");
82}
83
Michael Ellermanebf3a652008-03-19 17:10:55 +110084static void cell_fixup_pcie_rootcomplex(struct pci_dev *dev)
85{
86 struct pci_controller *hose;
87 const char *s;
88 int i;
89
90 if (!machine_is(cell))
91 return;
92
93 /* We're searching for a direct child of the PHB */
94 if (dev->bus->self != NULL || dev->devfn != 0)
95 return;
96
97 hose = pci_bus_to_host(dev->bus);
98 if (hose == NULL)
99 return;
100
101 /* Only on PCIE */
102 if (!of_device_is_compatible(hose->dn, "pciex"))
103 return;
104
105 /* And only on axon */
106 s = of_get_property(hose->dn, "model", NULL);
107 if (!s || strcmp(s, "Axon") != 0)
108 return;
109
110 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
111 dev->resource[i].start = dev->resource[i].end = 0;
112 dev->resource[i].flags = 0;
113 }
114
115 printk(KERN_DEBUG "PCI: Hiding resources on Axon PCIE RC %s\n",
116 pci_name(dev));
117}
118DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, cell_fixup_pcie_rootcomplex);
119
Benjamin Herrenschmidt96289b02006-11-11 17:25:00 +1100120static int __init cell_publish_devices(void)
121{
Benjamin Herrenschmidtd767efe2007-10-04 15:40:43 +1000122 int node;
123
Benjamin Herrenschmidt86810872006-11-11 17:25:04 +1100124 /* Publish OF platform devices for southbridge IOs */
125 of_platform_bus_probe(NULL, NULL, NULL);
126
Benjamin Herrenschmidtd767efe2007-10-04 15:40:43 +1000127 /* There is no device for the MIC memory controller, thus we create
128 * a platform device for it to attach the EDAC driver to.
129 */
130 for_each_online_node(node) {
131 if (cbe_get_cpu_mic_tm_regs(cbe_node_to_cpu(node)) == NULL)
132 continue;
133 platform_device_register_simple("cbe-mic", node, NULL, 0);
134 }
Benjamin Herrenschmidt96289b02006-11-11 17:25:00 +1100135 return 0;
136}
Michael Ellermanbb125fb2008-01-25 16:59:12 +1100137machine_subsys_initcall(cell, cell_publish_devices);
Benjamin Herrenschmidt96289b02006-11-11 17:25:00 +1100138
Benjamin Herrenschmidt21fb5a12006-11-11 17:24:58 +1100139static void cell_mpic_cascade(unsigned int irq, struct irq_desc *desc)
140{
141 struct mpic *mpic = desc->handler_data;
142 unsigned int virq;
143
144 virq = mpic_get_one_irq(mpic);
145 if (virq != NO_IRQ)
146 generic_handle_irq(virq);
147 desc->chip->eoi(irq);
148}
149
150static void __init mpic_init_IRQ(void)
151{
152 struct device_node *dn;
153 struct mpic *mpic;
154 unsigned int virq;
155
156 for (dn = NULL;
157 (dn = of_find_node_by_name(dn, "interrupt-controller"));) {
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000158 if (!of_device_is_compatible(dn, "CBEA,platform-open-pic"))
Benjamin Herrenschmidt21fb5a12006-11-11 17:24:58 +1100159 continue;
160
161 /* The MPIC driver will get everything it needs from the
162 * device-tree, just pass 0 to all arguments
163 */
164 mpic = mpic_alloc(dn, 0, 0, 0, 0, " MPIC ");
165 if (mpic == NULL)
166 continue;
167 mpic_init(mpic);
168
169 virq = irq_of_parse_and_map(dn, 0);
170 if (virq == NO_IRQ)
171 continue;
172
173 printk(KERN_INFO "%s : hooking up to IRQ %d\n",
174 dn->full_name, virq);
175 set_irq_data(virq, mpic);
176 set_irq_chained_handler(virq, cell_mpic_cascade);
177 }
178}
179
180
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000181static void __init cell_init_irq(void)
182{
183 iic_init_IRQ();
184 spider_init_IRQ();
Benjamin Herrenschmidt21fb5a12006-11-11 17:24:58 +1100185 mpic_init_IRQ();
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000186}
187
Jens Osterkampf3c1ed92008-02-28 11:27:31 +0100188static void __init cell_set_dabrx(void)
189{
190 mtspr(SPRN_DABRX, DABRX_KERNEL | DABRX_USER);
191}
192
Arnd Bergmannf3f66f52005-10-31 20:08:37 -0500193static void __init cell_setup_arch(void)
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000194{
Geoff Levand540270d2006-06-19 20:33:29 +0200195#ifdef CONFIG_SPU_BASE
Geoff Levande28b0032006-11-23 00:46:49 +0100196 spu_priv1_ops = &spu_priv1_mmio_ops;
197 spu_management_ops = &spu_management_of_ops;
Geoff Levand540270d2006-06-19 20:33:29 +0200198#endif
Arnd Bergmanncebf5892005-06-23 09:43:43 +1000199
Benjamin Herrenschmidtacf7d762006-06-19 20:33:16 +0200200 cbe_regs_init();
201
Jens Osterkampf3c1ed92008-02-28 11:27:31 +0100202 cell_set_dabrx();
203
Benjamin Herrenschmidtacf7d762006-06-19 20:33:16 +0200204#ifdef CONFIG_CBE_RAS
205 cbe_ras_init();
206#endif
207
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000208#ifdef CONFIG_SMP
Arnd Bergmannf3f66f52005-10-31 20:08:37 -0500209 smp_init_cell();
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000210#endif
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000211 /* init to some ~sane value until calibrate_delay() runs */
212 loops_per_jiffy = 50000000;
213
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000214 /* Find and initialize PCI host bridges */
215 init_pci_config_tokens();
216 find_and_init_phbs();
Benjamin Herrenschmidtacf7d762006-06-19 20:33:16 +0200217 cbe_pervasive_init();
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000218#ifdef CONFIG_DUMMY_CONSOLE
219 conswitchp = &dummy_con;
220#endif
221
Arnd Bergmannf3f66f52005-10-31 20:08:37 -0500222 mmio_nvram_init();
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000223}
224
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100225static int __init cell_probe(void)
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000226{
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100227 unsigned long root = of_get_flat_dt_root();
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000228
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000229 if (!of_flat_dt_is_compatible(root, "IBM,CBEA") &&
230 !of_flat_dt_is_compatible(root, "IBM,CPBW-1.0"))
231 return 0;
Arnd Bergmann133dda12006-06-07 12:04:18 +1000232
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000233 hpte_init_native();
234
235 return 1;
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000236}
237
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100238define_machine(cell) {
239 .name = "Cell",
Arnd Bergmannf3f66f52005-10-31 20:08:37 -0500240 .probe = cell_probe,
241 .setup_arch = cell_setup_arch,
Arnd Bergmannf3f66f52005-10-31 20:08:37 -0500242 .show_cpuinfo = cell_show_cpuinfo,
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000243 .restart = rtas_restart,
244 .power_off = rtas_power_off,
245 .halt = rtas_halt,
246 .get_boot_time = rtas_get_boot_time,
247 .get_rtc_time = rtas_get_rtc_time,
248 .set_rtc_time = rtas_set_rtc_time,
249 .calibrate_decr = generic_calibrate_decr,
Arnd Bergmannf3f66f52005-10-31 20:08:37 -0500250 .progress = cell_progress,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000251 .init_IRQ = cell_init_irq,
Benjamin Herrenschmidt4c9d2802006-11-11 17:25:08 +1100252 .pci_setup_phb = rtas_setup_phb,
Michael Ellerman3d1229d2005-11-14 23:35:00 +1100253#ifdef CONFIG_KEXEC
254 .machine_kexec = default_machine_kexec,
255 .machine_kexec_prepare = default_machine_kexec_prepare,
Michael Ellermancc532912005-12-04 18:39:43 +1100256 .machine_crash_shutdown = default_machine_crash_shutdown,
Michael Ellerman3d1229d2005-11-14 23:35:00 +1100257#endif
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000258};