blob: 9b8dc5d0d85546e70aa978dc4381fea752f07812 [file] [log] [blame]
Robert Love04896a72009-06-22 18:43:11 +01001/*
2 * drivers/serial/msm_serial.h
3 *
4 * Copyright (C) 2007 Google, Inc.
5 * Author: Robert Love <rlove@google.com>
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08006 * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
Robert Love04896a72009-06-22 18:43:11 +01007 *
8 * This software is licensed under the terms of the GNU General Public
9 * License version 2, as published by the Free Software Foundation, and
10 * may be copied, distributed, and modified under those terms.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
18#ifndef __DRIVERS_SERIAL_MSM_SERIAL_H
19#define __DRIVERS_SERIAL_MSM_SERIAL_H
20
21#define UART_MR1 0x0000
22
23#define UART_MR1_AUTO_RFR_LEVEL0 0x3F
24#define UART_MR1_AUTO_RFR_LEVEL1 0x3FF00
25#define UART_MR1_RX_RDY_CTL (1 << 7)
26#define UART_MR1_CTS_CTL (1 << 6)
27
28#define UART_MR2 0x0004
29#define UART_MR2_ERROR_MODE (1 << 6)
30#define UART_MR2_BITS_PER_CHAR 0x30
31#define UART_MR2_BITS_PER_CHAR_5 (0x0 << 4)
32#define UART_MR2_BITS_PER_CHAR_6 (0x1 << 4)
33#define UART_MR2_BITS_PER_CHAR_7 (0x2 << 4)
34#define UART_MR2_BITS_PER_CHAR_8 (0x3 << 4)
35#define UART_MR2_STOP_BIT_LEN_ONE (0x1 << 2)
36#define UART_MR2_STOP_BIT_LEN_TWO (0x3 << 2)
37#define UART_MR2_PARITY_MODE_NONE 0x0
38#define UART_MR2_PARITY_MODE_ODD 0x1
39#define UART_MR2_PARITY_MODE_EVEN 0x2
40#define UART_MR2_PARITY_MODE_SPACE 0x3
41#define UART_MR2_PARITY_MODE 0x3
42
43#define UART_CSR 0x0008
44#define UART_CSR_115200 0xFF
45#define UART_CSR_57600 0xEE
46#define UART_CSR_38400 0xDD
47#define UART_CSR_28800 0xCC
48#define UART_CSR_19200 0xBB
49#define UART_CSR_14400 0xAA
50#define UART_CSR_9600 0x99
51#define UART_CSR_4800 0x77
52#define UART_CSR_2400 0x55
53#define UART_CSR_1200 0x44
54#define UART_CSR_600 0x33
55#define UART_CSR_300 0x22
56
57#define UART_TF 0x000C
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -080058#define UARTDM_TF 0x0070
Robert Love04896a72009-06-22 18:43:11 +010059
60#define UART_CR 0x0010
61#define UART_CR_CMD_NULL (0 << 4)
62#define UART_CR_CMD_RESET_RX (1 << 4)
63#define UART_CR_CMD_RESET_TX (2 << 4)
64#define UART_CR_CMD_RESET_ERR (3 << 4)
65#define UART_CR_CMD_RESET_BREAK_INT (4 << 4)
66#define UART_CR_CMD_START_BREAK (5 << 4)
67#define UART_CR_CMD_STOP_BREAK (6 << 4)
68#define UART_CR_CMD_RESET_CTS (7 << 4)
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -080069#define UART_CR_CMD_RESET_STALE_INT (8 << 4)
Robert Love04896a72009-06-22 18:43:11 +010070#define UART_CR_CMD_PACKET_MODE (9 << 4)
71#define UART_CR_CMD_MODE_RESET (12 << 4)
72#define UART_CR_CMD_SET_RFR (13 << 4)
73#define UART_CR_CMD_RESET_RFR (14 << 4)
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -080074#define UART_CR_CMD_PROTECTION_EN (16 << 4)
75#define UART_CR_CMD_STALE_EVENT_ENABLE (80 << 4)
Robert Love04896a72009-06-22 18:43:11 +010076#define UART_CR_TX_DISABLE (1 << 3)
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -080077#define UART_CR_TX_ENABLE (1 << 2)
78#define UART_CR_RX_DISABLE (1 << 1)
79#define UART_CR_RX_ENABLE (1 << 0)
Robert Love04896a72009-06-22 18:43:11 +010080
81#define UART_IMR 0x0014
82#define UART_IMR_TXLEV (1 << 0)
83#define UART_IMR_RXSTALE (1 << 3)
84#define UART_IMR_RXLEV (1 << 4)
85#define UART_IMR_DELTA_CTS (1 << 5)
86#define UART_IMR_CURRENT_CTS (1 << 6)
87
88#define UART_IPR_RXSTALE_LAST 0x20
89#define UART_IPR_STALE_LSB 0x1F
90#define UART_IPR_STALE_TIMEOUT_MSB 0x3FF80
91
92#define UART_IPR 0x0018
93#define UART_TFWR 0x001C
94#define UART_RFWR 0x0020
95#define UART_HCR 0x0024
96
97#define UART_MREG 0x0028
98#define UART_NREG 0x002C
99#define UART_DREG 0x0030
100#define UART_MNDREG 0x0034
101#define UART_IRDA 0x0038
102#define UART_MISR_MODE 0x0040
103#define UART_MISR_RESET 0x0044
104#define UART_MISR_EXPORT 0x0048
105#define UART_MISR_VAL 0x004C
106#define UART_TEST_CTRL 0x0050
107
108#define UART_SR 0x0008
109#define UART_SR_HUNT_CHAR (1 << 7)
110#define UART_SR_RX_BREAK (1 << 6)
111#define UART_SR_PAR_FRAME_ERR (1 << 5)
112#define UART_SR_OVERRUN (1 << 4)
113#define UART_SR_TX_EMPTY (1 << 3)
114#define UART_SR_TX_READY (1 << 2)
115#define UART_SR_RX_FULL (1 << 1)
116#define UART_SR_RX_READY (1 << 0)
117
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800118#define UART_RF 0x000C
119#define UARTDM_RF 0x0070
120#define UART_MISR 0x0010
121#define UART_ISR 0x0014
122#define UART_ISR_TX_READY (1 << 7)
123
124#define GSBI_CONTROL 0x0
125#define GSBI_PROTOCOL_CODE 0x30
126#define GSBI_PROTOCOL_UART 0x40
127#define GSBI_PROTOCOL_IDLE 0x0
128
129#define UARTDM_DMRX 0x34
130#define UARTDM_NCF_TX 0x40
131#define UARTDM_RX_TOTAL_SNAP 0x38
Robert Love04896a72009-06-22 18:43:11 +0100132
Abhijeet Dharmapurikar18c79d72010-05-20 15:20:23 -0700133#define UART_TO_MSM(uart_port) ((struct msm_port *) uart_port)
134
135static inline
136void msm_write(struct uart_port *port, unsigned int val, unsigned int off)
137{
138 __raw_writel(val, port->membase + off);
139}
140
141static inline
142unsigned int msm_read(struct uart_port *port, unsigned int off)
143{
144 return __raw_readl(port->membase + off);
145}
146
147/*
148 * Setup the MND registers to use the TCXO clock.
149 */
150static inline void msm_serial_set_mnd_regs_tcxo(struct uart_port *port)
151{
152 msm_write(port, 0x06, UART_MREG);
153 msm_write(port, 0xF1, UART_NREG);
154 msm_write(port, 0x0F, UART_DREG);
155 msm_write(port, 0x1A, UART_MNDREG);
156}
157
158/*
159 * Setup the MND registers to use the TCXO clock divided by 4.
160 */
161static inline void msm_serial_set_mnd_regs_tcxoby4(struct uart_port *port)
162{
163 msm_write(port, 0x18, UART_MREG);
164 msm_write(port, 0xF6, UART_NREG);
165 msm_write(port, 0x0F, UART_DREG);
166 msm_write(port, 0x0A, UART_MNDREG);
167}
168
169static inline
170void msm_serial_set_mnd_regs_from_uartclk(struct uart_port *port)
171{
172 if (port->uartclk == 19200000)
173 msm_serial_set_mnd_regs_tcxo(port);
174 else
175 msm_serial_set_mnd_regs_tcxoby4(port);
176}
177
178/*
179 * TROUT has a specific defect that makes it report it's uartclk
180 * as 19.2Mhz (TCXO) when it's actually 4.8Mhz (TCXO/4). This special
181 * cases TROUT to use the right clock.
182 */
183#ifdef CONFIG_MACH_TROUT
184#define msm_serial_set_mnd_regs msm_serial_set_mnd_regs_tcxoby4
185#else
186#define msm_serial_set_mnd_regs msm_serial_set_mnd_regs_from_uartclk
187#endif
188
Robert Love04896a72009-06-22 18:43:11 +0100189#endif /* __DRIVERS_SERIAL_MSM_SERIAL_H */