blob: 92033936a8f75858904f2474368306a2efa34ecf [file] [log] [blame]
David Gibsone58923e2007-04-18 16:36:26 +10001/*
2 * arch/powerpc/sysdev/uic.c
3 *
4 * IBM PowerPC 4xx Universal Interrupt Controller
5 *
6 * Copyright 2007 David Gibson <dwg@au1.ibm.com>, IBM Corporation.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 */
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/errno.h>
16#include <linux/reboot.h>
17#include <linux/slab.h>
18#include <linux/stddef.h>
19#include <linux/sched.h>
20#include <linux/signal.h>
David Gibsone58923e2007-04-18 16:36:26 +100021#include <linux/device.h>
22#include <linux/bootmem.h>
23#include <linux/spinlock.h>
24#include <linux/irq.h>
25#include <linux/interrupt.h>
David Gibson868afce2007-08-14 13:52:42 +100026#include <linux/kernel_stat.h>
David Gibsone58923e2007-04-18 16:36:26 +100027#include <asm/irq.h>
28#include <asm/io.h>
29#include <asm/prom.h>
30#include <asm/dcr.h>
31
32#define NR_UIC_INTS 32
33
34#define UIC_SR 0x0
35#define UIC_ER 0x2
36#define UIC_CR 0x3
37#define UIC_PR 0x4
38#define UIC_TR 0x5
39#define UIC_MSR 0x6
40#define UIC_VR 0x7
41#define UIC_VCR 0x8
42
David Gibsone58923e2007-04-18 16:36:26 +100043struct uic *primary_uic;
44
45struct uic {
46 int index;
47 int dcrbase;
48
Thomas Gleixnerbccc2f72010-04-06 09:44:10 +020049 raw_spinlock_t lock;
David Gibsone58923e2007-04-18 16:36:26 +100050
51 /* The remapper for this UIC */
Grant Likelybae1d8f2012-02-14 14:06:50 -070052 struct irq_domain *irqhost;
David Gibsone58923e2007-04-18 16:36:26 +100053};
54
Lennert Buytenhek42a07ae2011-03-08 22:27:02 +000055static void uic_unmask_irq(struct irq_data *d)
David Gibsone58923e2007-04-18 16:36:26 +100056{
Lennert Buytenhek42a07ae2011-03-08 22:27:02 +000057 struct uic *uic = irq_data_get_irq_chip_data(d);
Grant Likely476eb492011-05-04 15:02:15 +100058 unsigned int src = irqd_to_hwirq(d);
David Gibsone58923e2007-04-18 16:36:26 +100059 unsigned long flags;
Valentine Barshakc8090562007-11-15 01:00:52 +110060 u32 er, sr;
David Gibsone58923e2007-04-18 16:36:26 +100061
Valentine Barshakc8090562007-11-15 01:00:52 +110062 sr = 1 << (31-src);
Thomas Gleixnerbccc2f72010-04-06 09:44:10 +020063 raw_spin_lock_irqsave(&uic->lock, flags);
Valentine Barshakc8090562007-11-15 01:00:52 +110064 /* ack level-triggered interrupts here */
Thomas Gleixner1ac06cd2011-03-25 16:23:57 +010065 if (irqd_is_level_type(d))
Valentine Barshakc8090562007-11-15 01:00:52 +110066 mtdcr(uic->dcrbase + UIC_SR, sr);
David Gibsone58923e2007-04-18 16:36:26 +100067 er = mfdcr(uic->dcrbase + UIC_ER);
Valentine Barshakc8090562007-11-15 01:00:52 +110068 er |= sr;
David Gibsone58923e2007-04-18 16:36:26 +100069 mtdcr(uic->dcrbase + UIC_ER, er);
Thomas Gleixnerbccc2f72010-04-06 09:44:10 +020070 raw_spin_unlock_irqrestore(&uic->lock, flags);
David Gibsone58923e2007-04-18 16:36:26 +100071}
72
Lennert Buytenhek42a07ae2011-03-08 22:27:02 +000073static void uic_mask_irq(struct irq_data *d)
David Gibsone58923e2007-04-18 16:36:26 +100074{
Lennert Buytenhek42a07ae2011-03-08 22:27:02 +000075 struct uic *uic = irq_data_get_irq_chip_data(d);
Grant Likely476eb492011-05-04 15:02:15 +100076 unsigned int src = irqd_to_hwirq(d);
David Gibsone58923e2007-04-18 16:36:26 +100077 unsigned long flags;
78 u32 er;
79
Thomas Gleixnerbccc2f72010-04-06 09:44:10 +020080 raw_spin_lock_irqsave(&uic->lock, flags);
David Gibsone58923e2007-04-18 16:36:26 +100081 er = mfdcr(uic->dcrbase + UIC_ER);
82 er &= ~(1 << (31 - src));
83 mtdcr(uic->dcrbase + UIC_ER, er);
Thomas Gleixnerbccc2f72010-04-06 09:44:10 +020084 raw_spin_unlock_irqrestore(&uic->lock, flags);
David Gibsone58923e2007-04-18 16:36:26 +100085}
86
Lennert Buytenhek42a07ae2011-03-08 22:27:02 +000087static void uic_ack_irq(struct irq_data *d)
David Gibsone58923e2007-04-18 16:36:26 +100088{
Lennert Buytenhek42a07ae2011-03-08 22:27:02 +000089 struct uic *uic = irq_data_get_irq_chip_data(d);
Grant Likely476eb492011-05-04 15:02:15 +100090 unsigned int src = irqd_to_hwirq(d);
David Gibsone58923e2007-04-18 16:36:26 +100091 unsigned long flags;
92
Thomas Gleixnerbccc2f72010-04-06 09:44:10 +020093 raw_spin_lock_irqsave(&uic->lock, flags);
David Gibsone58923e2007-04-18 16:36:26 +100094 mtdcr(uic->dcrbase + UIC_SR, 1 << (31-src));
Thomas Gleixnerbccc2f72010-04-06 09:44:10 +020095 raw_spin_unlock_irqrestore(&uic->lock, flags);
David Gibsone58923e2007-04-18 16:36:26 +100096}
97
Lennert Buytenhek42a07ae2011-03-08 22:27:02 +000098static void uic_mask_ack_irq(struct irq_data *d)
Valentine Barshakb8b799a2007-11-14 07:25:21 +110099{
Lennert Buytenhek42a07ae2011-03-08 22:27:02 +0000100 struct uic *uic = irq_data_get_irq_chip_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000101 unsigned int src = irqd_to_hwirq(d);
Valentine Barshakb8b799a2007-11-14 07:25:21 +1100102 unsigned long flags;
103 u32 er, sr;
104
105 sr = 1 << (31-src);
Thomas Gleixnerbccc2f72010-04-06 09:44:10 +0200106 raw_spin_lock_irqsave(&uic->lock, flags);
Valentine Barshakb8b799a2007-11-14 07:25:21 +1100107 er = mfdcr(uic->dcrbase + UIC_ER);
108 er &= ~sr;
109 mtdcr(uic->dcrbase + UIC_ER, er);
Valentine Barshakc8090562007-11-15 01:00:52 +1100110 /* On the UIC, acking (i.e. clearing the SR bit)
111 * a level irq will have no effect if the interrupt
112 * is still asserted by the device, even if
113 * the interrupt is already masked. Therefore
114 * we only ack the egde interrupts here, while
115 * level interrupts are ack'ed after the actual
116 * isr call in the uic_unmask_irq()
117 */
Thomas Gleixner1ac06cd2011-03-25 16:23:57 +0100118 if (!irqd_is_level_type(d))
Valentine Barshakc8090562007-11-15 01:00:52 +1100119 mtdcr(uic->dcrbase + UIC_SR, sr);
Thomas Gleixnerbccc2f72010-04-06 09:44:10 +0200120 raw_spin_unlock_irqrestore(&uic->lock, flags);
Valentine Barshakb8b799a2007-11-14 07:25:21 +1100121}
122
Lennert Buytenhek42a07ae2011-03-08 22:27:02 +0000123static int uic_set_irq_type(struct irq_data *d, unsigned int flow_type)
David Gibsone58923e2007-04-18 16:36:26 +1000124{
Lennert Buytenhek42a07ae2011-03-08 22:27:02 +0000125 struct uic *uic = irq_data_get_irq_chip_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000126 unsigned int src = irqd_to_hwirq(d);
David Gibsone58923e2007-04-18 16:36:26 +1000127 unsigned long flags;
128 int trigger, polarity;
129 u32 tr, pr, mask;
130
131 switch (flow_type & IRQ_TYPE_SENSE_MASK) {
132 case IRQ_TYPE_NONE:
Lennert Buytenhek42a07ae2011-03-08 22:27:02 +0000133 uic_mask_irq(d);
David Gibsone58923e2007-04-18 16:36:26 +1000134 return 0;
135
136 case IRQ_TYPE_EDGE_RISING:
137 trigger = 1; polarity = 1;
138 break;
139 case IRQ_TYPE_EDGE_FALLING:
140 trigger = 1; polarity = 0;
141 break;
142 case IRQ_TYPE_LEVEL_HIGH:
143 trigger = 0; polarity = 1;
144 break;
145 case IRQ_TYPE_LEVEL_LOW:
146 trigger = 0; polarity = 0;
147 break;
148 default:
149 return -EINVAL;
150 }
151
152 mask = ~(1 << (31 - src));
153
Thomas Gleixnerbccc2f72010-04-06 09:44:10 +0200154 raw_spin_lock_irqsave(&uic->lock, flags);
David Gibsone58923e2007-04-18 16:36:26 +1000155 tr = mfdcr(uic->dcrbase + UIC_TR);
156 pr = mfdcr(uic->dcrbase + UIC_PR);
157 tr = (tr & mask) | (trigger << (31-src));
158 pr = (pr & mask) | (polarity << (31-src));
159
160 mtdcr(uic->dcrbase + UIC_PR, pr);
161 mtdcr(uic->dcrbase + UIC_TR, tr);
162
Thomas Gleixnerbccc2f72010-04-06 09:44:10 +0200163 raw_spin_unlock_irqrestore(&uic->lock, flags);
David Gibsone58923e2007-04-18 16:36:26 +1000164
165 return 0;
166}
167
168static struct irq_chip uic_irq_chip = {
Anton Blanchardfc380c02010-01-31 20:33:41 +0000169 .name = "UIC",
Lennert Buytenhek42a07ae2011-03-08 22:27:02 +0000170 .irq_unmask = uic_unmask_irq,
171 .irq_mask = uic_mask_irq,
172 .irq_mask_ack = uic_mask_ack_irq,
173 .irq_ack = uic_ack_irq,
174 .irq_set_type = uic_set_irq_type,
David Gibsone58923e2007-04-18 16:36:26 +1000175};
176
Grant Likelybae1d8f2012-02-14 14:06:50 -0700177static int uic_host_map(struct irq_domain *h, unsigned int virq,
David Gibsone58923e2007-04-18 16:36:26 +1000178 irq_hw_number_t hw)
179{
180 struct uic *uic = h->host_data;
181
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100182 irq_set_chip_data(virq, uic);
David Gibsone58923e2007-04-18 16:36:26 +1000183 /* Despite the name, handle_level_irq() works for both level
184 * and edge irqs on UIC. FIXME: check this is correct */
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100185 irq_set_chip_and_handler(virq, &uic_irq_chip, handle_level_irq);
David Gibsone58923e2007-04-18 16:36:26 +1000186
187 /* Set default irq type */
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100188 irq_set_irq_type(virq, IRQ_TYPE_NONE);
David Gibsone58923e2007-04-18 16:36:26 +1000189
190 return 0;
191}
192
Grant Likelybae1d8f2012-02-14 14:06:50 -0700193static struct irq_domain_ops uic_host_ops = {
David Gibsone58923e2007-04-18 16:36:26 +1000194 .map = uic_host_map,
Grant Likelyff8c3ab2012-01-24 17:09:13 -0700195 .xlate = irq_domain_xlate_twocell,
David Gibsone58923e2007-04-18 16:36:26 +1000196};
197
Valentine Barshak5aac48d2007-12-07 00:48:26 +1100198void uic_irq_cascade(unsigned int virq, struct irq_desc *desc)
David Gibsone58923e2007-04-18 16:36:26 +1000199{
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100200 struct irq_chip *chip = irq_desc_get_chip(desc);
Thomas Gleixner1ac06cd2011-03-25 16:23:57 +0100201 struct irq_data *idata = irq_desc_get_irq_data(desc);
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100202 struct uic *uic = irq_get_handler_data(virq);
David Gibsone58923e2007-04-18 16:36:26 +1000203 u32 msr;
204 int src;
205 int subvirq;
206
Thomas Gleixner239007b2009-11-17 16:46:45 +0100207 raw_spin_lock(&desc->lock);
Thomas Gleixner1ac06cd2011-03-25 16:23:57 +0100208 if (irqd_is_level_type(idata))
209 chip->irq_mask(idata);
Valentine Barshak5aac48d2007-12-07 00:48:26 +1100210 else
Thomas Gleixner1ac06cd2011-03-25 16:23:57 +0100211 chip->irq_mask_ack(idata);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100212 raw_spin_unlock(&desc->lock);
Valentine Barshak5aac48d2007-12-07 00:48:26 +1100213
David Gibsone58923e2007-04-18 16:36:26 +1000214 msr = mfdcr(uic->dcrbase + UIC_MSR);
David Gibson553fdff2007-08-14 13:52:42 +1000215 if (!msr) /* spurious interrupt */
Valentine Barshak5aac48d2007-12-07 00:48:26 +1100216 goto uic_irq_ret;
David Gibson553fdff2007-08-14 13:52:42 +1000217
David Gibsone58923e2007-04-18 16:36:26 +1000218 src = 32 - ffs(msr);
219
220 subvirq = irq_linear_revmap(uic->irqhost, src);
221 generic_handle_irq(subvirq);
222
Valentine Barshak5aac48d2007-12-07 00:48:26 +1100223uic_irq_ret:
Thomas Gleixner239007b2009-11-17 16:46:45 +0100224 raw_spin_lock(&desc->lock);
Thomas Gleixner1ac06cd2011-03-25 16:23:57 +0100225 if (irqd_is_level_type(idata))
226 chip->irq_ack(idata);
227 if (!irqd_irq_disabled(idata) && chip->irq_unmask)
228 chip->irq_unmask(idata);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100229 raw_spin_unlock(&desc->lock);
David Gibsone58923e2007-04-18 16:36:26 +1000230}
231
232static struct uic * __init uic_init_one(struct device_node *node)
233{
234 struct uic *uic;
235 const u32 *indexp, *dcrreg;
236 int len;
237
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000238 BUG_ON(! of_device_is_compatible(node, "ibm,uic"));
David Gibsone58923e2007-04-18 16:36:26 +1000239
Anton Vorontsovea960252009-07-01 10:59:57 +0000240 uic = kzalloc(sizeof(*uic), GFP_KERNEL);
David Gibsone58923e2007-04-18 16:36:26 +1000241 if (! uic)
242 return NULL; /* FIXME: panic? */
243
Thomas Gleixnerbccc2f72010-04-06 09:44:10 +0200244 raw_spin_lock_init(&uic->lock);
Stephen Rothwell12d371a2007-04-29 16:29:08 +1000245 indexp = of_get_property(node, "cell-index", &len);
David Gibsone58923e2007-04-18 16:36:26 +1000246 if (!indexp || (len != sizeof(u32))) {
247 printk(KERN_ERR "uic: Device node %s has missing or invalid "
248 "cell-index property\n", node->full_name);
249 return NULL;
250 }
251 uic->index = *indexp;
252
Stephen Rothwell12d371a2007-04-29 16:29:08 +1000253 dcrreg = of_get_property(node, "dcr-reg", &len);
David Gibsone58923e2007-04-18 16:36:26 +1000254 if (!dcrreg || (len != 2*sizeof(u32))) {
255 printk(KERN_ERR "uic: Device node %s has missing or invalid "
256 "dcr-reg property\n", node->full_name);
257 return NULL;
258 }
259 uic->dcrbase = *dcrreg;
260
Grant Likelya8db8cf2012-02-14 14:06:54 -0700261 uic->irqhost = irq_domain_add_linear(node, NR_UIC_INTS, &uic_host_ops,
262 uic);
Michael Ellerman19fc65b2008-05-26 12:12:32 +1000263 if (! uic->irqhost)
David Gibsone58923e2007-04-18 16:36:26 +1000264 return NULL; /* FIXME: panic? */
David Gibsone58923e2007-04-18 16:36:26 +1000265
David Gibsone58923e2007-04-18 16:36:26 +1000266 /* Start with all interrupts disabled, level and non-critical */
267 mtdcr(uic->dcrbase + UIC_ER, 0);
268 mtdcr(uic->dcrbase + UIC_CR, 0);
269 mtdcr(uic->dcrbase + UIC_TR, 0);
270 /* Clear any pending interrupts, in case the firmware left some */
271 mtdcr(uic->dcrbase + UIC_SR, 0xffffffff);
272
273 printk ("UIC%d (%d IRQ sources) at DCR 0x%x\n", uic->index,
274 NR_UIC_INTS, uic->dcrbase);
275
276 return uic;
277}
278
279void __init uic_init_tree(void)
280{
281 struct device_node *np;
282 struct uic *uic;
283 const u32 *interrupts;
284
285 /* First locate and initialize the top-level UIC */
Cyrill Gorcunov26cb7d82007-11-30 06:44:36 +1100286 for_each_compatible_node(np, NULL, "ibm,uic") {
Stephen Rothwell12d371a2007-04-29 16:29:08 +1000287 interrupts = of_get_property(np, "interrupts", NULL);
Cyrill Gorcunov26cb7d82007-11-30 06:44:36 +1100288 if (!interrupts)
David Gibsone58923e2007-04-18 16:36:26 +1000289 break;
David Gibsone58923e2007-04-18 16:36:26 +1000290 }
291
292 BUG_ON(!np); /* uic_init_tree() assumes there's a UIC as the
293 * top-level interrupt controller */
294 primary_uic = uic_init_one(np);
Cyrill Gorcunov26cb7d82007-11-30 06:44:36 +1100295 if (!primary_uic)
David Gibsone58923e2007-04-18 16:36:26 +1000296 panic("Unable to initialize primary UIC %s\n", np->full_name);
297
298 irq_set_default_host(primary_uic->irqhost);
299 of_node_put(np);
300
301 /* The scan again for cascaded UICs */
Cyrill Gorcunov26cb7d82007-11-30 06:44:36 +1100302 for_each_compatible_node(np, NULL, "ibm,uic") {
Stephen Rothwell12d371a2007-04-29 16:29:08 +1000303 interrupts = of_get_property(np, "interrupts", NULL);
David Gibsone58923e2007-04-18 16:36:26 +1000304 if (interrupts) {
305 /* Secondary UIC */
306 int cascade_virq;
David Gibsone58923e2007-04-18 16:36:26 +1000307
308 uic = uic_init_one(np);
309 if (! uic)
310 panic("Unable to initialize a secondary UIC %s\n",
311 np->full_name);
312
313 cascade_virq = irq_of_parse_and_map(np, 0);
314
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100315 irq_set_handler_data(cascade_virq, uic);
316 irq_set_chained_handler(cascade_virq, uic_irq_cascade);
David Gibsone58923e2007-04-18 16:36:26 +1000317
318 /* FIXME: setup critical cascade?? */
319 }
David Gibsone58923e2007-04-18 16:36:26 +1000320 }
321}
322
323/* Return an interrupt vector or NO_IRQ if no interrupt is pending. */
324unsigned int uic_get_irq(void)
325{
326 u32 msr;
327 int src;
328
329 BUG_ON(! primary_uic);
330
331 msr = mfdcr(primary_uic->dcrbase + UIC_MSR);
332 src = 32 - ffs(msr);
333
334 return irq_linear_revmap(primary_uic->irqhost, src);
335}