blob: cc6e561c99588430f7e3b99993d761ffebecf949 [file] [log] [blame]
Kukjin Kimdd4153d2011-12-22 23:31:28 +01001/*
2 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
Kukjin Kim19a2c062010-08-31 16:30:51 +09003 * http://www.samsung.com
4 *
Byungho Min8acd1ad2009-06-23 21:40:15 +09005 * Copyright 2009 Samsung Electronics Co.
6 * Byungho Min <bhmin@samsung.com>
7 *
Kukjin Kimdd4153d2011-12-22 23:31:28 +01008 * Common Codes for S5PC100
Byungho Min8acd1ad2009-06-23 21:40:15 +09009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
Kukjin Kimdd4153d2011-12-22 23:31:28 +010013 */
Byungho Min8acd1ad2009-06-23 21:40:15 +090014
15#include <linux/kernel.h>
16#include <linux/types.h>
17#include <linux/interrupt.h>
18#include <linux/list.h>
19#include <linux/timer.h>
20#include <linux/init.h>
21#include <linux/clk.h>
22#include <linux/io.h>
Kay Sievers4a858cf2011-12-21 16:01:38 -080023#include <linux/device.h>
Byungho Min8acd1ad2009-06-23 21:40:15 +090024#include <linux/serial_core.h>
25#include <linux/platform_device.h>
SeungChull Suh4341f9b2010-10-02 12:48:12 +090026#include <linux/sched.h>
Byungho Min8acd1ad2009-06-23 21:40:15 +090027
Kukjin Kimdd4153d2011-12-22 23:31:28 +010028#include <asm/irq.h>
29#include <asm/proc-fns.h>
David Howells9f97da72012-03-28 18:30:01 +010030#include <asm/system_misc.h>
Byungho Min8acd1ad2009-06-23 21:40:15 +090031#include <asm/mach/arch.h>
32#include <asm/mach/map.h>
33#include <asm/mach/irq.h>
34
Byungho Min8acd1ad2009-06-23 21:40:15 +090035#include <mach/map.h>
Kukjin Kimdd4153d2011-12-22 23:31:28 +010036#include <mach/hardware.h>
Marek Szyprowskiacc84702010-05-20 07:51:08 +020037#include <mach/regs-clock.h>
Byungho Min8acd1ad2009-06-23 21:40:15 +090038
39#include <plat/cpu.h>
40#include <plat/devs.h>
41#include <plat/clock.h>
Marek Szyprowskiacc84702010-05-20 07:51:08 +020042#include <plat/sdhci.h>
Naveen Krishna Ch327b9032010-06-30 21:50:24 +090043#include <plat/adc-core.h>
Kukjin Kimdd4153d2011-12-22 23:31:28 +010044#include <plat/ata-core.h>
Pawel Osciakeb42b042010-08-10 18:02:37 -070045#include <plat/fb-core.h>
Kukjin Kimdd4153d2011-12-22 23:31:28 +010046#include <plat/iic-core.h>
47#include <plat/onenand-core.h>
Heiko Stuebner308b3af2012-10-17 16:47:11 +090048#include <plat/spi-core.h>
Kukjin Kimdd4153d2011-12-22 23:31:28 +010049#include <plat/regs-serial.h>
Kukjin Kim5497d2e2011-12-22 23:35:21 +010050#include <plat/watchdog-reset.h>
Marek Szyprowski999304b2010-05-20 08:59:05 +020051
Kukjin Kimdd4153d2011-12-22 23:31:28 +010052#include "common.h"
53
54static const char name_s5pc100[] = "S5PC100";
55
56static struct cpu_table cpu_ids[] __initdata = {
57 {
58 .idcode = S5PC100_CPU_ID,
59 .idmask = S5PC100_CPU_MASK,
60 .map_io = s5pc100_map_io,
61 .init_clocks = s5pc100_init_clocks,
62 .init_uarts = s5pc100_init_uarts,
63 .init = s5pc100_init,
64 .name = name_s5pc100,
65 },
66};
Byungho Min8acd1ad2009-06-23 21:40:15 +090067
68/* Initial IO mappings */
69
70static struct map_desc s5pc100_iodesc[] __initdata = {
Marek Szyprowskiacc84702010-05-20 07:51:08 +020071 {
Kukjin Kimdd4153d2011-12-22 23:31:28 +010072 .virtual = (unsigned long)S5P_VA_CHIPID,
73 .pfn = __phys_to_pfn(S5PC100_PA_CHIPID),
74 .length = SZ_4K,
75 .type = MT_DEVICE,
76 }, {
77 .virtual = (unsigned long)S3C_VA_SYS,
78 .pfn = __phys_to_pfn(S5PC100_PA_SYSCON),
79 .length = SZ_64K,
80 .type = MT_DEVICE,
81 }, {
82 .virtual = (unsigned long)S3C_VA_TIMER,
83 .pfn = __phys_to_pfn(S5PC100_PA_TIMER),
84 .length = SZ_16K,
85 .type = MT_DEVICE,
86 }, {
87 .virtual = (unsigned long)S3C_VA_WATCHDOG,
88 .pfn = __phys_to_pfn(S5PC100_PA_WATCHDOG),
89 .length = SZ_4K,
90 .type = MT_DEVICE,
91 }, {
92 .virtual = (unsigned long)S5P_VA_SROMC,
93 .pfn = __phys_to_pfn(S5PC100_PA_SROMC),
94 .length = SZ_4K,
95 .type = MT_DEVICE,
96 }, {
Marek Szyprowskiacc84702010-05-20 07:51:08 +020097 .virtual = (unsigned long)S5P_VA_SYSTIMER,
98 .pfn = __phys_to_pfn(S5PC100_PA_SYSTIMER),
99 .length = SZ_16K,
100 .type = MT_DEVICE,
101 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +0900102 .virtual = (unsigned long)S5P_VA_GPIO,
103 .pfn = __phys_to_pfn(S5PC100_PA_GPIO),
104 .length = SZ_4K,
105 .type = MT_DEVICE,
106 }, {
107 .virtual = (unsigned long)VA_VIC0,
108 .pfn = __phys_to_pfn(S5PC100_PA_VIC0),
Marek Szyprowskiacc84702010-05-20 07:51:08 +0200109 .length = SZ_16K,
110 .type = MT_DEVICE,
111 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +0900112 .virtual = (unsigned long)VA_VIC1,
113 .pfn = __phys_to_pfn(S5PC100_PA_VIC1),
114 .length = SZ_16K,
115 .type = MT_DEVICE,
116 }, {
117 .virtual = (unsigned long)VA_VIC2,
118 .pfn = __phys_to_pfn(S5PC100_PA_VIC2),
119 .length = SZ_16K,
120 .type = MT_DEVICE,
121 }, {
122 .virtual = (unsigned long)S3C_VA_UART,
123 .pfn = __phys_to_pfn(S3C_PA_UART),
124 .length = SZ_512K,
125 .type = MT_DEVICE,
126 }, {
Marek Szyprowskiacc84702010-05-20 07:51:08 +0200127 .virtual = (unsigned long)S5PC100_VA_OTHERS,
128 .pfn = __phys_to_pfn(S5PC100_PA_OTHERS),
129 .length = SZ_4K,
130 .type = MT_DEVICE,
131 }
Byungho Min8acd1ad2009-06-23 21:40:15 +0900132};
133
Kukjin Kimdd4153d2011-12-22 23:31:28 +0100134/*
135 * s5pc100_map_io
Byungho Min8acd1ad2009-06-23 21:40:15 +0900136 *
Kukjin Kimdd4153d2011-12-22 23:31:28 +0100137 * register the standard CPU IO areas
138 */
139
140void __init s5pc100_init_io(struct map_desc *mach_desc, int size)
141{
142 /* initialize the io descriptors we need for initialization */
143 iotable_init(s5pc100_iodesc, ARRAY_SIZE(s5pc100_iodesc));
144 if (mach_desc)
145 iotable_init(mach_desc, size);
146
147 /* detect cpu id and rev. */
148 s5p_init_cpu(S5P_VA_CHIPID);
149
150 s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
151}
Byungho Min8acd1ad2009-06-23 21:40:15 +0900152
153void __init s5pc100_map_io(void)
154{
Byungho Min8acd1ad2009-06-23 21:40:15 +0900155 /* initialise device information early */
Kyungmin Park86cd4f52009-11-17 08:41:23 +0100156 s5pc100_default_sdhci0();
157 s5pc100_default_sdhci1();
158 s5pc100_default_sdhci2();
Kyungmin Park5eda2882009-11-17 08:41:21 +0100159
Naveen Krishna Ch327b9032010-06-30 21:50:24 +0900160 s3c_adc_setname("s3c64xx-adc");
161
Kyungmin Park5eda2882009-11-17 08:41:21 +0100162 /* the i2c devices are directly compatible with s3c2440 */
163 s3c_i2c0_setname("s3c2440-i2c");
164 s3c_i2c1_setname("s3c2440-i2c");
Marek Szyprowski999304b2010-05-20 08:59:05 +0200165
166 s3c_onenand_setname("s5pc100-onenand");
Pawel Osciakeb42b042010-08-10 18:02:37 -0700167 s3c_fb_setname("s5pc100-fb");
Abhilash Kesavan66194a72010-06-08 17:02:08 +0900168 s3c_cfcon_setname("s5pc100-pata");
Heiko Stuebner308b3af2012-10-17 16:47:11 +0900169
170 s3c64xx_spi_setname("s5pc100-spi");
Byungho Min8acd1ad2009-06-23 21:40:15 +0900171}
172
173void __init s5pc100_init_clocks(int xtal)
174{
Marek Szyprowskiacc84702010-05-20 07:51:08 +0200175 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
176
Byungho Min8acd1ad2009-06-23 21:40:15 +0900177 s3c24xx_register_baseclocks(xtal);
Marek Szyprowskiacc84702010-05-20 07:51:08 +0200178 s5p_register_clocks(xtal);
Byungho Min8acd1ad2009-06-23 21:40:15 +0900179 s5pc100_register_clocks();
180 s5pc100_setup_clocks();
181}
182
183void __init s5pc100_init_irq(void)
184{
Marek Szyprowskiacc84702010-05-20 07:51:08 +0200185 u32 vic[] = {~0, ~0, ~0};
Byungho Min8acd1ad2009-06-23 21:40:15 +0900186
187 /* VIC0, VIC1, and VIC2 are fully populated. */
Marek Szyprowskiacc84702010-05-20 07:51:08 +0200188 s5p_init_irq(vic, ARRAY_SIZE(vic));
Byungho Min8acd1ad2009-06-23 21:40:15 +0900189}
190
Kay Sievers4a858cf2011-12-21 16:01:38 -0800191static struct bus_type s5pc100_subsys = {
192 .name = "s5pc100-core",
193 .dev_name = "s5pc100-core",
Byungho Min8acd1ad2009-06-23 21:40:15 +0900194};
195
Kay Sievers4a858cf2011-12-21 16:01:38 -0800196static struct device s5pc100_dev = {
197 .bus = &s5pc100_subsys,
Byungho Min8acd1ad2009-06-23 21:40:15 +0900198};
199
200static int __init s5pc100_core_init(void)
201{
Kay Sievers4a858cf2011-12-21 16:01:38 -0800202 return subsys_system_register(&s5pc100_subsys, NULL);
Byungho Min8acd1ad2009-06-23 21:40:15 +0900203}
Byungho Min8acd1ad2009-06-23 21:40:15 +0900204core_initcall(s5pc100_core_init);
205
206int __init s5pc100_init(void)
207{
Marek Szyprowskiacc84702010-05-20 07:51:08 +0200208 printk(KERN_INFO "S5PC100: Initializing architecture\n");
Kukjin Kimea040182012-01-06 16:08:09 +0900209 return device_register(&s5pc100_dev);
Byungho Min8acd1ad2009-06-23 21:40:15 +0900210}
Kukjin Kimdd4153d2011-12-22 23:31:28 +0100211
212/* uart registration process */
213
214void __init s5pc100_init_uarts(struct s3c2410_uartcfg *cfg, int no)
215{
216 s3c24xx_init_uartdevs("s3c6400-uart", s5p_uart_resources, cfg, no);
217}
Kukjin Kim5497d2e2011-12-22 23:35:21 +0100218
219void s5pc100_restart(char mode, const char *cmd)
220{
221 if (mode != 's')
222 arch_wdt_reset();
223
224 soft_restart(0);
225}