blob: b727992efd6d7f7f4123ff010a739d854363c832 [file] [log] [blame]
Mythri P Kc3198a52011-03-12 12:04:27 +05301/*
2 * hdmi.c
3 *
4 * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
6 * Authors: Yong Zhi
7 * Mythri pk <mythripk@ti.com>
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#define DSS_SUBSYS_NAME "HDMI"
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/err.h>
27#include <linux/io.h>
28#include <linux/interrupt.h>
29#include <linux/mutex.h>
30#include <linux/delay.h>
31#include <linux/string.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030032#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030033#include <linux/pm_runtime.h>
34#include <linux/clk.h>
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030035#include <video/omapdss.h>
Ricardo Neriad44cc32011-05-18 22:31:56 -050036#if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
37 defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
38#include <sound/soc.h>
39#include <sound/pcm_params.h>
Mythri P K73341672011-09-08 19:06:24 +053040#include "ti_hdmi_4xxx_ip.h"
Ricardo Neriad44cc32011-05-18 22:31:56 -050041#endif
Mythri P Kc3198a52011-03-12 12:04:27 +053042
Mythri P K94c52982011-09-08 19:06:21 +053043#include "ti_hdmi.h"
Mythri P Kc3198a52011-03-12 12:04:27 +053044#include "dss.h"
Ricardo Neriad44cc32011-05-18 22:31:56 -050045#include "dss_features.h"
Mythri P Kc3198a52011-03-12 12:04:27 +053046
Mythri P K95a8aeb2011-09-08 19:06:18 +053047#define HDMI_WP 0x0
48#define HDMI_CORE_SYS 0x400
49#define HDMI_CORE_AV 0x900
50#define HDMI_PLLCTRL 0x200
51#define HDMI_PHY 0x300
52
Mythri P K7c1f1ec2011-09-08 19:06:22 +053053/* HDMI EDID Length move this */
54#define HDMI_EDID_MAX_LENGTH 256
55#define EDID_TIMING_DESCRIPTOR_SIZE 0x12
56#define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
57#define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
58#define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
59#define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
60
61#define OMAP_HDMI_TIMINGS_NB 34
62
Tomi Valkeinenb44e4582011-08-22 13:16:24 +030063#define HDMI_DEFAULT_REGN 16
Tomi Valkeinen8d88767a2011-08-22 13:02:52 +030064#define HDMI_DEFAULT_REGM2 1
65
Mythri P Kc3198a52011-03-12 12:04:27 +053066static struct {
67 struct mutex lock;
68 struct omap_display_platform_data *pdata;
69 struct platform_device *pdev;
Mythri P K95a8aeb2011-09-08 19:06:18 +053070 struct hdmi_ip_data ip_data;
Mythri P Kc3198a52011-03-12 12:04:27 +053071 int code;
72 int mode;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030073
74 struct clk *sys_clk;
Mythri P Kc3198a52011-03-12 12:04:27 +053075} hdmi;
76
77/*
78 * Logic for the below structure :
79 * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
80 * There is a correspondence between CEA/VESA timing and code, please
81 * refer to section 6.3 in HDMI 1.3 specification for timing code.
82 *
83 * In the below structure, cea_vesa_timings corresponds to all OMAP4
84 * supported CEA and VESA timing values.code_cea corresponds to the CEA
85 * code, It is used to get the timing from cea_vesa_timing array.Similarly
86 * with code_vesa. Code_index is used for back mapping, that is once EDID
87 * is read from the TV, EDID is parsed to find the timing values and then
88 * map it to corresponding CEA or VESA index.
89 */
90
91static const struct hdmi_timings cea_vesa_timings[OMAP_HDMI_TIMINGS_NB] = {
92 { {640, 480, 25200, 96, 16, 48, 2, 10, 33} , 0 , 0},
93 { {1280, 720, 74250, 40, 440, 220, 5, 5, 20}, 1, 1},
94 { {1280, 720, 74250, 40, 110, 220, 5, 5, 20}, 1, 1},
95 { {720, 480, 27027, 62, 16, 60, 6, 9, 30}, 0, 0},
96 { {2880, 576, 108000, 256, 48, 272, 5, 5, 39}, 0, 0},
97 { {1440, 240, 27027, 124, 38, 114, 3, 4, 15}, 0, 0},
98 { {1440, 288, 27000, 126, 24, 138, 3, 2, 19}, 0, 0},
99 { {1920, 540, 74250, 44, 528, 148, 5, 2, 15}, 1, 1},
100 { {1920, 540, 74250, 44, 88, 148, 5, 2, 15}, 1, 1},
101 { {1920, 1080, 148500, 44, 88, 148, 5, 4, 36}, 1, 1},
102 { {720, 576, 27000, 64, 12, 68, 5, 5, 39}, 0, 0},
103 { {1440, 576, 54000, 128, 24, 136, 5, 5, 39}, 0, 0},
104 { {1920, 1080, 148500, 44, 528, 148, 5, 4, 36}, 1, 1},
105 { {2880, 480, 108108, 248, 64, 240, 6, 9, 30}, 0, 0},
106 { {1920, 1080, 74250, 44, 638, 148, 5, 4, 36}, 1, 1},
107 /* VESA From Here */
108 { {640, 480, 25175, 96, 16, 48, 2 , 11, 31}, 0, 0},
109 { {800, 600, 40000, 128, 40, 88, 4 , 1, 23}, 1, 1},
110 { {848, 480, 33750, 112, 16, 112, 8 , 6, 23}, 1, 1},
111 { {1280, 768, 79500, 128, 64, 192, 7 , 3, 20}, 1, 0},
112 { {1280, 800, 83500, 128, 72, 200, 6 , 3, 22}, 1, 0},
113 { {1360, 768, 85500, 112, 64, 256, 6 , 3, 18}, 1, 1},
114 { {1280, 960, 108000, 112, 96, 312, 3 , 1, 36}, 1, 1},
115 { {1280, 1024, 108000, 112, 48, 248, 3 , 1, 38}, 1, 1},
116 { {1024, 768, 65000, 136, 24, 160, 6, 3, 29}, 0, 0},
117 { {1400, 1050, 121750, 144, 88, 232, 4, 3, 32}, 1, 0},
118 { {1440, 900, 106500, 152, 80, 232, 6, 3, 25}, 1, 0},
119 { {1680, 1050, 146250, 176 , 104, 280, 6, 3, 30}, 1, 0},
120 { {1366, 768, 85500, 143, 70, 213, 3, 3, 24}, 1, 1},
121 { {1920, 1080, 148500, 44, 148, 80, 5, 4, 36}, 1, 1},
122 { {1280, 768, 68250, 32, 48, 80, 7, 3, 12}, 0, 1},
123 { {1400, 1050, 101000, 32, 48, 80, 4, 3, 23}, 0, 1},
124 { {1680, 1050, 119000, 32, 48, 80, 6, 3, 21}, 0, 1},
125 { {1280, 800, 79500, 32, 48, 80, 6, 3, 14}, 0, 1},
126 { {1280, 720, 74250, 40, 110, 220, 5, 5, 20}, 1, 1}
127};
128
129/*
130 * This is a static mapping array which maps the timing values
131 * with corresponding CEA / VESA code
132 */
133static const int code_index[OMAP_HDMI_TIMINGS_NB] = {
134 1, 19, 4, 2, 37, 6, 21, 20, 5, 16, 17, 29, 31, 35, 32,
135 /* <--15 CEA 17--> vesa*/
136 4, 9, 0xE, 0x17, 0x1C, 0x27, 0x20, 0x23, 0x10, 0x2A,
137 0X2F, 0x3A, 0X51, 0X52, 0x16, 0x29, 0x39, 0x1B
138};
139
140/*
141 * This is reverse static mapping which maps the CEA / VESA code
142 * to the corresponding timing values
143 */
144static const int code_cea[39] = {
145 -1, 0, 3, 3, 2, 8, 5, 5, -1, -1,
146 -1, -1, -1, -1, -1, -1, 9, 10, 10, 1,
147 7, 6, 6, -1, -1, -1, -1, -1, -1, 11,
148 11, 12, 14, -1, -1, 13, 13, 4, 4
149};
150
151static const int code_vesa[85] = {
152 -1, -1, -1, -1, 15, -1, -1, -1, -1, 16,
153 -1, -1, -1, -1, 17, -1, 23, -1, -1, -1,
154 -1, -1, 29, 18, -1, -1, -1, 32, 19, -1,
155 -1, -1, 21, -1, -1, 22, -1, -1, -1, 20,
156 -1, 30, 24, -1, -1, -1, -1, 25, -1, -1,
157 -1, -1, -1, -1, -1, -1, -1, 31, 26, -1,
158 -1, -1, -1, -1, -1, -1, -1, -1, -1, -1,
159 -1, -1, -1, -1, -1, -1, -1, -1, -1, -1,
160 -1, 27, 28, -1, 33};
161
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300162static int hdmi_runtime_get(void)
163{
164 int r;
165
166 DSSDBG("hdmi_runtime_get\n");
167
168 r = pm_runtime_get_sync(&hdmi.pdev->dev);
169 WARN_ON(r < 0);
170 return r < 0 ? r : 0;
171}
172
173static void hdmi_runtime_put(void)
174{
175 int r;
176
177 DSSDBG("hdmi_runtime_put\n");
178
179 r = pm_runtime_put(&hdmi.pdev->dev);
180 WARN_ON(r < 0);
181}
182
Mythri P Kc3198a52011-03-12 12:04:27 +0530183int hdmi_init_display(struct omap_dss_device *dssdev)
184{
185 DSSDBG("init_display\n");
186
Mythri P K60634a22011-09-08 19:06:26 +0530187 dss_init_hdmi_ip_ops(&hdmi.ip_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530188 return 0;
189}
190
Mythri P Kc3198a52011-03-12 12:04:27 +0530191static int get_timings_index(void)
192{
193 int code;
194
195 if (hdmi.mode == 0)
196 code = code_vesa[hdmi.code];
197 else
198 code = code_cea[hdmi.code];
199
200 if (code == -1) {
201 /* HDMI code 4 corresponds to 640 * 480 VGA */
202 hdmi.code = 4;
203 /* DVI mode 1 corresponds to HDMI 0 to DVI */
204 hdmi.mode = HDMI_DVI;
205
206 code = code_vesa[hdmi.code];
207 }
208 return code;
209}
210
211static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
212{
213 int i = 0, code = -1, temp_vsync = 0, temp_hsync = 0;
214 int timing_vsync = 0, timing_hsync = 0;
Mythri P K38863b72011-09-08 19:06:20 +0530215 struct hdmi_video_timings temp;
Mythri P Kc3198a52011-03-12 12:04:27 +0530216 struct hdmi_cm cm = {-1};
217 DSSDBG("hdmi_get_code\n");
218
219 for (i = 0; i < OMAP_HDMI_TIMINGS_NB; i++) {
220 temp = cea_vesa_timings[i].timings;
221 if ((temp.pixel_clock == timing->pixel_clock) &&
222 (temp.x_res == timing->x_res) &&
223 (temp.y_res == timing->y_res)) {
224
225 temp_hsync = temp.hfp + temp.hsw + temp.hbp;
226 timing_hsync = timing->hfp + timing->hsw + timing->hbp;
227 temp_vsync = temp.vfp + temp.vsw + temp.vbp;
228 timing_vsync = timing->vfp + timing->vsw + timing->vbp;
229
230 DSSDBG("temp_hsync = %d , temp_vsync = %d"
231 "timing_hsync = %d, timing_vsync = %d\n",
232 temp_hsync, temp_hsync,
233 timing_hsync, timing_vsync);
234
235 if ((temp_hsync == timing_hsync) &&
236 (temp_vsync == timing_vsync)) {
237 code = i;
238 cm.code = code_index[i];
239 if (code < 14)
240 cm.mode = HDMI_HDMI;
241 else
242 cm.mode = HDMI_DVI;
243 DSSDBG("Hdmi_code = %d mode = %d\n",
244 cm.code, cm.mode);
245 break;
246 }
247 }
248 }
249
250 return cm;
251}
252
Mythri P Kc3198a52011-03-12 12:04:27 +0530253static void update_hdmi_timings(struct hdmi_config *cfg,
254 struct omap_video_timings *timings, int code)
255{
256 cfg->timings.timings.x_res = timings->x_res;
257 cfg->timings.timings.y_res = timings->y_res;
258 cfg->timings.timings.hbp = timings->hbp;
259 cfg->timings.timings.hfp = timings->hfp;
260 cfg->timings.timings.hsw = timings->hsw;
261 cfg->timings.timings.vbp = timings->vbp;
262 cfg->timings.timings.vfp = timings->vfp;
263 cfg->timings.timings.vsw = timings->vsw;
264 cfg->timings.timings.pixel_clock = timings->pixel_clock;
265 cfg->timings.vsync_pol = cea_vesa_timings[code].vsync_pol;
266 cfg->timings.hsync_pol = cea_vesa_timings[code].hsync_pol;
267}
268
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530269unsigned long hdmi_get_pixel_clock(void)
270{
271 /* HDMI Pixel Clock in Mhz */
Tomi Valkeinenef319c62011-10-20 13:36:59 +0300272 return hdmi.ip_data.cfg.timings.timings.pixel_clock * 1000;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530273}
274
Archit Taneja6cb07b22011-04-12 13:52:25 +0530275static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
276 struct hdmi_pll_info *pi)
Mythri P Kc3198a52011-03-12 12:04:27 +0530277{
Archit Taneja6cb07b22011-04-12 13:52:25 +0530278 unsigned long clkin, refclk;
Mythri P Kc3198a52011-03-12 12:04:27 +0530279 u32 mf;
280
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300281 clkin = clk_get_rate(hdmi.sys_clk) / 10000;
Mythri P Kc3198a52011-03-12 12:04:27 +0530282 /*
283 * Input clock is predivided by N + 1
284 * out put of which is reference clk
285 */
Tomi Valkeinen8d88767a2011-08-22 13:02:52 +0300286 if (dssdev->clocks.hdmi.regn == 0)
287 pi->regn = HDMI_DEFAULT_REGN;
288 else
289 pi->regn = dssdev->clocks.hdmi.regn;
290
Tomi Valkeinenb44e4582011-08-22 13:16:24 +0300291 refclk = clkin / pi->regn;
Mythri P Kc3198a52011-03-12 12:04:27 +0530292
293 /*
294 * multiplier is pixel_clk/ref_clk
295 * Multiplying by 100 to avoid fractional part removal
296 */
Archit Taneja6cb07b22011-04-12 13:52:25 +0530297 pi->regm = (phy * 100 / (refclk)) / 100;
Tomi Valkeinen8d88767a2011-08-22 13:02:52 +0300298
299 if (dssdev->clocks.hdmi.regm2 == 0)
300 pi->regm2 = HDMI_DEFAULT_REGM2;
301 else
302 pi->regm2 = dssdev->clocks.hdmi.regm2;
Mythri P Kc3198a52011-03-12 12:04:27 +0530303
304 /*
305 * fractional multiplier is remainder of the difference between
306 * multiplier and actual phy(required pixel clock thus should be
307 * multiplied by 2^18(262144) divided by the reference clock
308 */
309 mf = (phy - pi->regm * refclk) * 262144;
Archit Taneja6cb07b22011-04-12 13:52:25 +0530310 pi->regmf = mf / (refclk);
Mythri P Kc3198a52011-03-12 12:04:27 +0530311
312 /*
313 * Dcofreq should be set to 1 if required pixel clock
314 * is greater than 1000MHz
315 */
316 pi->dcofreq = phy > 1000 * 100;
Tomi Valkeinenb44e4582011-08-22 13:16:24 +0300317 pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
Mythri P Kc3198a52011-03-12 12:04:27 +0530318
Mythri P K7b27da52011-09-08 19:06:19 +0530319 /* Set the reference clock to sysclk reference */
320 pi->refsel = HDMI_REFSEL_SYSCLK;
321
Mythri P Kc3198a52011-03-12 12:04:27 +0530322 DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
323 DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
324}
325
Mythri P Kc3198a52011-03-12 12:04:27 +0530326static int hdmi_power_on(struct omap_dss_device *dssdev)
327{
328 int r, code = 0;
Mythri P Kc3198a52011-03-12 12:04:27 +0530329 struct omap_video_timings *p;
Archit Taneja6cb07b22011-04-12 13:52:25 +0530330 unsigned long phy;
Mythri P Kc3198a52011-03-12 12:04:27 +0530331
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300332 r = hdmi_runtime_get();
333 if (r)
334 return r;
Mythri P Kc3198a52011-03-12 12:04:27 +0530335
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200336 dss_mgr_disable(dssdev->manager);
Mythri P Kc3198a52011-03-12 12:04:27 +0530337
338 p = &dssdev->panel.timings;
339
340 DSSDBG("hdmi_power_on x_res= %d y_res = %d\n",
341 dssdev->panel.timings.x_res,
342 dssdev->panel.timings.y_res);
343
Mythri P Kc3198a52011-03-12 12:04:27 +0530344 code = get_timings_index();
Mythri P K7b27da52011-09-08 19:06:19 +0530345 update_hdmi_timings(&hdmi.ip_data.cfg, p, code);
Mythri P Kc3198a52011-03-12 12:04:27 +0530346
Mythri P Kc3198a52011-03-12 12:04:27 +0530347 phy = p->pixel_clock;
348
Mythri P K7b27da52011-09-08 19:06:19 +0530349 hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530350
Mythri P K60634a22011-09-08 19:06:26 +0530351 hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
Mythri P Kc3198a52011-03-12 12:04:27 +0530352
Mythri P K95a8aeb2011-09-08 19:06:18 +0530353 /* config the PLL and PHY hdmi_set_pll_pwrfirst */
Mythri P K60634a22011-09-08 19:06:26 +0530354 r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530355 if (r) {
356 DSSDBG("Failed to lock PLL\n");
357 goto err;
358 }
359
Mythri P K60634a22011-09-08 19:06:26 +0530360 r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530361 if (r) {
362 DSSDBG("Failed to start PHY\n");
363 goto err;
364 }
365
Mythri P K7b27da52011-09-08 19:06:19 +0530366 hdmi.ip_data.cfg.cm.mode = hdmi.mode;
367 hdmi.ip_data.cfg.cm.code = hdmi.code;
Mythri P K60634a22011-09-08 19:06:26 +0530368 hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530369
370 /* Make selection of HDMI in DSS */
371 dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
372
373 /* Select the dispc clock source as PRCM clock, to ensure that it is not
374 * DSI PLL source as the clock selected by DSI PLL might not be
375 * sufficient for the resolution selected / that can be changed
376 * dynamically by user. This can be moved to single location , say
377 * Boardfile.
378 */
Archit Taneja6cb07b22011-04-12 13:52:25 +0530379 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Mythri P Kc3198a52011-03-12 12:04:27 +0530380
381 /* bypass TV gamma table */
382 dispc_enable_gamma_table(0);
383
384 /* tv size */
385 dispc_set_digit_size(dssdev->panel.timings.x_res,
386 dssdev->panel.timings.y_res);
387
Mythri P K60634a22011-09-08 19:06:26 +0530388 hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 1);
Mythri P Kc3198a52011-03-12 12:04:27 +0530389
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200390 r = dss_mgr_enable(dssdev->manager);
391 if (r)
392 goto err_mgr_enable;
Tomi Valkeinen3870c902011-08-31 14:47:11 +0300393
Mythri P Kc3198a52011-03-12 12:04:27 +0530394 return 0;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200395
396err_mgr_enable:
397 hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
398 hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
399 hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530400err:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300401 hdmi_runtime_put();
Mythri P Kc3198a52011-03-12 12:04:27 +0530402 return -EIO;
403}
404
405static void hdmi_power_off(struct omap_dss_device *dssdev)
406{
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200407 dss_mgr_disable(dssdev->manager);
Mythri P Kc3198a52011-03-12 12:04:27 +0530408
Mythri P K60634a22011-09-08 19:06:26 +0530409 hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
410 hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
411 hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300412 hdmi_runtime_put();
Mythri P Kc3198a52011-03-12 12:04:27 +0530413}
414
415int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
416 struct omap_video_timings *timings)
417{
418 struct hdmi_cm cm;
419
420 cm = hdmi_get_code(timings);
421 if (cm.code == -1) {
Mythri P Kc3198a52011-03-12 12:04:27 +0530422 return -EINVAL;
423 }
424
425 return 0;
426
427}
428
429void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev)
430{
431 struct hdmi_cm cm;
432
Mythri P Kc3198a52011-03-12 12:04:27 +0530433 cm = hdmi_get_code(&dssdev->panel.timings);
434 hdmi.code = cm.code;
435 hdmi.mode = cm.mode;
Tomi Valkeinenfa70dc52011-08-22 14:57:33 +0300436
437 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
438 int r;
439
440 hdmi_power_off(dssdev);
441
442 r = hdmi_power_on(dssdev);
443 if (r)
444 DSSERR("failed to power on device\n");
445 }
Mythri P Kc3198a52011-03-12 12:04:27 +0530446}
447
Mythri P K162874d2011-09-22 13:37:45 +0530448void hdmi_dump_regs(struct seq_file *s)
449{
450 mutex_lock(&hdmi.lock);
451
452 if (hdmi_runtime_get())
453 return;
454
455 hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
456 hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
457 hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
458 hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);
459
460 hdmi_runtime_put();
461 mutex_unlock(&hdmi.lock);
462}
463
Tomi Valkeinen47024562011-08-25 17:12:56 +0300464int omapdss_hdmi_read_edid(u8 *buf, int len)
465{
466 int r;
467
468 mutex_lock(&hdmi.lock);
469
470 r = hdmi_runtime_get();
471 BUG_ON(r);
472
473 r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);
474
475 hdmi_runtime_put();
476 mutex_unlock(&hdmi.lock);
477
478 return r;
479}
480
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300481bool omapdss_hdmi_detect(void)
482{
483 int r;
484
485 mutex_lock(&hdmi.lock);
486
487 r = hdmi_runtime_get();
488 BUG_ON(r);
489
490 r = hdmi.ip_data.ops->detect(&hdmi.ip_data);
491
492 hdmi_runtime_put();
493 mutex_unlock(&hdmi.lock);
494
495 return r == 1;
496}
497
Mythri P Kc3198a52011-03-12 12:04:27 +0530498int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
499{
500 int r = 0;
501
502 DSSDBG("ENTER hdmi_display_enable\n");
503
504 mutex_lock(&hdmi.lock);
505
Tomi Valkeinen05e1d602011-06-23 16:38:21 +0300506 if (dssdev->manager == NULL) {
507 DSSERR("failed to enable display: no manager\n");
508 r = -ENODEV;
509 goto err0;
510 }
511
Mythri P Kc3198a52011-03-12 12:04:27 +0530512 r = omap_dss_start_device(dssdev);
513 if (r) {
514 DSSERR("failed to start device\n");
515 goto err0;
516 }
517
518 if (dssdev->platform_enable) {
519 r = dssdev->platform_enable(dssdev);
520 if (r) {
521 DSSERR("failed to enable GPIO's\n");
522 goto err1;
523 }
524 }
525
526 r = hdmi_power_on(dssdev);
527 if (r) {
528 DSSERR("failed to power on device\n");
529 goto err2;
530 }
531
532 mutex_unlock(&hdmi.lock);
533 return 0;
534
535err2:
536 if (dssdev->platform_disable)
537 dssdev->platform_disable(dssdev);
538err1:
539 omap_dss_stop_device(dssdev);
540err0:
541 mutex_unlock(&hdmi.lock);
542 return r;
543}
544
545void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
546{
547 DSSDBG("Enter hdmi_display_disable\n");
548
549 mutex_lock(&hdmi.lock);
550
551 hdmi_power_off(dssdev);
552
553 if (dssdev->platform_disable)
554 dssdev->platform_disable(dssdev);
555
556 omap_dss_stop_device(dssdev);
557
558 mutex_unlock(&hdmi.lock);
559}
560
Ricardo Neri82335c42011-04-05 16:05:18 -0500561#if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
562 defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
Ricardo Neriad44cc32011-05-18 22:31:56 -0500563
Ricardo Neri284cb312011-11-22 20:50:50 -0600564static int hdmi_audio_hw_params(struct snd_pcm_substream *substream,
Ricardo Neriad44cc32011-05-18 22:31:56 -0500565 struct snd_pcm_hw_params *params,
566 struct snd_soc_dai *dai)
567{
Ricardo Neri284cb312011-11-22 20:50:50 -0600568 struct snd_soc_pcm_runtime *rtd = substream->private_data;
569 struct snd_soc_codec *codec = rtd->codec;
570 struct hdmi_ip_data *ip_data = snd_soc_codec_get_drvdata(codec);
Ricardo Neriad44cc32011-05-18 22:31:56 -0500571 struct hdmi_audio_format audio_format;
572 struct hdmi_audio_dma audio_dma;
573 struct hdmi_core_audio_config core_cfg;
574 struct hdmi_core_infoframe_audio aud_if_cfg;
575 int err, n, cts;
576 enum hdmi_core_audio_sample_freq sample_freq;
577
578 switch (params_format(params)) {
579 case SNDRV_PCM_FORMAT_S16_LE:
580 core_cfg.i2s_cfg.word_max_length =
581 HDMI_AUDIO_I2S_MAX_WORD_20BITS;
582 core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_16_BITS;
583 core_cfg.i2s_cfg.in_length_bits =
584 HDMI_AUDIO_I2S_INPUT_LENGTH_16;
585 core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_LEFT;
586 audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_TWOSAMPLES;
587 audio_format.sample_size = HDMI_AUDIO_SAMPLE_16BITS;
588 audio_format.justification = HDMI_AUDIO_JUSTIFY_LEFT;
589 audio_dma.transfer_size = 0x10;
590 break;
591 case SNDRV_PCM_FORMAT_S24_LE:
592 core_cfg.i2s_cfg.word_max_length =
593 HDMI_AUDIO_I2S_MAX_WORD_24BITS;
594 core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_24_BITS;
595 core_cfg.i2s_cfg.in_length_bits =
596 HDMI_AUDIO_I2S_INPUT_LENGTH_24;
597 audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_ONESAMPLE;
598 audio_format.sample_size = HDMI_AUDIO_SAMPLE_24BITS;
599 audio_format.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
600 core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
601 audio_dma.transfer_size = 0x20;
602 break;
603 default:
604 return -EINVAL;
605 }
606
607 switch (params_rate(params)) {
608 case 32000:
609 sample_freq = HDMI_AUDIO_FS_32000;
610 break;
611 case 44100:
612 sample_freq = HDMI_AUDIO_FS_44100;
613 break;
614 case 48000:
615 sample_freq = HDMI_AUDIO_FS_48000;
616 break;
617 default:
618 return -EINVAL;
619 }
620
Mythri P K95a8aeb2011-09-08 19:06:18 +0530621 err = hdmi_config_audio_acr(ip_data, params_rate(params), &n, &cts);
Ricardo Neriad44cc32011-05-18 22:31:56 -0500622 if (err < 0)
623 return err;
624
625 /* Audio wrapper config */
626 audio_format.stereo_channels = HDMI_AUDIO_STEREO_ONECHANNEL;
627 audio_format.active_chnnls_msk = 0x03;
628 audio_format.type = HDMI_AUDIO_TYPE_LPCM;
629 audio_format.sample_order = HDMI_AUDIO_SAMPLE_LEFT_FIRST;
630 /* Disable start/stop signals of IEC 60958 blocks */
631 audio_format.en_sig_blk_strt_end = HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF;
632
633 audio_dma.block_size = 0xC0;
634 audio_dma.mode = HDMI_AUDIO_TRANSF_DMA;
635 audio_dma.fifo_threshold = 0x20; /* in number of samples */
636
Mythri P K95a8aeb2011-09-08 19:06:18 +0530637 hdmi_wp_audio_config_dma(ip_data, &audio_dma);
638 hdmi_wp_audio_config_format(ip_data, &audio_format);
Ricardo Neriad44cc32011-05-18 22:31:56 -0500639
640 /*
641 * I2S config
642 */
643 core_cfg.i2s_cfg.en_high_bitrate_aud = false;
644 /* Only used with high bitrate audio */
645 core_cfg.i2s_cfg.cbit_order = false;
646 /* Serial data and word select should change on sck rising edge */
647 core_cfg.i2s_cfg.sck_edge_mode = HDMI_AUDIO_I2S_SCK_EDGE_RISING;
648 core_cfg.i2s_cfg.vbit = HDMI_AUDIO_I2S_VBIT_FOR_PCM;
649 /* Set I2S word select polarity */
650 core_cfg.i2s_cfg.ws_polarity = HDMI_AUDIO_I2S_WS_POLARITY_LOW_IS_LEFT;
651 core_cfg.i2s_cfg.direction = HDMI_AUDIO_I2S_MSB_SHIFTED_FIRST;
652 /* Set serial data to word select shift. See Phillips spec. */
653 core_cfg.i2s_cfg.shift = HDMI_AUDIO_I2S_FIRST_BIT_SHIFT;
654 /* Enable one of the four available serial data channels */
655 core_cfg.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN;
656
657 /* Core audio config */
658 core_cfg.freq_sample = sample_freq;
659 core_cfg.n = n;
660 core_cfg.cts = cts;
661 if (dss_has_feature(FEAT_HDMI_CTS_SWMODE)) {
662 core_cfg.aud_par_busclk = 0;
663 core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_SW;
664 core_cfg.use_mclk = false;
665 } else {
666 core_cfg.aud_par_busclk = (((128 * 31) - 1) << 8);
667 core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_HW;
668 core_cfg.use_mclk = true;
669 core_cfg.mclk_mode = HDMI_AUDIO_MCLK_128FS;
670 }
671 core_cfg.layout = HDMI_AUDIO_LAYOUT_2CH;
672 core_cfg.en_spdif = false;
673 /* Use sample frequency from channel status word */
674 core_cfg.fs_override = true;
675 /* Enable ACR packets */
676 core_cfg.en_acr_pkt = true;
677 /* Disable direct streaming digital audio */
678 core_cfg.en_dsd_audio = false;
679 /* Use parallel audio interface */
680 core_cfg.en_parallel_aud_input = true;
681
Mythri P K95a8aeb2011-09-08 19:06:18 +0530682 hdmi_core_audio_config(ip_data, &core_cfg);
Ricardo Neriad44cc32011-05-18 22:31:56 -0500683
684 /*
685 * Configure packet
686 * info frame audio see doc CEA861-D page 74
687 */
688 aud_if_cfg.db1_coding_type = HDMI_INFOFRAME_AUDIO_DB1CT_FROM_STREAM;
689 aud_if_cfg.db1_channel_count = 2;
690 aud_if_cfg.db2_sample_freq = HDMI_INFOFRAME_AUDIO_DB2SF_FROM_STREAM;
691 aud_if_cfg.db2_sample_size = HDMI_INFOFRAME_AUDIO_DB2SS_FROM_STREAM;
692 aud_if_cfg.db4_channel_alloc = 0x00;
693 aud_if_cfg.db5_downmix_inh = false;
694 aud_if_cfg.db5_lsv = 0;
695
Mythri P K95a8aeb2011-09-08 19:06:18 +0530696 hdmi_core_audio_infoframe_config(ip_data, &aud_if_cfg);
Ricardo Neriad44cc32011-05-18 22:31:56 -0500697 return 0;
698}
699
Ricardo Neriad44cc32011-05-18 22:31:56 -0500700static int hdmi_audio_startup(struct snd_pcm_substream *substream,
701 struct snd_soc_dai *dai)
702{
703 if (!hdmi.mode) {
704 pr_err("Current video settings do not support audio.\n");
705 return -EIO;
706 }
707 return 0;
708}
709
Ricardo Nerib17ce112011-11-22 20:09:41 -0600710static int hdmi_audio_codec_probe(struct snd_soc_codec *codec)
711{
712 struct hdmi_ip_data *priv = &hdmi.ip_data;
713
714 snd_soc_codec_set_drvdata(codec, priv);
715 return 0;
716}
717
Ricardo Neriad44cc32011-05-18 22:31:56 -0500718static struct snd_soc_codec_driver hdmi_audio_codec_drv = {
Ricardo Nerib17ce112011-11-22 20:09:41 -0600719 .probe = hdmi_audio_codec_probe,
Ricardo Neriad44cc32011-05-18 22:31:56 -0500720};
721
722static struct snd_soc_dai_ops hdmi_audio_codec_ops = {
723 .hw_params = hdmi_audio_hw_params,
724 .trigger = hdmi_audio_trigger,
725 .startup = hdmi_audio_startup,
726};
727
728static struct snd_soc_dai_driver hdmi_codec_dai_drv = {
729 .name = "hdmi-audio-codec",
730 .playback = {
731 .channels_min = 2,
732 .channels_max = 2,
733 .rates = SNDRV_PCM_RATE_32000 |
734 SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000,
735 .formats = SNDRV_PCM_FMTBIT_S16_LE |
736 SNDRV_PCM_FMTBIT_S24_LE,
737 },
738 .ops = &hdmi_audio_codec_ops,
739};
Ricardo Neri82335c42011-04-05 16:05:18 -0500740#endif
741
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300742static int hdmi_get_clocks(struct platform_device *pdev)
743{
744 struct clk *clk;
745
746 clk = clk_get(&pdev->dev, "sys_clk");
747 if (IS_ERR(clk)) {
748 DSSERR("can't get sys_clk\n");
749 return PTR_ERR(clk);
750 }
751
752 hdmi.sys_clk = clk;
753
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300754 return 0;
755}
756
757static void hdmi_put_clocks(void)
758{
759 if (hdmi.sys_clk)
760 clk_put(hdmi.sys_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300761}
762
Mythri P Kc3198a52011-03-12 12:04:27 +0530763/* HDMI HW IP initialisation */
764static int omapdss_hdmihw_probe(struct platform_device *pdev)
765{
766 struct resource *hdmi_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300767 int r;
Mythri P Kc3198a52011-03-12 12:04:27 +0530768
769 hdmi.pdata = pdev->dev.platform_data;
770 hdmi.pdev = pdev;
771
772 mutex_init(&hdmi.lock);
773
774 hdmi_mem = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
775 if (!hdmi_mem) {
776 DSSERR("can't get IORESOURCE_MEM HDMI\n");
777 return -EINVAL;
778 }
779
780 /* Base address taken from platform */
Mythri P K95a8aeb2011-09-08 19:06:18 +0530781 hdmi.ip_data.base_wp = ioremap(hdmi_mem->start,
782 resource_size(hdmi_mem));
783 if (!hdmi.ip_data.base_wp) {
Mythri P Kc3198a52011-03-12 12:04:27 +0530784 DSSERR("can't ioremap WP\n");
785 return -ENOMEM;
786 }
787
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300788 r = hdmi_get_clocks(pdev);
789 if (r) {
Mythri P K95a8aeb2011-09-08 19:06:18 +0530790 iounmap(hdmi.ip_data.base_wp);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300791 return r;
792 }
793
794 pm_runtime_enable(&pdev->dev);
795
Mythri P K95a8aeb2011-09-08 19:06:18 +0530796 hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
797 hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
798 hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
799 hdmi.ip_data.phy_offset = HDMI_PHY;
800
Mythri P Kc3198a52011-03-12 12:04:27 +0530801 hdmi_panel_init();
802
Ricardo Neriad44cc32011-05-18 22:31:56 -0500803#if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
804 defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
805
806 /* Register ASoC codec DAI */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300807 r = snd_soc_register_codec(&pdev->dev, &hdmi_audio_codec_drv,
Ricardo Neriad44cc32011-05-18 22:31:56 -0500808 &hdmi_codec_dai_drv, 1);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300809 if (r) {
Ricardo Neriad44cc32011-05-18 22:31:56 -0500810 DSSERR("can't register ASoC HDMI audio codec\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300811 return r;
Ricardo Neriad44cc32011-05-18 22:31:56 -0500812 }
813#endif
Mythri P Kc3198a52011-03-12 12:04:27 +0530814 return 0;
815}
816
817static int omapdss_hdmihw_remove(struct platform_device *pdev)
818{
819 hdmi_panel_exit();
820
Ricardo Neriad44cc32011-05-18 22:31:56 -0500821#if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
822 defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
823 snd_soc_unregister_codec(&pdev->dev);
824#endif
825
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300826 pm_runtime_disable(&pdev->dev);
827
828 hdmi_put_clocks();
829
Mythri P K95a8aeb2011-09-08 19:06:18 +0530830 iounmap(hdmi.ip_data.base_wp);
Mythri P Kc3198a52011-03-12 12:04:27 +0530831
832 return 0;
833}
834
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300835static int hdmi_runtime_suspend(struct device *dev)
836{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300837 clk_disable(hdmi.sys_clk);
838
839 dispc_runtime_put();
840 dss_runtime_put();
841
842 return 0;
843}
844
845static int hdmi_runtime_resume(struct device *dev)
846{
847 int r;
848
849 r = dss_runtime_get();
850 if (r < 0)
851 goto err_get_dss;
852
853 r = dispc_runtime_get();
854 if (r < 0)
855 goto err_get_dispc;
856
857
858 clk_enable(hdmi.sys_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300859
860 return 0;
861
862err_get_dispc:
863 dss_runtime_put();
864err_get_dss:
865 return r;
866}
867
868static const struct dev_pm_ops hdmi_pm_ops = {
869 .runtime_suspend = hdmi_runtime_suspend,
870 .runtime_resume = hdmi_runtime_resume,
871};
872
Mythri P Kc3198a52011-03-12 12:04:27 +0530873static struct platform_driver omapdss_hdmihw_driver = {
874 .probe = omapdss_hdmihw_probe,
875 .remove = omapdss_hdmihw_remove,
876 .driver = {
877 .name = "omapdss_hdmi",
878 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300879 .pm = &hdmi_pm_ops,
Mythri P Kc3198a52011-03-12 12:04:27 +0530880 },
881};
882
883int hdmi_init_platform_driver(void)
884{
885 return platform_driver_register(&omapdss_hdmihw_driver);
886}
887
888void hdmi_uninit_platform_driver(void)
889{
890 return platform_driver_unregister(&omapdss_hdmihw_driver);
891}