blob: 82917236a2fbfe99426b5a70127255848a917d6a [file] [log] [blame]
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +02001/*
2 * Device Tree Include file for Marvell Armada XP family SoC
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Lior Amsalem <alior@marvell.com>
7 * Gregory CLEMENT <gregory.clement@free-electrons.com>
8 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9 * Ben Dooks <ben.dooks@codethink.co.uk>
10 *
Gregory CLEMENTee2ff962015-01-26 15:16:02 +010011 * This file is dual-licensed: you can use it either under the terms
12 * of the GPL or the X11 license, at your option. Note that this dual
13 * licensing only applies to this file, and not this project as a
14 * whole.
15 *
16 * a) This file is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of the
19 * License, or (at your option) any later version.
20 *
21 * This file is distributed in the hope that it will be useful
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * Or, alternatively
27 *
28 * b) Permission is hereby granted, free of charge, to any person
29 * obtaining a copy of this software and associated documentation
30 * files (the "Software"), to deal in the Software without
31 * restriction, including without limitation the rights to use
32 * copy, modify, merge, publish, distribute, sublicense, and/or
33 * sell copies of the Software, and to permit persons to whom the
34 * Software is furnished to do so, subject to the following
35 * conditions:
36 *
37 * The above copyright notice and this permission notice shall be
38 * included in all copies or substantial portions of the Software.
39 *
40 * THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
41 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
42 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
43 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
44 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
45 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
46 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
47 * OTHER DEALINGS IN THE SOFTWARE.
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020048 *
Thomas Petazzoni10b683c2012-08-02 17:13:47 +020049 * Contains definitions specific to the Armada XP SoC that are not
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020050 * common to all Armada SoCs.
51 */
52
Ezequiel Garcia38149882013-07-26 10:17:56 -030053#include "armada-370-xp.dtsi"
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020054
55/ {
56 model = "Marvell Armada XP family SoC";
57 compatible = "marvell,armadaxp", "marvell,armada-370-xp";
58
Willy Tarreaube5a9382013-06-03 18:47:36 +020059 aliases {
60 eth2 = &eth2;
61 };
62
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020063 soc {
Ezequiel Garcia5e12a612013-07-26 10:17:57 -030064 compatible = "marvell,armadaxp-mbus", "simple-bus";
65
Ezequiel Garcia0cd37542013-07-26 10:17:58 -030066 bootrom {
67 compatible = "marvell,bootrom";
68 reg = <MBUS_ID(0x01, 0x1d) 0 0x100000>;
69 };
70
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020071 internal-regs {
Thomas Petazzoni6e6db2b2014-11-21 17:00:13 +010072 sdramc@1400 {
73 compatible = "marvell,armada-xp-sdram-controller";
74 reg = <0x1400 0x500>;
75 };
76
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020077 L2: l2-cache {
78 compatible = "marvell,aurora-system-cache";
79 reg = <0x08000 0x1000>;
80 cache-id-part = <0x100>;
Gregory CLEMENTa9ce1af2014-10-06 11:37:56 +020081 cache-unified;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020082 wt-override;
83 };
Thomas Petazzonib18ea4d2013-04-12 16:29:07 +020084
Arnaud Ebalard547c6532014-11-22 00:46:39 +010085 spi0: spi@10600 {
86 pinctrl-0 = <&spi0_pins>;
87 pinctrl-names = "default";
88 };
89
Jason Coopera095b1c2013-12-12 13:59:17 +000090 i2c0: i2c@11000 {
91 compatible = "marvell,mv78230-i2c", "marvell,mv64xxx-i2c";
92 reg = <0x11000 0x100>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020093 };
Thomas Petazzonib18ea4d2013-04-12 16:29:07 +020094
Jason Coopera095b1c2013-12-12 13:59:17 +000095 i2c1: i2c@11100 {
96 compatible = "marvell,mv78230-i2c", "marvell,mv64xxx-i2c";
97 reg = <0x11100 0x100>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020098 };
Thomas Petazzonib18ea4d2013-04-12 16:29:07 +020099
Arnaud Ebalard181d9b22014-11-22 00:45:35 +0100100 uart2: serial@12200 {
Gregory CLEMENTb24212f2012-12-04 18:04:59 +0100101 compatible = "snps,dw-apb-uart";
Arnaud Ebalardd352f412014-11-22 00:46:28 +0100102 pinctrl-0 = <&uart2_pins>;
103 pinctrl-names = "default";
Gregory CLEMENT82a68262013-04-12 16:29:08 +0200104 reg = <0x12200 0x100>;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200105 reg-shift = <2>;
106 interrupts = <43>;
Heikki Krogeruse3661542013-03-06 11:23:33 +0100107 reg-io-width = <1>;
Thomas Petazzoni64939dc2014-04-18 09:41:46 +0200108 clocks = <&coreclk 0>;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200109 status = "disabled";
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200110 };
Arnaud Ebalard181d9b22014-11-22 00:45:35 +0100111
112 uart3: serial@12300 {
Gregory CLEMENTb24212f2012-12-04 18:04:59 +0100113 compatible = "snps,dw-apb-uart";
Arnaud Ebalardd352f412014-11-22 00:46:28 +0100114 pinctrl-0 = <&uart3_pins>;
115 pinctrl-names = "default";
Gregory CLEMENT82a68262013-04-12 16:29:08 +0200116 reg = <0x12300 0x100>;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200117 reg-shift = <2>;
118 interrupts = <44>;
Heikki Krogeruse3661542013-03-06 11:23:33 +0100119 reg-io-width = <1>;
Thomas Petazzoni64939dc2014-04-18 09:41:46 +0200120 clocks = <&coreclk 0>;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200121 status = "disabled";
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200122 };
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200123
Jason Coopera095b1c2013-12-12 13:59:17 +0000124 system-controller@18200 {
125 compatible = "marvell,armada-370-xp-system-controller";
126 reg = <0x18200 0x500>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200127 };
Gregory CLEMENT9d202782012-11-17 15:22:24 +0100128
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200129 gateclk: clock-gating-control@18220 {
130 compatible = "marvell,armada-xp-gating-clock";
131 reg = <0x18220 0x4>;
132 clocks = <&coreclk 0>;
133 #clock-cells = <1>;
134 };
Gregory CLEMENT9d202782012-11-17 15:22:24 +0100135
Jason Coopera095b1c2013-12-12 13:59:17 +0000136 coreclk: mvebu-sar@18230 {
137 compatible = "marvell,armada-xp-core-clock";
138 reg = <0x18230 0x08>;
139 #clock-cells = <1>;
140 };
141
142 thermal@182b0 {
143 compatible = "marvell,armadaxp-thermal";
144 reg = <0x182b0 0x4
145 0x184d0 0x4>;
146 status = "okay";
147 };
148
149 cpuclk: clock-complex@18700 {
150 #clock-cells = <1>;
151 compatible = "marvell,armada-xp-cpu-clock";
Thomas Petazzoni38436072014-07-09 17:45:12 +0200152 reg = <0x18700 0xA0>, <0x1c054 0x10>;
Jason Coopera095b1c2013-12-12 13:59:17 +0000153 clocks = <&coreclk 1>;
154 };
155
156 interrupt-controller@20000 {
157 reg = <0x20a00 0x2d0>, <0x21070 0x58>;
158 };
159
160 timer@20300 {
161 compatible = "marvell,armada-xp-timer";
162 clocks = <&coreclk 2>, <&refclk>;
163 clock-names = "nbclk", "fixed";
164 };
165
Ezequiel Garcia05afeeb2014-02-10 20:00:32 -0300166 watchdog@20300 {
167 compatible = "marvell,armada-xp-wdt";
168 clocks = <&coreclk 2>, <&refclk>;
169 clock-names = "nbclk", "fixed";
170 };
171
Gregory CLEMENTb6249d42014-04-14 15:50:32 +0200172 cpurst@20800 {
173 compatible = "marvell,armada-370-cpu-reset";
174 reg = <0x20800 0x20>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200175 };
Thomas Petazzoni323c1012012-09-04 15:06:43 +0200176
Willy Tarreaube5a9382013-06-03 18:47:36 +0200177 eth2: ethernet@30000 {
Thomas Petazzoni323c1012012-09-04 15:06:43 +0200178 compatible = "marvell,armada-370-neta";
Thomas Petazzonicf8088c2013-05-21 12:33:27 +0200179 reg = <0x30000 0x4000>;
Thomas Petazzoni323c1012012-09-04 15:06:43 +0200180 interrupts = <12>;
Thomas Petazzoni4aa935a2012-11-19 14:18:09 +0100181 clocks = <&gateclk 2>;
Thomas Petazzoni323c1012012-09-04 15:06:43 +0200182 status = "disabled";
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100183 };
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200184
Jason Coopera095b1c2013-12-12 13:59:17 +0000185 usb@50000 {
186 clocks = <&gateclk 18>;
187 };
188
189 usb@51000 {
190 clocks = <&gateclk 19>;
191 };
192
193 usb@52000 {
194 compatible = "marvell,orion-ehci";
195 reg = <0x52000 0x500>;
196 interrupts = <47>;
197 clocks = <&gateclk 20>;
198 status = "disabled";
199 };
200
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200201 xor@60900 {
202 compatible = "marvell,orion-xor";
203 reg = <0x60900 0x100
204 0x60b00 0x100>;
205 clocks = <&gateclk 22>;
206 status = "okay";
207
208 xor10 {
209 interrupts = <51>;
210 dmacap,memcpy;
211 dmacap,xor;
212 };
213 xor11 {
214 interrupts = <52>;
215 dmacap,memcpy;
216 dmacap,xor;
217 dmacap,memset;
218 };
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100219 };
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100220
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200221 xor@f0900 {
222 compatible = "marvell,orion-xor";
223 reg = <0xF0900 0x100
224 0xF0B00 0x100>;
225 clocks = <&gateclk 28>;
226 status = "okay";
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100227
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200228 xor00 {
229 interrupts = <94>;
230 dmacap,memcpy;
231 dmacap,xor;
232 };
233 xor01 {
234 interrupts = <95>;
235 dmacap,memcpy;
236 dmacap,xor;
237 dmacap,memset;
238 };
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100239 };
Ezequiel Garcia693a56e2013-03-26 07:16:26 -0300240 };
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200241 };
Ezequiel Garciac1bbd432013-08-20 12:45:50 -0300242
243 clocks {
244 /* 25 MHz reference crystal */
245 refclk: oscillator {
246 compatible = "fixed-clock";
247 #clock-cells = <0>;
248 clock-frequency = <25000000>;
249 };
250 };
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200251};
Arnaud Ebalard4904a822014-11-22 00:45:56 +0100252
253&pinctrl {
Arnaud Ebalard70ee4e92014-11-22 17:23:30 +0100254 ge0_gmii_pins: ge0-gmii-pins {
Arnaud Ebalard4904a822014-11-22 00:45:56 +0100255 marvell,pins =
256 "mpp0", "mpp1", "mpp2", "mpp3",
257 "mpp4", "mpp5", "mpp6", "mpp7",
258 "mpp8", "mpp9", "mpp10", "mpp11",
259 "mpp12", "mpp13", "mpp14", "mpp15",
260 "mpp16", "mpp17", "mpp18", "mpp19",
261 "mpp20", "mpp21", "mpp22", "mpp23";
262 marvell,function = "ge0";
263 };
264
Arnaud Ebalard70ee4e92014-11-22 17:23:30 +0100265 ge0_rgmii_pins: ge0-rgmii-pins {
Arnaud Ebalard4904a822014-11-22 00:45:56 +0100266 marvell,pins =
267 "mpp0", "mpp1", "mpp2", "mpp3",
268 "mpp4", "mpp5", "mpp6", "mpp7",
269 "mpp8", "mpp9", "mpp10", "mpp11";
270 marvell,function = "ge0";
271 };
272
Arnaud Ebalard70ee4e92014-11-22 17:23:30 +0100273 ge1_rgmii_pins: ge1-rgmii-pins {
Arnaud Ebalard4904a822014-11-22 00:45:56 +0100274 marvell,pins =
275 "mpp12", "mpp13", "mpp14", "mpp15",
276 "mpp16", "mpp17", "mpp18", "mpp19",
277 "mpp20", "mpp21", "mpp22", "mpp23";
278 marvell,function = "ge1";
279 };
280
281 sdio_pins: sdio-pins {
282 marvell,pins = "mpp30", "mpp31", "mpp32",
283 "mpp33", "mpp34", "mpp35";
284 marvell,function = "sd0";
285 };
Arnaud Ebalardd352f412014-11-22 00:46:28 +0100286
Arnaud Ebalard547c6532014-11-22 00:46:39 +0100287 spi0_pins: spi0-pins {
288 marvell,pins = "mpp36", "mpp37",
289 "mpp38", "mpp39";
290 marvell,function = "spi";
291 };
292
Arnaud Ebalardd352f412014-11-22 00:46:28 +0100293 uart2_pins: uart2-pins {
294 marvell,pins = "mpp42", "mpp43";
295 marvell,function = "uart2";
296 };
297
298 uart3_pins: uart3-pins {
299 marvell,pins = "mpp44", "mpp45";
300 marvell,function = "uart3";
301 };
Arnaud Ebalard4904a822014-11-22 00:45:56 +0100302};