blob: 6533ecc716787e1c81bebee4c4221079284fe098 [file] [log] [blame]
Keshava Munegowda17cdd292011-03-01 20:08:17 +05301/**
2 * omap-usb-host.c - The USBHS core driver for OMAP EHCI & OHCI
3 *
4 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com
5 * Author: Keshava Munegowda <keshava_mgowda@ti.com>
6 *
7 * This program is free software: you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 of
9 * the License as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#include <linux/kernel.h>
Ming Lei417e2062011-08-19 16:57:54 +080020#include <linux/module.h>
Keshava Munegowda17cdd292011-03-01 20:08:17 +053021#include <linux/types.h>
22#include <linux/slab.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/clk.h>
26#include <linux/dma-mapping.h>
27#include <linux/spinlock.h>
28#include <linux/gpio.h>
Keshava Munegowda17cdd292011-03-01 20:08:17 +053029#include <plat/usb.h>
30
31#define USBHS_DRIVER_NAME "usbhs-omap"
32#define OMAP_EHCI_DEVICE "ehci-omap"
33#define OMAP_OHCI_DEVICE "ohci-omap3"
34
35/* OMAP USBHOST Register addresses */
36
37/* TLL Register Set */
38#define OMAP_USBTLL_REVISION (0x00)
39#define OMAP_USBTLL_SYSCONFIG (0x10)
40#define OMAP_USBTLL_SYSCONFIG_CACTIVITY (1 << 8)
41#define OMAP_USBTLL_SYSCONFIG_SIDLEMODE (1 << 3)
42#define OMAP_USBTLL_SYSCONFIG_ENAWAKEUP (1 << 2)
43#define OMAP_USBTLL_SYSCONFIG_SOFTRESET (1 << 1)
44#define OMAP_USBTLL_SYSCONFIG_AUTOIDLE (1 << 0)
45
46#define OMAP_USBTLL_SYSSTATUS (0x14)
47#define OMAP_USBTLL_SYSSTATUS_RESETDONE (1 << 0)
48
49#define OMAP_USBTLL_IRQSTATUS (0x18)
50#define OMAP_USBTLL_IRQENABLE (0x1C)
51
52#define OMAP_TLL_SHARED_CONF (0x30)
53#define OMAP_TLL_SHARED_CONF_USB_90D_DDR_EN (1 << 6)
54#define OMAP_TLL_SHARED_CONF_USB_180D_SDR_EN (1 << 5)
55#define OMAP_TLL_SHARED_CONF_USB_DIVRATION (1 << 2)
56#define OMAP_TLL_SHARED_CONF_FCLK_REQ (1 << 1)
57#define OMAP_TLL_SHARED_CONF_FCLK_IS_ON (1 << 0)
58
59#define OMAP_TLL_CHANNEL_CONF(num) (0x040 + 0x004 * num)
60#define OMAP_TLL_CHANNEL_CONF_FSLSMODE_SHIFT 24
61#define OMAP_TLL_CHANNEL_CONF_ULPINOBITSTUFF (1 << 11)
62#define OMAP_TLL_CHANNEL_CONF_ULPI_ULPIAUTOIDLE (1 << 10)
63#define OMAP_TLL_CHANNEL_CONF_UTMIAUTOIDLE (1 << 9)
64#define OMAP_TLL_CHANNEL_CONF_ULPIDDRMODE (1 << 8)
65#define OMAP_TLL_CHANNEL_CONF_CHANMODE_FSLS (1 << 1)
66#define OMAP_TLL_CHANNEL_CONF_CHANEN (1 << 0)
67
68#define OMAP_TLL_FSLSMODE_6PIN_PHY_DAT_SE0 0x0
69#define OMAP_TLL_FSLSMODE_6PIN_PHY_DP_DM 0x1
70#define OMAP_TLL_FSLSMODE_3PIN_PHY 0x2
71#define OMAP_TLL_FSLSMODE_4PIN_PHY 0x3
72#define OMAP_TLL_FSLSMODE_6PIN_TLL_DAT_SE0 0x4
73#define OMAP_TLL_FSLSMODE_6PIN_TLL_DP_DM 0x5
74#define OMAP_TLL_FSLSMODE_3PIN_TLL 0x6
75#define OMAP_TLL_FSLSMODE_4PIN_TLL 0x7
76#define OMAP_TLL_FSLSMODE_2PIN_TLL_DAT_SE0 0xA
77#define OMAP_TLL_FSLSMODE_2PIN_DAT_DP_DM 0xB
78
79#define OMAP_TLL_ULPI_FUNCTION_CTRL(num) (0x804 + 0x100 * num)
80#define OMAP_TLL_ULPI_INTERFACE_CTRL(num) (0x807 + 0x100 * num)
81#define OMAP_TLL_ULPI_OTG_CTRL(num) (0x80A + 0x100 * num)
82#define OMAP_TLL_ULPI_INT_EN_RISE(num) (0x80D + 0x100 * num)
83#define OMAP_TLL_ULPI_INT_EN_FALL(num) (0x810 + 0x100 * num)
84#define OMAP_TLL_ULPI_INT_STATUS(num) (0x813 + 0x100 * num)
85#define OMAP_TLL_ULPI_INT_LATCH(num) (0x814 + 0x100 * num)
86#define OMAP_TLL_ULPI_DEBUG(num) (0x815 + 0x100 * num)
87#define OMAP_TLL_ULPI_SCRATCH_REGISTER(num) (0x816 + 0x100 * num)
88
89#define OMAP_TLL_CHANNEL_COUNT 3
90#define OMAP_TLL_CHANNEL_1_EN_MASK (1 << 0)
91#define OMAP_TLL_CHANNEL_2_EN_MASK (1 << 1)
92#define OMAP_TLL_CHANNEL_3_EN_MASK (1 << 2)
93
94/* UHH Register Set */
95#define OMAP_UHH_REVISION (0x00)
96#define OMAP_UHH_SYSCONFIG (0x10)
97#define OMAP_UHH_SYSCONFIG_MIDLEMODE (1 << 12)
98#define OMAP_UHH_SYSCONFIG_CACTIVITY (1 << 8)
99#define OMAP_UHH_SYSCONFIG_SIDLEMODE (1 << 3)
100#define OMAP_UHH_SYSCONFIG_ENAWAKEUP (1 << 2)
101#define OMAP_UHH_SYSCONFIG_SOFTRESET (1 << 1)
102#define OMAP_UHH_SYSCONFIG_AUTOIDLE (1 << 0)
103
104#define OMAP_UHH_SYSSTATUS (0x14)
105#define OMAP_UHH_HOSTCONFIG (0x40)
106#define OMAP_UHH_HOSTCONFIG_ULPI_BYPASS (1 << 0)
107#define OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS (1 << 0)
108#define OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS (1 << 11)
109#define OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS (1 << 12)
110#define OMAP_UHH_HOSTCONFIG_INCR4_BURST_EN (1 << 2)
111#define OMAP_UHH_HOSTCONFIG_INCR8_BURST_EN (1 << 3)
112#define OMAP_UHH_HOSTCONFIG_INCR16_BURST_EN (1 << 4)
113#define OMAP_UHH_HOSTCONFIG_INCRX_ALIGN_EN (1 << 5)
114#define OMAP_UHH_HOSTCONFIG_P1_CONNECT_STATUS (1 << 8)
115#define OMAP_UHH_HOSTCONFIG_P2_CONNECT_STATUS (1 << 9)
116#define OMAP_UHH_HOSTCONFIG_P3_CONNECT_STATUS (1 << 10)
117#define OMAP4_UHH_HOSTCONFIG_APP_START_CLK (1 << 31)
118
119/* OMAP4-specific defines */
120#define OMAP4_UHH_SYSCONFIG_IDLEMODE_CLEAR (3 << 2)
121#define OMAP4_UHH_SYSCONFIG_NOIDLE (1 << 2)
122#define OMAP4_UHH_SYSCONFIG_STDBYMODE_CLEAR (3 << 4)
123#define OMAP4_UHH_SYSCONFIG_NOSTDBY (1 << 4)
124#define OMAP4_UHH_SYSCONFIG_SOFTRESET (1 << 0)
125
126#define OMAP4_P1_MODE_CLEAR (3 << 16)
127#define OMAP4_P1_MODE_TLL (1 << 16)
128#define OMAP4_P1_MODE_HSIC (3 << 16)
129#define OMAP4_P2_MODE_CLEAR (3 << 18)
130#define OMAP4_P2_MODE_TLL (1 << 18)
131#define OMAP4_P2_MODE_HSIC (3 << 18)
132
133#define OMAP_REV2_TLL_CHANNEL_COUNT 2
134
135#define OMAP_UHH_DEBUG_CSR (0x44)
136
137/* Values of UHH_REVISION - Note: these are not given in the TRM */
138#define OMAP_USBHS_REV1 0x00000010 /* OMAP3 */
139#define OMAP_USBHS_REV2 0x50700100 /* OMAP4 */
140
141#define is_omap_usbhs_rev1(x) (x->usbhs_rev == OMAP_USBHS_REV1)
142#define is_omap_usbhs_rev2(x) (x->usbhs_rev == OMAP_USBHS_REV2)
143
144#define is_ehci_phy_mode(x) (x == OMAP_EHCI_PORT_MODE_PHY)
145#define is_ehci_tll_mode(x) (x == OMAP_EHCI_PORT_MODE_TLL)
146#define is_ehci_hsic_mode(x) (x == OMAP_EHCI_PORT_MODE_HSIC)
147
148
149struct usbhs_hcd_omap {
Keshava Munegowda8f2df012011-06-20 15:22:56 +0200150 struct clk *usbhost_ick;
151 struct clk *usbhost_hs_fck;
152 struct clk *usbhost_fs_fck;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530153 struct clk *xclk60mhsp1_ck;
154 struct clk *xclk60mhsp2_ck;
155 struct clk *utmi_p1_fck;
156 struct clk *usbhost_p1_fck;
157 struct clk *usbtll_p1_fck;
158 struct clk *utmi_p2_fck;
159 struct clk *usbhost_p2_fck;
160 struct clk *usbtll_p2_fck;
161 struct clk *init_60m_fclk;
Keshava Munegowda8f2df012011-06-20 15:22:56 +0200162 struct clk *usbtll_fck;
163 struct clk *usbtll_ick;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530164
165 void __iomem *uhh_base;
166 void __iomem *tll_base;
167
168 struct usbhs_omap_platform_data platdata;
169
170 u32 usbhs_rev;
171 spinlock_t lock;
172 int count;
173};
174/*-------------------------------------------------------------------------*/
175
176const char usbhs_driver_name[] = USBHS_DRIVER_NAME;
177static u64 usbhs_dmamask = ~(u32)0;
178
179/*-------------------------------------------------------------------------*/
180
181static inline void usbhs_write(void __iomem *base, u32 reg, u32 val)
182{
183 __raw_writel(val, base + reg);
184}
185
186static inline u32 usbhs_read(void __iomem *base, u32 reg)
187{
188 return __raw_readl(base + reg);
189}
190
191static inline void usbhs_writeb(void __iomem *base, u8 reg, u8 val)
192{
193 __raw_writeb(val, base + reg);
194}
195
196static inline u8 usbhs_readb(void __iomem *base, u8 reg)
197{
198 return __raw_readb(base + reg);
199}
200
201/*-------------------------------------------------------------------------*/
202
203static struct platform_device *omap_usbhs_alloc_child(const char *name,
204 struct resource *res, int num_resources, void *pdata,
205 size_t pdata_size, struct device *dev)
206{
207 struct platform_device *child;
208 int ret;
209
210 child = platform_device_alloc(name, 0);
211
212 if (!child) {
213 dev_err(dev, "platform_device_alloc %s failed\n", name);
214 goto err_end;
215 }
216
217 ret = platform_device_add_resources(child, res, num_resources);
218 if (ret) {
219 dev_err(dev, "platform_device_add_resources failed\n");
220 goto err_alloc;
221 }
222
223 ret = platform_device_add_data(child, pdata, pdata_size);
224 if (ret) {
225 dev_err(dev, "platform_device_add_data failed\n");
226 goto err_alloc;
227 }
228
229 child->dev.dma_mask = &usbhs_dmamask;
230 child->dev.coherent_dma_mask = 0xffffffff;
231 child->dev.parent = dev;
232
233 ret = platform_device_add(child);
234 if (ret) {
235 dev_err(dev, "platform_device_add failed\n");
236 goto err_alloc;
237 }
238
239 return child;
240
241err_alloc:
242 platform_device_put(child);
243
244err_end:
245 return NULL;
246}
247
248static int omap_usbhs_alloc_children(struct platform_device *pdev)
249{
250 struct device *dev = &pdev->dev;
251 struct usbhs_hcd_omap *omap;
252 struct ehci_hcd_omap_platform_data *ehci_data;
253 struct ohci_hcd_omap_platform_data *ohci_data;
254 struct platform_device *ehci;
255 struct platform_device *ohci;
256 struct resource *res;
257 struct resource resources[2];
258 int ret;
259
260 omap = platform_get_drvdata(pdev);
261 ehci_data = omap->platdata.ehci_data;
262 ohci_data = omap->platdata.ohci_data;
263
264 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ehci");
265 if (!res) {
266 dev_err(dev, "EHCI get resource IORESOURCE_MEM failed\n");
267 ret = -ENODEV;
268 goto err_end;
269 }
270 resources[0] = *res;
271
272 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "ehci-irq");
273 if (!res) {
274 dev_err(dev, " EHCI get resource IORESOURCE_IRQ failed\n");
275 ret = -ENODEV;
276 goto err_end;
277 }
278 resources[1] = *res;
279
280 ehci = omap_usbhs_alloc_child(OMAP_EHCI_DEVICE, resources, 2, ehci_data,
281 sizeof(*ehci_data), dev);
282
283 if (!ehci) {
284 dev_err(dev, "omap_usbhs_alloc_child failed\n");
Axel Lind9107742011-05-14 14:15:36 +0800285 ret = -ENOMEM;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530286 goto err_end;
287 }
288
289 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ohci");
290 if (!res) {
291 dev_err(dev, "OHCI get resource IORESOURCE_MEM failed\n");
292 ret = -ENODEV;
293 goto err_ehci;
294 }
295 resources[0] = *res;
296
297 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "ohci-irq");
298 if (!res) {
299 dev_err(dev, "OHCI get resource IORESOURCE_IRQ failed\n");
300 ret = -ENODEV;
301 goto err_ehci;
302 }
303 resources[1] = *res;
304
305 ohci = omap_usbhs_alloc_child(OMAP_OHCI_DEVICE, resources, 2, ohci_data,
306 sizeof(*ohci_data), dev);
307 if (!ohci) {
308 dev_err(dev, "omap_usbhs_alloc_child failed\n");
Axel Lind9107742011-05-14 14:15:36 +0800309 ret = -ENOMEM;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530310 goto err_ehci;
311 }
312
313 return 0;
314
315err_ehci:
Axel Lind9107742011-05-14 14:15:36 +0800316 platform_device_unregister(ehci);
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530317
318err_end:
319 return ret;
320}
321
322/**
323 * usbhs_omap_probe - initialize TI-based HCDs
324 *
325 * Allocates basic resources for this USB host controller.
326 */
327static int __devinit usbhs_omap_probe(struct platform_device *pdev)
328{
329 struct device *dev = &pdev->dev;
330 struct usbhs_omap_platform_data *pdata = dev->platform_data;
331 struct usbhs_hcd_omap *omap;
332 struct resource *res;
333 int ret = 0;
334 int i;
335
336 if (!pdata) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300337 dev_err(dev, "Missing platform data\n");
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530338 ret = -ENOMEM;
339 goto end_probe;
340 }
341
342 omap = kzalloc(sizeof(*omap), GFP_KERNEL);
343 if (!omap) {
344 dev_err(dev, "Memory allocation failed\n");
345 ret = -ENOMEM;
346 goto end_probe;
347 }
348
349 spin_lock_init(&omap->lock);
350
351 for (i = 0; i < OMAP3_HS_USB_PORTS; i++)
352 omap->platdata.port_mode[i] = pdata->port_mode[i];
353
354 omap->platdata.ehci_data = pdata->ehci_data;
355 omap->platdata.ohci_data = pdata->ohci_data;
356
Keshava Munegowda8f2df012011-06-20 15:22:56 +0200357 omap->usbhost_ick = clk_get(dev, "usbhost_ick");
358 if (IS_ERR(omap->usbhost_ick)) {
359 ret = PTR_ERR(omap->usbhost_ick);
360 dev_err(dev, "usbhost_ick failed error:%d\n", ret);
361 goto err_end;
362 }
363
364 omap->usbhost_hs_fck = clk_get(dev, "hs_fck");
365 if (IS_ERR(omap->usbhost_hs_fck)) {
366 ret = PTR_ERR(omap->usbhost_hs_fck);
367 dev_err(dev, "usbhost_hs_fck failed error:%d\n", ret);
368 goto err_usbhost_ick;
369 }
370
371 omap->usbhost_fs_fck = clk_get(dev, "fs_fck");
372 if (IS_ERR(omap->usbhost_fs_fck)) {
373 ret = PTR_ERR(omap->usbhost_fs_fck);
374 dev_err(dev, "usbhost_fs_fck failed error:%d\n", ret);
375 goto err_usbhost_hs_fck;
376 }
377
378 omap->usbtll_fck = clk_get(dev, "usbtll_fck");
379 if (IS_ERR(omap->usbtll_fck)) {
380 ret = PTR_ERR(omap->usbtll_fck);
381 dev_err(dev, "usbtll_fck failed error:%d\n", ret);
382 goto err_usbhost_fs_fck;
383 }
384
385 omap->usbtll_ick = clk_get(dev, "usbtll_ick");
386 if (IS_ERR(omap->usbtll_ick)) {
387 ret = PTR_ERR(omap->usbtll_ick);
388 dev_err(dev, "usbtll_ick failed error:%d\n", ret);
389 goto err_usbtll_fck;
390 }
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530391
392 omap->utmi_p1_fck = clk_get(dev, "utmi_p1_gfclk");
393 if (IS_ERR(omap->utmi_p1_fck)) {
394 ret = PTR_ERR(omap->utmi_p1_fck);
395 dev_err(dev, "utmi_p1_gfclk failed error:%d\n", ret);
Keshava Munegowda8f2df012011-06-20 15:22:56 +0200396 goto err_usbtll_ick;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530397 }
398
399 omap->xclk60mhsp1_ck = clk_get(dev, "xclk60mhsp1_ck");
400 if (IS_ERR(omap->xclk60mhsp1_ck)) {
401 ret = PTR_ERR(omap->xclk60mhsp1_ck);
402 dev_err(dev, "xclk60mhsp1_ck failed error:%d\n", ret);
403 goto err_utmi_p1_fck;
404 }
405
406 omap->utmi_p2_fck = clk_get(dev, "utmi_p2_gfclk");
407 if (IS_ERR(omap->utmi_p2_fck)) {
408 ret = PTR_ERR(omap->utmi_p2_fck);
409 dev_err(dev, "utmi_p2_gfclk failed error:%d\n", ret);
410 goto err_xclk60mhsp1_ck;
411 }
412
413 omap->xclk60mhsp2_ck = clk_get(dev, "xclk60mhsp2_ck");
414 if (IS_ERR(omap->xclk60mhsp2_ck)) {
415 ret = PTR_ERR(omap->xclk60mhsp2_ck);
416 dev_err(dev, "xclk60mhsp2_ck failed error:%d\n", ret);
417 goto err_utmi_p2_fck;
418 }
419
420 omap->usbhost_p1_fck = clk_get(dev, "usb_host_hs_utmi_p1_clk");
421 if (IS_ERR(omap->usbhost_p1_fck)) {
422 ret = PTR_ERR(omap->usbhost_p1_fck);
423 dev_err(dev, "usbhost_p1_fck failed error:%d\n", ret);
424 goto err_xclk60mhsp2_ck;
425 }
426
427 omap->usbtll_p1_fck = clk_get(dev, "usb_tll_hs_usb_ch0_clk");
428 if (IS_ERR(omap->usbtll_p1_fck)) {
429 ret = PTR_ERR(omap->usbtll_p1_fck);
430 dev_err(dev, "usbtll_p1_fck failed error:%d\n", ret);
431 goto err_usbhost_p1_fck;
432 }
433
434 omap->usbhost_p2_fck = clk_get(dev, "usb_host_hs_utmi_p2_clk");
435 if (IS_ERR(omap->usbhost_p2_fck)) {
436 ret = PTR_ERR(omap->usbhost_p2_fck);
437 dev_err(dev, "usbhost_p2_fck failed error:%d\n", ret);
438 goto err_usbtll_p1_fck;
439 }
440
441 omap->usbtll_p2_fck = clk_get(dev, "usb_tll_hs_usb_ch1_clk");
442 if (IS_ERR(omap->usbtll_p2_fck)) {
443 ret = PTR_ERR(omap->usbtll_p2_fck);
444 dev_err(dev, "usbtll_p2_fck failed error:%d\n", ret);
445 goto err_usbhost_p2_fck;
446 }
447
448 omap->init_60m_fclk = clk_get(dev, "init_60m_fclk");
449 if (IS_ERR(omap->init_60m_fclk)) {
450 ret = PTR_ERR(omap->init_60m_fclk);
451 dev_err(dev, "init_60m_fclk failed error:%d\n", ret);
452 goto err_usbtll_p2_fck;
453 }
454
455 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "uhh");
456 if (!res) {
457 dev_err(dev, "UHH EHCI get resource failed\n");
458 ret = -ENODEV;
459 goto err_init_60m_fclk;
460 }
461
462 omap->uhh_base = ioremap(res->start, resource_size(res));
463 if (!omap->uhh_base) {
464 dev_err(dev, "UHH ioremap failed\n");
465 ret = -ENOMEM;
466 goto err_init_60m_fclk;
467 }
468
469 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "tll");
470 if (!res) {
471 dev_err(dev, "UHH EHCI get resource failed\n");
472 ret = -ENODEV;
473 goto err_tll;
474 }
475
476 omap->tll_base = ioremap(res->start, resource_size(res));
477 if (!omap->tll_base) {
478 dev_err(dev, "TLL ioremap failed\n");
479 ret = -ENOMEM;
480 goto err_tll;
481 }
482
483 platform_set_drvdata(pdev, omap);
484
485 ret = omap_usbhs_alloc_children(pdev);
486 if (ret) {
487 dev_err(dev, "omap_usbhs_alloc_children failed\n");
488 goto err_alloc;
489 }
490
491 goto end_probe;
492
493err_alloc:
494 iounmap(omap->tll_base);
495
496err_tll:
497 iounmap(omap->uhh_base);
498
499err_init_60m_fclk:
500 clk_put(omap->init_60m_fclk);
501
502err_usbtll_p2_fck:
503 clk_put(omap->usbtll_p2_fck);
504
505err_usbhost_p2_fck:
506 clk_put(omap->usbhost_p2_fck);
507
508err_usbtll_p1_fck:
509 clk_put(omap->usbtll_p1_fck);
510
511err_usbhost_p1_fck:
512 clk_put(omap->usbhost_p1_fck);
513
514err_xclk60mhsp2_ck:
515 clk_put(omap->xclk60mhsp2_ck);
516
517err_utmi_p2_fck:
518 clk_put(omap->utmi_p2_fck);
519
520err_xclk60mhsp1_ck:
521 clk_put(omap->xclk60mhsp1_ck);
522
523err_utmi_p1_fck:
524 clk_put(omap->utmi_p1_fck);
525
Keshava Munegowda8f2df012011-06-20 15:22:56 +0200526err_usbtll_ick:
527 clk_put(omap->usbtll_ick);
528
529err_usbtll_fck:
530 clk_put(omap->usbtll_fck);
531
532err_usbhost_fs_fck:
533 clk_put(omap->usbhost_fs_fck);
534
535err_usbhost_hs_fck:
536 clk_put(omap->usbhost_hs_fck);
537
538err_usbhost_ick:
539 clk_put(omap->usbhost_ick);
540
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530541err_end:
542 kfree(omap);
543
544end_probe:
545 return ret;
546}
547
548/**
549 * usbhs_omap_remove - shutdown processing for UHH & TLL HCDs
550 * @pdev: USB Host Controller being removed
551 *
552 * Reverses the effect of usbhs_omap_probe().
553 */
554static int __devexit usbhs_omap_remove(struct platform_device *pdev)
555{
556 struct usbhs_hcd_omap *omap = platform_get_drvdata(pdev);
557
558 if (omap->count != 0) {
559 dev_err(&pdev->dev,
560 "Either EHCI or OHCI is still using usbhs core\n");
561 return -EBUSY;
562 }
563
564 iounmap(omap->tll_base);
565 iounmap(omap->uhh_base);
566 clk_put(omap->init_60m_fclk);
567 clk_put(omap->usbtll_p2_fck);
568 clk_put(omap->usbhost_p2_fck);
569 clk_put(omap->usbtll_p1_fck);
570 clk_put(omap->usbhost_p1_fck);
571 clk_put(omap->xclk60mhsp2_ck);
572 clk_put(omap->utmi_p2_fck);
573 clk_put(omap->xclk60mhsp1_ck);
574 clk_put(omap->utmi_p1_fck);
Keshava Munegowda8f2df012011-06-20 15:22:56 +0200575 clk_put(omap->usbtll_ick);
576 clk_put(omap->usbtll_fck);
577 clk_put(omap->usbhost_fs_fck);
578 clk_put(omap->usbhost_hs_fck);
579 clk_put(omap->usbhost_ick);
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530580 kfree(omap);
581
582 return 0;
583}
584
585static bool is_ohci_port(enum usbhs_omap_port_mode pmode)
586{
587 switch (pmode) {
588 case OMAP_OHCI_PORT_MODE_PHY_6PIN_DATSE0:
589 case OMAP_OHCI_PORT_MODE_PHY_6PIN_DPDM:
590 case OMAP_OHCI_PORT_MODE_PHY_3PIN_DATSE0:
591 case OMAP_OHCI_PORT_MODE_PHY_4PIN_DPDM:
592 case OMAP_OHCI_PORT_MODE_TLL_6PIN_DATSE0:
593 case OMAP_OHCI_PORT_MODE_TLL_6PIN_DPDM:
594 case OMAP_OHCI_PORT_MODE_TLL_3PIN_DATSE0:
595 case OMAP_OHCI_PORT_MODE_TLL_4PIN_DPDM:
596 case OMAP_OHCI_PORT_MODE_TLL_2PIN_DATSE0:
597 case OMAP_OHCI_PORT_MODE_TLL_2PIN_DPDM:
598 return true;
599
600 default:
601 return false;
602 }
603}
604
605/*
606 * convert the port-mode enum to a value we can use in the FSLSMODE
607 * field of USBTLL_CHANNEL_CONF
608 */
609static unsigned ohci_omap3_fslsmode(enum usbhs_omap_port_mode mode)
610{
611 switch (mode) {
612 case OMAP_USBHS_PORT_MODE_UNUSED:
613 case OMAP_OHCI_PORT_MODE_PHY_6PIN_DATSE0:
614 return OMAP_TLL_FSLSMODE_6PIN_PHY_DAT_SE0;
615
616 case OMAP_OHCI_PORT_MODE_PHY_6PIN_DPDM:
617 return OMAP_TLL_FSLSMODE_6PIN_PHY_DP_DM;
618
619 case OMAP_OHCI_PORT_MODE_PHY_3PIN_DATSE0:
620 return OMAP_TLL_FSLSMODE_3PIN_PHY;
621
622 case OMAP_OHCI_PORT_MODE_PHY_4PIN_DPDM:
623 return OMAP_TLL_FSLSMODE_4PIN_PHY;
624
625 case OMAP_OHCI_PORT_MODE_TLL_6PIN_DATSE0:
626 return OMAP_TLL_FSLSMODE_6PIN_TLL_DAT_SE0;
627
628 case OMAP_OHCI_PORT_MODE_TLL_6PIN_DPDM:
629 return OMAP_TLL_FSLSMODE_6PIN_TLL_DP_DM;
630
631 case OMAP_OHCI_PORT_MODE_TLL_3PIN_DATSE0:
632 return OMAP_TLL_FSLSMODE_3PIN_TLL;
633
634 case OMAP_OHCI_PORT_MODE_TLL_4PIN_DPDM:
635 return OMAP_TLL_FSLSMODE_4PIN_TLL;
636
637 case OMAP_OHCI_PORT_MODE_TLL_2PIN_DATSE0:
638 return OMAP_TLL_FSLSMODE_2PIN_TLL_DAT_SE0;
639
640 case OMAP_OHCI_PORT_MODE_TLL_2PIN_DPDM:
641 return OMAP_TLL_FSLSMODE_2PIN_DAT_DP_DM;
642 default:
643 pr_warning("Invalid port mode, using default\n");
644 return OMAP_TLL_FSLSMODE_6PIN_PHY_DAT_SE0;
645 }
646}
647
648static void usbhs_omap_tll_init(struct device *dev, u8 tll_channel_count)
649{
650 struct usbhs_hcd_omap *omap = dev_get_drvdata(dev);
651 struct usbhs_omap_platform_data *pdata = dev->platform_data;
652 unsigned reg;
653 int i;
654
655 /* Program Common TLL register */
656 reg = usbhs_read(omap->tll_base, OMAP_TLL_SHARED_CONF);
657 reg |= (OMAP_TLL_SHARED_CONF_FCLK_IS_ON
658 | OMAP_TLL_SHARED_CONF_USB_DIVRATION);
659 reg &= ~OMAP_TLL_SHARED_CONF_USB_90D_DDR_EN;
660 reg &= ~OMAP_TLL_SHARED_CONF_USB_180D_SDR_EN;
661
662 usbhs_write(omap->tll_base, OMAP_TLL_SHARED_CONF, reg);
663
664 /* Enable channels now */
665 for (i = 0; i < tll_channel_count; i++) {
666 reg = usbhs_read(omap->tll_base,
667 OMAP_TLL_CHANNEL_CONF(i));
668
669 if (is_ohci_port(pdata->port_mode[i])) {
670 reg |= ohci_omap3_fslsmode(pdata->port_mode[i])
671 << OMAP_TLL_CHANNEL_CONF_FSLSMODE_SHIFT;
672 reg |= OMAP_TLL_CHANNEL_CONF_CHANMODE_FSLS;
673 } else if (pdata->port_mode[i] == OMAP_EHCI_PORT_MODE_TLL) {
674
675 /* Disable AutoIdle, BitStuffing and use SDR Mode */
676 reg &= ~(OMAP_TLL_CHANNEL_CONF_UTMIAUTOIDLE
677 | OMAP_TLL_CHANNEL_CONF_ULPINOBITSTUFF
678 | OMAP_TLL_CHANNEL_CONF_ULPIDDRMODE);
679
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530680 } else
681 continue;
682
683 reg |= OMAP_TLL_CHANNEL_CONF_CHANEN;
684 usbhs_write(omap->tll_base,
685 OMAP_TLL_CHANNEL_CONF(i), reg);
686
687 usbhs_writeb(omap->tll_base,
688 OMAP_TLL_ULPI_SCRATCH_REGISTER(i), 0xbe);
689 }
690}
691
692static int usbhs_enable(struct device *dev)
693{
694 struct usbhs_hcd_omap *omap = dev_get_drvdata(dev);
695 struct usbhs_omap_platform_data *pdata = &omap->platdata;
696 unsigned long flags = 0;
697 int ret = 0;
Keshava Munegowda8f2df012011-06-20 15:22:56 +0200698 unsigned long timeout;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530699 unsigned reg;
700
701 dev_dbg(dev, "starting TI HSUSB Controller\n");
702 if (!pdata) {
703 dev_dbg(dev, "missing platform_data\n");
Axel Lind11536e2011-04-21 19:52:41 +0530704 return -ENODEV;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530705 }
706
707 spin_lock_irqsave(&omap->lock, flags);
708 if (omap->count > 0)
709 goto end_count;
710
Keshava Munegowda8f2df012011-06-20 15:22:56 +0200711 clk_enable(omap->usbhost_ick);
712 clk_enable(omap->usbhost_hs_fck);
713 clk_enable(omap->usbhost_fs_fck);
714 clk_enable(omap->usbtll_fck);
715 clk_enable(omap->usbtll_ick);
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530716
717 if (pdata->ehci_data->phy_reset) {
Axel Lin4e9daac2011-12-01 09:53:25 +0800718 if (gpio_is_valid(pdata->ehci_data->reset_gpio_port[0]))
719 gpio_request_one(pdata->ehci_data->reset_gpio_port[0],
720 GPIOF_OUT_INIT_LOW, "USB1 PHY reset");
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530721
Axel Lin4e9daac2011-12-01 09:53:25 +0800722 if (gpio_is_valid(pdata->ehci_data->reset_gpio_port[1]))
723 gpio_request_one(pdata->ehci_data->reset_gpio_port[1],
724 GPIOF_OUT_INIT_LOW, "USB2 PHY reset");
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530725
726 /* Hold the PHY in RESET for enough time till DIR is high */
727 udelay(10);
728 }
729
730 omap->usbhs_rev = usbhs_read(omap->uhh_base, OMAP_UHH_REVISION);
731 dev_dbg(dev, "OMAP UHH_REVISION 0x%x\n", omap->usbhs_rev);
732
Keshava Munegowda8f2df012011-06-20 15:22:56 +0200733 /* perform TLL soft reset, and wait until reset is complete */
734 usbhs_write(omap->tll_base, OMAP_USBTLL_SYSCONFIG,
735 OMAP_USBTLL_SYSCONFIG_SOFTRESET);
736
737 /* Wait for TLL reset to complete */
738 timeout = jiffies + msecs_to_jiffies(1000);
739 while (!(usbhs_read(omap->tll_base, OMAP_USBTLL_SYSSTATUS)
740 & OMAP_USBTLL_SYSSTATUS_RESETDONE)) {
741 cpu_relax();
742
743 if (time_after(jiffies, timeout)) {
744 dev_dbg(dev, "operation timed out\n");
745 ret = -EINVAL;
746 goto err_tll;
747 }
748 }
749
750 dev_dbg(dev, "TLL RESET DONE\n");
751
752 /* (1<<3) = no idle mode only for initial debugging */
753 usbhs_write(omap->tll_base, OMAP_USBTLL_SYSCONFIG,
754 OMAP_USBTLL_SYSCONFIG_ENAWAKEUP |
755 OMAP_USBTLL_SYSCONFIG_SIDLEMODE |
756 OMAP_USBTLL_SYSCONFIG_AUTOIDLE);
757
758 /* Put UHH in NoIdle/NoStandby mode */
759 reg = usbhs_read(omap->uhh_base, OMAP_UHH_SYSCONFIG);
760 if (is_omap_usbhs_rev1(omap)) {
761 reg |= (OMAP_UHH_SYSCONFIG_ENAWAKEUP
762 | OMAP_UHH_SYSCONFIG_SIDLEMODE
763 | OMAP_UHH_SYSCONFIG_CACTIVITY
764 | OMAP_UHH_SYSCONFIG_MIDLEMODE);
765 reg &= ~OMAP_UHH_SYSCONFIG_AUTOIDLE;
766
767
768 } else if (is_omap_usbhs_rev2(omap)) {
769 reg &= ~OMAP4_UHH_SYSCONFIG_IDLEMODE_CLEAR;
770 reg |= OMAP4_UHH_SYSCONFIG_NOIDLE;
771 reg &= ~OMAP4_UHH_SYSCONFIG_STDBYMODE_CLEAR;
772 reg |= OMAP4_UHH_SYSCONFIG_NOSTDBY;
773 }
774
775 usbhs_write(omap->uhh_base, OMAP_UHH_SYSCONFIG, reg);
776
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530777 reg = usbhs_read(omap->uhh_base, OMAP_UHH_HOSTCONFIG);
778 /* setup ULPI bypass and burst configurations */
779 reg |= (OMAP_UHH_HOSTCONFIG_INCR4_BURST_EN
780 | OMAP_UHH_HOSTCONFIG_INCR8_BURST_EN
781 | OMAP_UHH_HOSTCONFIG_INCR16_BURST_EN);
782 reg |= OMAP4_UHH_HOSTCONFIG_APP_START_CLK;
783 reg &= ~OMAP_UHH_HOSTCONFIG_INCRX_ALIGN_EN;
784
785 if (is_omap_usbhs_rev1(omap)) {
786 if (pdata->port_mode[0] == OMAP_USBHS_PORT_MODE_UNUSED)
787 reg &= ~OMAP_UHH_HOSTCONFIG_P1_CONNECT_STATUS;
788 if (pdata->port_mode[1] == OMAP_USBHS_PORT_MODE_UNUSED)
789 reg &= ~OMAP_UHH_HOSTCONFIG_P2_CONNECT_STATUS;
790 if (pdata->port_mode[2] == OMAP_USBHS_PORT_MODE_UNUSED)
791 reg &= ~OMAP_UHH_HOSTCONFIG_P3_CONNECT_STATUS;
792
793 /* Bypass the TLL module for PHY mode operation */
794 if (cpu_is_omap3430() && (omap_rev() <= OMAP3430_REV_ES2_1)) {
795 dev_dbg(dev, "OMAP3 ES version <= ES2.1\n");
796 if (is_ehci_phy_mode(pdata->port_mode[0]) ||
797 is_ehci_phy_mode(pdata->port_mode[1]) ||
798 is_ehci_phy_mode(pdata->port_mode[2]))
799 reg &= ~OMAP_UHH_HOSTCONFIG_ULPI_BYPASS;
800 else
801 reg |= OMAP_UHH_HOSTCONFIG_ULPI_BYPASS;
802 } else {
803 dev_dbg(dev, "OMAP3 ES version > ES2.1\n");
804 if (is_ehci_phy_mode(pdata->port_mode[0]))
805 reg &= ~OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS;
806 else
807 reg |= OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS;
808 if (is_ehci_phy_mode(pdata->port_mode[1]))
809 reg &= ~OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS;
810 else
811 reg |= OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS;
812 if (is_ehci_phy_mode(pdata->port_mode[2]))
813 reg &= ~OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS;
814 else
815 reg |= OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS;
816 }
817 } else if (is_omap_usbhs_rev2(omap)) {
818 /* Clear port mode fields for PHY mode*/
819 reg &= ~OMAP4_P1_MODE_CLEAR;
820 reg &= ~OMAP4_P2_MODE_CLEAR;
821
822 if (is_ehci_phy_mode(pdata->port_mode[0])) {
823 ret = clk_set_parent(omap->utmi_p1_fck,
824 omap->xclk60mhsp1_ck);
825 if (ret != 0) {
826 dev_err(dev, "xclk60mhsp1_ck set parent"
827 "failed error:%d\n", ret);
828 goto err_tll;
829 }
830 } else if (is_ehci_tll_mode(pdata->port_mode[0])) {
831 ret = clk_set_parent(omap->utmi_p1_fck,
832 omap->init_60m_fclk);
833 if (ret != 0) {
834 dev_err(dev, "init_60m_fclk set parent"
835 "failed error:%d\n", ret);
836 goto err_tll;
837 }
838 clk_enable(omap->usbhost_p1_fck);
839 clk_enable(omap->usbtll_p1_fck);
840 }
841
842 if (is_ehci_phy_mode(pdata->port_mode[1])) {
843 ret = clk_set_parent(omap->utmi_p2_fck,
844 omap->xclk60mhsp2_ck);
845 if (ret != 0) {
846 dev_err(dev, "xclk60mhsp1_ck set parent"
847 "failed error:%d\n", ret);
848 goto err_tll;
849 }
850 } else if (is_ehci_tll_mode(pdata->port_mode[1])) {
851 ret = clk_set_parent(omap->utmi_p2_fck,
852 omap->init_60m_fclk);
853 if (ret != 0) {
854 dev_err(dev, "init_60m_fclk set parent"
855 "failed error:%d\n", ret);
856 goto err_tll;
857 }
858 clk_enable(omap->usbhost_p2_fck);
859 clk_enable(omap->usbtll_p2_fck);
860 }
861
862 clk_enable(omap->utmi_p1_fck);
863 clk_enable(omap->utmi_p2_fck);
864
865 if (is_ehci_tll_mode(pdata->port_mode[0]) ||
866 (is_ohci_port(pdata->port_mode[0])))
867 reg |= OMAP4_P1_MODE_TLL;
868 else if (is_ehci_hsic_mode(pdata->port_mode[0]))
869 reg |= OMAP4_P1_MODE_HSIC;
870
871 if (is_ehci_tll_mode(pdata->port_mode[1]) ||
872 (is_ohci_port(pdata->port_mode[1])))
873 reg |= OMAP4_P2_MODE_TLL;
874 else if (is_ehci_hsic_mode(pdata->port_mode[1]))
875 reg |= OMAP4_P2_MODE_HSIC;
876 }
877
878 usbhs_write(omap->uhh_base, OMAP_UHH_HOSTCONFIG, reg);
879 dev_dbg(dev, "UHH setup done, uhh_hostconfig=%x\n", reg);
880
881 if (is_ehci_tll_mode(pdata->port_mode[0]) ||
882 is_ehci_tll_mode(pdata->port_mode[1]) ||
883 is_ehci_tll_mode(pdata->port_mode[2]) ||
884 (is_ohci_port(pdata->port_mode[0])) ||
885 (is_ohci_port(pdata->port_mode[1])) ||
886 (is_ohci_port(pdata->port_mode[2]))) {
887
888 /* Enable UTMI mode for required TLL channels */
889 if (is_omap_usbhs_rev2(omap))
890 usbhs_omap_tll_init(dev, OMAP_REV2_TLL_CHANNEL_COUNT);
891 else
892 usbhs_omap_tll_init(dev, OMAP_TLL_CHANNEL_COUNT);
893 }
894
895 if (pdata->ehci_data->phy_reset) {
896 /* Hold the PHY in RESET for enough time till
897 * PHY is settled and ready
898 */
899 udelay(10);
900
901 if (gpio_is_valid(pdata->ehci_data->reset_gpio_port[0]))
902 gpio_set_value
Juergen Kilb557f4472011-04-14 09:31:43 +0200903 (pdata->ehci_data->reset_gpio_port[0], 1);
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530904
905 if (gpio_is_valid(pdata->ehci_data->reset_gpio_port[1]))
906 gpio_set_value
Juergen Kilb557f4472011-04-14 09:31:43 +0200907 (pdata->ehci_data->reset_gpio_port[1], 1);
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530908 }
909
910end_count:
911 omap->count++;
Axel Lind11536e2011-04-21 19:52:41 +0530912 spin_unlock_irqrestore(&omap->lock, flags);
913 return 0;
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530914
915err_tll:
916 if (pdata->ehci_data->phy_reset) {
917 if (gpio_is_valid(pdata->ehci_data->reset_gpio_port[0]))
918 gpio_free(pdata->ehci_data->reset_gpio_port[0]);
919
920 if (gpio_is_valid(pdata->ehci_data->reset_gpio_port[1]))
921 gpio_free(pdata->ehci_data->reset_gpio_port[1]);
922 }
Keshava Munegowda8f2df012011-06-20 15:22:56 +0200923
924 clk_disable(omap->usbtll_ick);
925 clk_disable(omap->usbtll_fck);
926 clk_disable(omap->usbhost_fs_fck);
927 clk_disable(omap->usbhost_hs_fck);
928 clk_disable(omap->usbhost_ick);
929 spin_unlock_irqrestore(&omap->lock, flags);
Keshava Munegowda17cdd292011-03-01 20:08:17 +0530930 return ret;
931}
932
933static void usbhs_disable(struct device *dev)
934{
935 struct usbhs_hcd_omap *omap = dev_get_drvdata(dev);
936 struct usbhs_omap_platform_data *pdata = &omap->platdata;
937 unsigned long flags = 0;
938 unsigned long timeout;
939
940 dev_dbg(dev, "stopping TI HSUSB Controller\n");
941
942 spin_lock_irqsave(&omap->lock, flags);
943
944 if (omap->count == 0)
945 goto end_disble;
946
947 omap->count--;
948
949 if (omap->count != 0)
950 goto end_disble;
951
952 /* Reset OMAP modules for insmod/rmmod to work */
953 usbhs_write(omap->uhh_base, OMAP_UHH_SYSCONFIG,
954 is_omap_usbhs_rev2(omap) ?
955 OMAP4_UHH_SYSCONFIG_SOFTRESET :
956 OMAP_UHH_SYSCONFIG_SOFTRESET);
957
958 timeout = jiffies + msecs_to_jiffies(100);
959 while (!(usbhs_read(omap->uhh_base, OMAP_UHH_SYSSTATUS)
960 & (1 << 0))) {
961 cpu_relax();
962
963 if (time_after(jiffies, timeout))
964 dev_dbg(dev, "operation timed out\n");
965 }
966
967 while (!(usbhs_read(omap->uhh_base, OMAP_UHH_SYSSTATUS)
968 & (1 << 1))) {
969 cpu_relax();
970
971 if (time_after(jiffies, timeout))
972 dev_dbg(dev, "operation timed out\n");
973 }
974
975 while (!(usbhs_read(omap->uhh_base, OMAP_UHH_SYSSTATUS)
976 & (1 << 2))) {
977 cpu_relax();
978
979 if (time_after(jiffies, timeout))
980 dev_dbg(dev, "operation timed out\n");
981 }
982
983 usbhs_write(omap->tll_base, OMAP_USBTLL_SYSCONFIG, (1 << 1));
984
985 while (!(usbhs_read(omap->tll_base, OMAP_USBTLL_SYSSTATUS)
986 & (1 << 0))) {
987 cpu_relax();
988
989 if (time_after(jiffies, timeout))
990 dev_dbg(dev, "operation timed out\n");
991 }
992
Keshava Munegowda6eb6fbb2011-05-16 14:24:58 +0530993 if (is_omap_usbhs_rev2(omap)) {
994 if (is_ehci_tll_mode(pdata->port_mode[0]))
Keshava Munegowdae2e49d52011-07-22 18:39:30 +0530995 clk_disable(omap->usbtll_p1_fck);
Keshava Munegowda6eb6fbb2011-05-16 14:24:58 +0530996 if (is_ehci_tll_mode(pdata->port_mode[1]))
Keshava Munegowdae2e49d52011-07-22 18:39:30 +0530997 clk_disable(omap->usbtll_p2_fck);
Keshava Munegowda6eb6fbb2011-05-16 14:24:58 +0530998 clk_disable(omap->utmi_p2_fck);
999 clk_disable(omap->utmi_p1_fck);
1000 }
1001
Keshava Munegowda8f2df012011-06-20 15:22:56 +02001002 clk_disable(omap->usbtll_ick);
1003 clk_disable(omap->usbtll_fck);
1004 clk_disable(omap->usbhost_fs_fck);
1005 clk_disable(omap->usbhost_hs_fck);
1006 clk_disable(omap->usbhost_ick);
Keshava Munegowda6eb6fbb2011-05-16 14:24:58 +05301007
1008 /* The gpio_free migh sleep; so unlock the spinlock */
1009 spin_unlock_irqrestore(&omap->lock, flags);
1010
Keshava Munegowda17cdd292011-03-01 20:08:17 +05301011 if (pdata->ehci_data->phy_reset) {
1012 if (gpio_is_valid(pdata->ehci_data->reset_gpio_port[0]))
1013 gpio_free(pdata->ehci_data->reset_gpio_port[0]);
1014
1015 if (gpio_is_valid(pdata->ehci_data->reset_gpio_port[1]))
1016 gpio_free(pdata->ehci_data->reset_gpio_port[1]);
1017 }
Keshava Munegowda6eb6fbb2011-05-16 14:24:58 +05301018 return;
Keshava Munegowda17cdd292011-03-01 20:08:17 +05301019
1020end_disble:
1021 spin_unlock_irqrestore(&omap->lock, flags);
1022}
1023
1024int omap_usbhs_enable(struct device *dev)
1025{
1026 return usbhs_enable(dev->parent);
1027}
1028EXPORT_SYMBOL_GPL(omap_usbhs_enable);
1029
1030void omap_usbhs_disable(struct device *dev)
1031{
1032 usbhs_disable(dev->parent);
1033}
1034EXPORT_SYMBOL_GPL(omap_usbhs_disable);
1035
1036static struct platform_driver usbhs_omap_driver = {
1037 .driver = {
1038 .name = (char *)usbhs_driver_name,
1039 .owner = THIS_MODULE,
1040 },
1041 .remove = __exit_p(usbhs_omap_remove),
1042};
1043
1044MODULE_AUTHOR("Keshava Munegowda <keshava_mgowda@ti.com>");
1045MODULE_ALIAS("platform:" USBHS_DRIVER_NAME);
1046MODULE_LICENSE("GPL v2");
1047MODULE_DESCRIPTION("usb host common core driver for omap EHCI and OHCI");
1048
1049static int __init omap_usbhs_drvinit(void)
1050{
1051 return platform_driver_probe(&usbhs_omap_driver, usbhs_omap_probe);
1052}
1053
1054/*
1055 * init before ehci and ohci drivers;
1056 * The usbhs core driver should be initialized much before
1057 * the omap ehci and ohci probe functions are called.
1058 */
1059fs_initcall(omap_usbhs_drvinit);
1060
1061static void __exit omap_usbhs_drvexit(void)
1062{
1063 platform_driver_unregister(&usbhs_omap_driver);
1064}
1065module_exit(omap_usbhs_drvexit);