blob: f9f6a9c31f4b06237ab4751c66b9bfc68d55e254 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa27x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Nov 05, 2002
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA27x aka Bulverde.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/init.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070017#include <linux/suspend.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010018#include <linux/platform_device.h>
eric miaoc01655042008-01-28 23:00:02 +000019#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Russell Kinga09e64f2008-08-05 16:14:15 +010021#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010023#include <mach/irqs.h>
24#include <mach/pxa-regs.h>
25#include <mach/pxa2xx-regs.h>
26#include <mach/mfp-pxa27x.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010027#include <mach/reset.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010028#include <mach/ohci.h>
29#include <mach/pm.h>
30#include <mach/dma.h>
31#include <mach/i2c.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010034#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010035#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37/* Crystal clock: 13MHz */
38#define BASE_CLK 13000000
39
40/*
41 * Get the clock frequency as reflected by CCSR and the turbo flag.
42 * We assume these values have been applied via a fcs.
43 * If info is not 0 we also display the current settings.
44 */
Russell King15a40332007-08-20 10:07:44 +010045unsigned int pxa27x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070046{
47 unsigned long ccsr, clkcfg;
48 unsigned int l, L, m, M, n2, N, S;
49 int cccr_a, t, ht, b;
50
51 ccsr = CCSR;
52 cccr_a = CCCR & (1 << 25);
53
54 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
55 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
Richard Purdieafe5df22006-02-01 19:25:59 +000056 t = clkcfg & (1 << 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 ht = clkcfg & (1 << 2);
58 b = clkcfg & (1 << 3);
59
60 l = ccsr & 0x1f;
61 n2 = (ccsr>>7) & 0xf;
62 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
63
64 L = l * BASE_CLK;
65 N = (L * n2) / 2;
66 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
67 S = (b) ? L : (L/2);
68
69 if (info) {
70 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
71 L / 1000000, (L % 1000000) / 10000, l );
72 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
73 N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
74 (t) ? "" : "in" );
75 printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
76 M / 1000000, (M % 1000000) / 10000, m );
77 printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
78 S / 1000000, (S % 1000000) / 10000 );
79 }
80
81 return (t) ? (N/1000) : (L/1000);
82}
83
84/*
85 * Return the current mem clock frequency in units of 10kHz as
86 * reflected by CCCR[A], B, and L
87 */
Russell King15a40332007-08-20 10:07:44 +010088unsigned int pxa27x_get_memclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089{
90 unsigned long ccsr, clkcfg;
91 unsigned int l, L, m, M;
92 int cccr_a, b;
93
94 ccsr = CCSR;
95 cccr_a = CCCR & (1 << 25);
96
97 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
98 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
99 b = clkcfg & (1 << 3);
100
101 l = ccsr & 0x1f;
102 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
103
104 L = l * BASE_CLK;
105 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
106
107 return (M / 10000);
108}
109
110/*
111 * Return the current LCD clock frequency in units of 10kHz as
112 */
Russell Kinga88a4472007-08-20 10:34:37 +0100113static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114{
115 unsigned long ccsr;
116 unsigned int l, L, k, K;
117
118 ccsr = CCSR;
119
120 l = ccsr & 0x1f;
121 k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
122
123 L = l * BASE_CLK;
124 K = L / k;
125
126 return (K / 10000);
127}
128
Russell Kinga6dba202007-08-20 10:18:02 +0100129static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
130{
131 return pxa27x_get_lcdclk_frequency_10khz() * 10000;
132}
133
134static const struct clkops clk_pxa27x_lcd_ops = {
135 .enable = clk_cken_enable,
136 .disable = clk_cken_disable,
137 .getrate = clk_pxa27x_lcd_getrate,
138};
139
140static struct clk pxa27x_clks[] = {
141 INIT_CK("LCDCLK", LCD, &clk_pxa27x_lcd_ops, &pxa_device_fb.dev),
142 INIT_CK("CAMCLK", CAMERA, &clk_pxa27x_lcd_ops, NULL),
143
Russell Kinga6dba202007-08-20 10:18:02 +0100144 INIT_CKEN("UARTCLK", FFUART, 14857000, 1, &pxa_device_ffuart.dev),
145 INIT_CKEN("UARTCLK", BTUART, 14857000, 1, &pxa_device_btuart.dev),
Russell King435b6e92007-09-02 17:08:42 +0100146 INIT_CKEN("UARTCLK", STUART, 14857000, 1, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100147
148 INIT_CKEN("I2SCLK", I2S, 14682000, 0, &pxa_device_i2s.dev),
149 INIT_CKEN("I2CCLK", I2C, 32842000, 0, &pxa_device_i2c.dev),
Philipp Zabel7a857622008-06-22 23:36:39 +0100150 INIT_CKEN("UDCCLK", USB, 48000000, 5, &pxa27x_device_udc.dev),
Russell Kinga6dba202007-08-20 10:18:02 +0100151 INIT_CKEN("MMCCLK", MMC, 19500000, 0, &pxa_device_mci.dev),
152 INIT_CKEN("FICPCLK", FICP, 48000000, 0, &pxa_device_ficp.dev),
153
eric miao8854cb42007-11-20 01:35:08 +0100154 INIT_CKEN("USBCLK", USBHOST, 48000000, 0, &pxa27x_device_ohci.dev),
Russell Kinga6dba202007-08-20 10:18:02 +0100155 INIT_CKEN("I2CCLK", PWRI2C, 13000000, 0, &pxa27x_device_i2c_power.dev),
eric miao37320982008-01-23 13:39:13 +0800156 INIT_CKEN("KBDCLK", KEYPAD, 32768, 0, &pxa27x_device_keypad.dev),
Russell Kinga6dba202007-08-20 10:18:02 +0100157
eric miaod8e0db12007-12-10 17:54:36 +0800158 INIT_CKEN("SSPCLK", SSP1, 13000000, 0, &pxa27x_device_ssp1.dev),
159 INIT_CKEN("SSPCLK", SSP2, 13000000, 0, &pxa27x_device_ssp2.dev),
160 INIT_CKEN("SSPCLK", SSP3, 13000000, 0, &pxa27x_device_ssp3.dev),
eric miao75540c12008-04-13 21:44:04 +0100161 INIT_CKEN("PWMCLK", PWM0, 13000000, 0, &pxa27x_device_pwm0.dev),
162 INIT_CKEN("PWMCLK", PWM1, 13000000, 0, &pxa27x_device_pwm1.dev),
eric miaod8e0db12007-12-10 17:54:36 +0800163
Mark Brown27b98a62008-03-04 11:14:22 +0100164 INIT_CKEN("AC97CLK", AC97, 24576000, 0, NULL),
165 INIT_CKEN("AC97CONFCLK", AC97CONF, 24576000, 0, NULL),
166
Russell Kinga6dba202007-08-20 10:18:02 +0100167 /*
Russell Kinga6dba202007-08-20 10:18:02 +0100168 INIT_CKEN("MSLCLK", MSL, 48000000, 0, NULL),
169 INIT_CKEN("USIMCLK", USIM, 48000000, 0, NULL),
170 INIT_CKEN("MSTKCLK", MEMSTK, 19500000, 0, NULL),
171 INIT_CKEN("IMCLK", IM, 0, 0, NULL),
172 INIT_CKEN("MEMCLK", MEMC, 0, 0, NULL),
173 */
174};
175
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100176#ifdef CONFIG_PM
177
Eric Miao711be5c2007-07-18 11:38:45 +0100178#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
179#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
180
Eric Miao711be5c2007-07-18 11:38:45 +0100181/*
182 * List of global PXA peripheral registers to preserve.
183 * More ones like CP and general purpose register values are preserved
184 * with the stack pointer in sleep.S.
185 */
Robert Jarzmik649de512008-05-02 21:17:06 +0100186enum { SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2, SLEEP_SAVE_PGSR3,
Eric Miao711be5c2007-07-18 11:38:45 +0100187
188 SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
189 SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
190 SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
191 SLEEP_SAVE_GAFR3_L, SLEEP_SAVE_GAFR3_U,
192
193 SLEEP_SAVE_PSTR,
194
Eric Miao711be5c2007-07-18 11:38:45 +0100195 SLEEP_SAVE_CKEN,
196
197 SLEEP_SAVE_MDREFR,
198 SLEEP_SAVE_PWER, SLEEP_SAVE_PCFR, SLEEP_SAVE_PRER,
199 SLEEP_SAVE_PFER, SLEEP_SAVE_PKWR,
200
Robert Jarzmik649de512008-05-02 21:17:06 +0100201 SLEEP_SAVE_COUNT
Eric Miao711be5c2007-07-18 11:38:45 +0100202};
203
204void pxa27x_cpu_pm_save(unsigned long *sleep_save)
205{
Eric Miao711be5c2007-07-18 11:38:45 +0100206 SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2); SAVE(PGSR3);
207
208 SAVE(GAFR0_L); SAVE(GAFR0_U);
209 SAVE(GAFR1_L); SAVE(GAFR1_U);
210 SAVE(GAFR2_L); SAVE(GAFR2_U);
211 SAVE(GAFR3_L); SAVE(GAFR3_U);
212
213 SAVE(MDREFR);
214 SAVE(PWER); SAVE(PCFR); SAVE(PRER);
215 SAVE(PFER); SAVE(PKWR);
216
Eric Miao711be5c2007-07-18 11:38:45 +0100217 SAVE(CKEN);
218 SAVE(PSTR);
Eric Miao711be5c2007-07-18 11:38:45 +0100219}
220
221void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
222{
223 /* ensure not to come back here if it wasn't intended */
224 PSPR = 0;
225
226 /* restore registers */
Eric Miao711be5c2007-07-18 11:38:45 +0100227 RESTORE(GAFR0_L); RESTORE(GAFR0_U);
228 RESTORE(GAFR1_L); RESTORE(GAFR1_U);
229 RESTORE(GAFR2_L); RESTORE(GAFR2_U);
230 RESTORE(GAFR3_L); RESTORE(GAFR3_U);
Eric Miao711be5c2007-07-18 11:38:45 +0100231 RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2); RESTORE(PGSR3);
232
233 RESTORE(MDREFR);
234 RESTORE(PWER); RESTORE(PCFR); RESTORE(PRER);
235 RESTORE(PFER); RESTORE(PKWR);
236
237 PSSR = PSSR_RDH | PSSR_PH;
238
239 RESTORE(CKEN);
240
Eric Miao711be5c2007-07-18 11:38:45 +0100241 RESTORE(PSTR);
242}
243
244void pxa27x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100245{
246 extern void pxa_cpu_standby(void);
Todd Poynor87754202005-06-03 20:52:27 +0100247
Todd Poynor87754202005-06-03 20:52:27 +0100248 /* ensure voltage-change sequencer not initiated, which hangs */
249 PCFR &= ~PCFR_FVC;
250
251 /* Clear edge-detect status register. */
252 PEDR = 0xDF12FE1B;
253
Russell Kingdc38e2a2008-05-08 16:50:39 +0100254 /* Clear reset status */
255 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
256
Todd Poynor87754202005-06-03 20:52:27 +0100257 switch (state) {
Todd Poynor26705ca2005-07-01 11:27:05 +0100258 case PM_SUSPEND_STANDBY:
259 pxa_cpu_standby();
260 break;
Todd Poynor87754202005-06-03 20:52:27 +0100261 case PM_SUSPEND_MEM:
262 /* set resume return address */
263 PSPR = virt_to_phys(pxa_cpu_resume);
Eric Miaob750a092007-07-18 11:40:13 +0100264 pxa27x_cpu_suspend(PWRMODE_SLEEP);
Todd Poynor87754202005-06-03 20:52:27 +0100265 break;
266 }
267}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
Eric Miao711be5c2007-07-18 11:38:45 +0100269static int pxa27x_cpu_pm_valid(suspend_state_t state)
Russell King88dfe982007-05-15 11:22:48 +0100270{
271 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
272}
273
Eric Miao711be5c2007-07-18 11:38:45 +0100274static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
Robert Jarzmik649de512008-05-02 21:17:06 +0100275 .save_count = SLEEP_SAVE_COUNT,
Eric Miao711be5c2007-07-18 11:38:45 +0100276 .save = pxa27x_cpu_pm_save,
277 .restore = pxa27x_cpu_pm_restore,
278 .valid = pxa27x_cpu_pm_valid,
279 .enter = pxa27x_cpu_pm_enter,
Russell Kinge176bb02007-05-15 11:16:10 +0100280};
Eric Miao711be5c2007-07-18 11:38:45 +0100281
282static void __init pxa27x_init_pm(void)
283{
284 pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
285}
eric miaof79299c2008-01-02 08:24:49 +0800286#else
287static inline void pxa27x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100288#endif
289
eric miaoc95530c2007-08-29 10:22:17 +0100290/* PXA27x: Various gpios can issue wakeup events. This logic only
291 * handles the simple cases, not the WEMUX2 and WEMUX3 options
292 */
eric miaoc95530c2007-08-29 10:22:17 +0100293static int pxa27x_set_wake(unsigned int irq, unsigned int on)
294{
295 int gpio = IRQ_TO_GPIO(irq);
296 uint32_t mask;
297
eric miaoc0a596d2008-03-11 09:46:28 +0800298 if (gpio >= 0 && gpio < 128)
299 return gpio_set_wake(gpio, on);
eric miaoc95530c2007-08-29 10:22:17 +0100300
eric miaoc0a596d2008-03-11 09:46:28 +0800301 if (irq == IRQ_KEYPAD)
302 return keypad_set_wake(on);
eric miaoc95530c2007-08-29 10:22:17 +0100303
304 switch (irq) {
305 case IRQ_RTCAlrm:
306 mask = PWER_RTC;
307 break;
308 case IRQ_USB:
309 mask = 1u << 26;
310 break;
311 default:
312 return -EINVAL;
313 }
314
eric miaoc95530c2007-08-29 10:22:17 +0100315 if (on)
316 PWER |= mask;
317 else
318 PWER &=~mask;
319
320 return 0;
321}
322
323void __init pxa27x_init_irq(void)
324{
eric miaob9e25ac2008-03-04 14:19:58 +0800325 pxa_init_irq(34, pxa27x_set_wake);
326 pxa_init_gpio(128, pxa27x_set_wake);
eric miaoc95530c2007-08-29 10:22:17 +0100327}
328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329/*
330 * device registration specific to PXA27x.
331 */
332
Russell King34f32312007-05-15 10:39:49 +0100333static struct resource i2c_power_resources[] = {
334 {
335 .start = 0x40f00180,
336 .end = 0x40f001a3,
337 .flags = IORESOURCE_MEM,
338 }, {
339 .start = IRQ_PWRI2C,
340 .end = IRQ_PWRI2C,
341 .flags = IORESOURCE_IRQ,
342 },
343};
344
Russell King00dc4f92007-08-20 10:09:18 +0100345struct platform_device pxa27x_device_i2c_power = {
Russell King34f32312007-05-15 10:39:49 +0100346 .name = "pxa2xx-i2c",
347 .id = 1,
348 .resource = i2c_power_resources,
349 .num_resources = ARRAY_SIZE(i2c_power_resources),
350};
351
Mike Rapoportb7a36702008-01-27 18:14:50 +0100352void __init pxa_set_i2c_power_info(struct i2c_pxa_platform_data *info)
353{
Philipp Zabelbc3a5952008-06-02 18:49:27 +0100354 local_irq_disable();
355 PCFR |= PCFR_PI2CEN;
356 local_irq_enable();
Mike Rapoportb7a36702008-01-27 18:14:50 +0100357 pxa27x_device_i2c_power.dev.platform_data = info;
358}
359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360static struct platform_device *devices[] __initdata = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100361 &pxa27x_device_udc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100362 &pxa_device_ffuart,
363 &pxa_device_btuart,
364 &pxa_device_stuart,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100365 &pxa_device_i2s,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100366 &pxa_device_rtc,
367 &pxa27x_device_i2c_power,
eric miaod8e0db12007-12-10 17:54:36 +0800368 &pxa27x_device_ssp1,
369 &pxa27x_device_ssp2,
370 &pxa27x_device_ssp3,
eric miao75540c12008-04-13 21:44:04 +0100371 &pxa27x_device_pwm0,
372 &pxa27x_device_pwm1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373};
374
eric miaoc01655042008-01-28 23:00:02 +0000375static struct sys_device pxa27x_sysdev[] = {
376 {
eric miaoc01655042008-01-28 23:00:02 +0000377 .cls = &pxa_irq_sysclass,
eric miao16dfdbf2008-01-28 23:00:02 +0000378 }, {
379 .cls = &pxa_gpio_sysclass,
eric miaoc01655042008-01-28 23:00:02 +0000380 },
381};
382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383static int __init pxa27x_init(void)
384{
eric miaoc01655042008-01-28 23:00:02 +0000385 int i, ret = 0;
386
Russell Kinge176bb02007-05-15 11:16:10 +0100387 if (cpu_is_pxa27x()) {
Eric Miao04fef222008-07-29 14:26:00 +0800388
389 reset_status = RCSR;
390
Russell Kinga6dba202007-08-20 10:18:02 +0100391 clks_register(pxa27x_clks, ARRAY_SIZE(pxa27x_clks));
392
Eric Miaof53f0662007-06-22 05:40:17 +0100393 if ((ret = pxa_init_dma(32)))
394 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800395
Eric Miao711be5c2007-07-18 11:38:45 +0100396 pxa27x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800397
eric miaoc01655042008-01-28 23:00:02 +0000398 for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) {
399 ret = sysdev_register(&pxa27x_sysdev[i]);
400 if (ret)
401 pr_err("failed to register sysdev[%d]\n", i);
402 }
403
Russell Kinge176bb02007-05-15 11:16:10 +0100404 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
405 }
eric miaoc01655042008-01-28 23:00:02 +0000406
Russell Kinge176bb02007-05-15 11:16:10 +0100407 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408}
409
Russell King1c104e02008-04-19 10:59:24 +0100410postcore_initcall(pxa27x_init);