blob: b50234ef91edd0baebcf5d0e6ef132e8c3316b52 [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
22#include <linux/gfp.h>
23#include <linux/list.h>
Joerg Roedel7441e9c2008-06-30 20:18:02 +020024#include <linux/sysdev.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020025#include <asm/pci-direct.h>
26#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020027#include <asm/amd_iommu.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090028#include <asm/iommu.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020029
30/*
31 * definitions for the ACPI scanning code
32 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020033#define PCI_BUS(x) (((x) >> 8) & 0xff)
34#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020035
36#define ACPI_IVHD_TYPE 0x10
37#define ACPI_IVMD_TYPE_ALL 0x20
38#define ACPI_IVMD_TYPE 0x21
39#define ACPI_IVMD_TYPE_RANGE 0x22
40
41#define IVHD_DEV_ALL 0x01
42#define IVHD_DEV_SELECT 0x02
43#define IVHD_DEV_SELECT_RANGE_START 0x03
44#define IVHD_DEV_RANGE_END 0x04
45#define IVHD_DEV_ALIAS 0x42
46#define IVHD_DEV_ALIAS_RANGE 0x43
47#define IVHD_DEV_EXT_SELECT 0x46
48#define IVHD_DEV_EXT_SELECT_RANGE 0x47
49
50#define IVHD_FLAG_HT_TUN_EN 0x00
51#define IVHD_FLAG_PASSPW_EN 0x01
52#define IVHD_FLAG_RESPASSPW_EN 0x02
53#define IVHD_FLAG_ISOC_EN 0x03
54
55#define IVMD_FLAG_EXCL_RANGE 0x08
56#define IVMD_FLAG_UNITY_MAP 0x01
57
58#define ACPI_DEVFLAG_INITPASS 0x01
59#define ACPI_DEVFLAG_EXTINT 0x02
60#define ACPI_DEVFLAG_NMI 0x04
61#define ACPI_DEVFLAG_SYSMGT1 0x10
62#define ACPI_DEVFLAG_SYSMGT2 0x20
63#define ACPI_DEVFLAG_LINT0 0x40
64#define ACPI_DEVFLAG_LINT1 0x80
65#define ACPI_DEVFLAG_ATSDIS 0x10000000
66
Joerg Roedelb65233a2008-07-11 17:14:21 +020067/*
68 * ACPI table definitions
69 *
70 * These data structures are laid over the table to parse the important values
71 * out of it.
72 */
73
74/*
75 * structure describing one IOMMU in the ACPI table. Typically followed by one
76 * or more ivhd_entrys.
77 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020078struct ivhd_header {
79 u8 type;
80 u8 flags;
81 u16 length;
82 u16 devid;
83 u16 cap_ptr;
84 u64 mmio_phys;
85 u16 pci_seg;
86 u16 info;
87 u32 reserved;
88} __attribute__((packed));
89
Joerg Roedelb65233a2008-07-11 17:14:21 +020090/*
91 * A device entry describing which devices a specific IOMMU translates and
92 * which requestor ids they use.
93 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020094struct ivhd_entry {
95 u8 type;
96 u16 devid;
97 u8 flags;
98 u32 ext;
99} __attribute__((packed));
100
Joerg Roedelb65233a2008-07-11 17:14:21 +0200101/*
102 * An AMD IOMMU memory definition structure. It defines things like exclusion
103 * ranges for devices and regions that should be unity mapped.
104 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200105struct ivmd_header {
106 u8 type;
107 u8 flags;
108 u16 length;
109 u16 devid;
110 u16 aux;
111 u64 resv;
112 u64 range_start;
113 u64 range_length;
114} __attribute__((packed));
115
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200116static int __initdata amd_iommu_detected;
117
Joerg Roedelb65233a2008-07-11 17:14:21 +0200118u16 amd_iommu_last_bdf; /* largest PCI device id we have
119 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200120LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200121 we find in ACPI */
122unsigned amd_iommu_aperture_order = 26; /* size of aperture in power of 2 */
123int amd_iommu_isolate; /* if 1, device isolation is enabled */
Joerg Roedel928abd22008-06-26 21:27:40 +0200124
Joerg Roedel2e228472008-07-11 17:14:31 +0200125LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200126 system */
127
128/*
129 * Pointer to the device table which is shared by all AMD IOMMUs
130 * it is indexed by the PCI device id or the HT unit id and contains
131 * information about the domain the device belongs to as well as the
132 * page table root pointer.
133 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200134struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200135
136/*
137 * The alias table is a driver specific data structure which contains the
138 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
139 * More than one device can share the same requestor id.
140 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200141u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200142
143/*
144 * The rlookup table is used to find the IOMMU which is responsible
145 * for a specific device. It is also indexed by the PCI device id.
146 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200147struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200148
149/*
150 * The pd table (protection domain table) is used to find the protection domain
151 * data structure a device belongs to. Indexed with the PCI device id too.
152 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200153struct protection_domain **amd_iommu_pd_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200154
155/*
156 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
157 * to know which ones are already in use.
158 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200159unsigned long *amd_iommu_pd_alloc_bitmap;
160
Joerg Roedelb65233a2008-07-11 17:14:21 +0200161static u32 dev_table_size; /* size of the device table */
162static u32 alias_table_size; /* size of the alias table */
163static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200164
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200165static inline void update_last_devid(u16 devid)
166{
167 if (devid > amd_iommu_last_bdf)
168 amd_iommu_last_bdf = devid;
169}
170
Joerg Roedelc5714842008-07-11 17:14:25 +0200171static inline unsigned long tbl_size(int entry_size)
172{
173 unsigned shift = PAGE_SHIFT +
174 get_order(amd_iommu_last_bdf * entry_size);
175
176 return 1UL << shift;
177}
178
Joerg Roedelb65233a2008-07-11 17:14:21 +0200179/****************************************************************************
180 *
181 * AMD IOMMU MMIO register space handling functions
182 *
183 * These functions are used to program the IOMMU device registers in
184 * MMIO space required for that driver.
185 *
186 ****************************************************************************/
187
188/*
189 * This function set the exclusion range in the IOMMU. DMA accesses to the
190 * exclusion range are passed through untranslated
191 */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200192static void __init iommu_set_exclusion_range(struct amd_iommu *iommu)
193{
194 u64 start = iommu->exclusion_start & PAGE_MASK;
195 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
196 u64 entry;
197
198 if (!iommu->exclusion_start)
199 return;
200
201 entry = start | MMIO_EXCL_ENABLE_MASK;
202 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
203 &entry, sizeof(entry));
204
205 entry = limit;
206 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
207 &entry, sizeof(entry));
208}
209
Joerg Roedelb65233a2008-07-11 17:14:21 +0200210/* Programs the physical address of the device table into the IOMMU hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200211static void __init iommu_set_device_table(struct amd_iommu *iommu)
212{
213 u32 entry;
214
215 BUG_ON(iommu->mmio_base == NULL);
216
217 entry = virt_to_phys(amd_iommu_dev_table);
218 entry |= (dev_table_size >> 12) - 1;
219 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
220 &entry, sizeof(entry));
221}
222
Joerg Roedelb65233a2008-07-11 17:14:21 +0200223/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200224static void __init iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
225{
226 u32 ctrl;
227
228 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
229 ctrl |= (1 << bit);
230 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
231}
232
233static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
234{
235 u32 ctrl;
236
237 ctrl = (u64)readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
238 ctrl &= ~(1 << bit);
239 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
240}
241
Joerg Roedelb65233a2008-07-11 17:14:21 +0200242/* Function to enable the hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200243void __init iommu_enable(struct amd_iommu *iommu)
244{
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200245 printk(KERN_INFO "AMD IOMMU: Enabling IOMMU at ");
246 print_devid(iommu->devid, 0);
247 printk(" cap 0x%hx\n", iommu->cap_ptr);
248
249 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200250}
251
Joerg Roedelb65233a2008-07-11 17:14:21 +0200252/*
253 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
254 * the system has one.
255 */
Joerg Roedel6c567472008-06-26 21:27:43 +0200256static u8 * __init iommu_map_mmio_space(u64 address)
257{
258 u8 *ret;
259
260 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
261 return NULL;
262
263 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
264 if (ret != NULL)
265 return ret;
266
267 release_mem_region(address, MMIO_REGION_LENGTH);
268
269 return NULL;
270}
271
272static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
273{
274 if (iommu->mmio_base)
275 iounmap(iommu->mmio_base);
276 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
277}
278
Joerg Roedelb65233a2008-07-11 17:14:21 +0200279/****************************************************************************
280 *
281 * The functions below belong to the first pass of AMD IOMMU ACPI table
282 * parsing. In this pass we try to find out the highest device id this
283 * code has to handle. Upon this information the size of the shared data
284 * structures is determined later.
285 *
286 ****************************************************************************/
287
288/*
289 * This function reads the last device id the IOMMU has to handle from the PCI
290 * capability header for this IOMMU
291 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200292static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
293{
294 u32 cap;
295
296 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200297 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200298
299 return 0;
300}
301
Joerg Roedelb65233a2008-07-11 17:14:21 +0200302/*
303 * After reading the highest device id from the IOMMU PCI capability header
304 * this function looks if there is a higher device id defined in the ACPI table
305 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200306static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
307{
308 u8 *p = (void *)h, *end = (void *)h;
309 struct ivhd_entry *dev;
310
311 p += sizeof(*h);
312 end += h->length;
313
314 find_last_devid_on_pci(PCI_BUS(h->devid),
315 PCI_SLOT(h->devid),
316 PCI_FUNC(h->devid),
317 h->cap_ptr);
318
319 while (p < end) {
320 dev = (struct ivhd_entry *)p;
321 switch (dev->type) {
322 case IVHD_DEV_SELECT:
323 case IVHD_DEV_RANGE_END:
324 case IVHD_DEV_ALIAS:
325 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200326 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200327 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200328 break;
329 default:
330 break;
331 }
332 p += 0x04 << (*p >> 6);
333 }
334
335 WARN_ON(p != end);
336
337 return 0;
338}
339
Joerg Roedelb65233a2008-07-11 17:14:21 +0200340/*
341 * Iterate over all IVHD entries in the ACPI table and find the highest device
342 * id which we need to handle. This is the first of three functions which parse
343 * the ACPI table. So we check the checksum here.
344 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200345static int __init find_last_devid_acpi(struct acpi_table_header *table)
346{
347 int i;
348 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
349 struct ivhd_header *h;
350
351 /*
352 * Validate checksum here so we don't need to do it when
353 * we actually parse the table
354 */
355 for (i = 0; i < table->length; ++i)
356 checksum += p[i];
357 if (checksum != 0)
358 /* ACPI table corrupt */
359 return -ENODEV;
360
361 p += IVRS_HEADER_LENGTH;
362
363 end += table->length;
364 while (p < end) {
365 h = (struct ivhd_header *)p;
366 switch (h->type) {
367 case ACPI_IVHD_TYPE:
368 find_last_devid_from_ivhd(h);
369 break;
370 default:
371 break;
372 }
373 p += h->length;
374 }
375 WARN_ON(p != end);
376
377 return 0;
378}
379
Joerg Roedelb65233a2008-07-11 17:14:21 +0200380/****************************************************************************
381 *
382 * The following functions belong the the code path which parses the ACPI table
383 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
384 * data structures, initialize the device/alias/rlookup table and also
385 * basically initialize the hardware.
386 *
387 ****************************************************************************/
388
389/*
390 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
391 * write commands to that buffer later and the IOMMU will execute them
392 * asynchronously
393 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200394static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
395{
Joerg Roedeld0312b22008-07-11 17:14:29 +0200396 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200397 get_order(CMD_BUFFER_SIZE));
Joerg Roedeld0312b22008-07-11 17:14:29 +0200398 u64 entry;
Joerg Roedelb36ca912008-06-26 21:27:45 +0200399
400 if (cmd_buf == NULL)
401 return NULL;
402
403 iommu->cmd_buf_size = CMD_BUFFER_SIZE;
404
Joerg Roedelb36ca912008-06-26 21:27:45 +0200405 entry = (u64)virt_to_phys(cmd_buf);
406 entry |= MMIO_CMD_SIZE_512;
407 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
408 &entry, sizeof(entry));
409
410 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
411
412 return cmd_buf;
413}
414
415static void __init free_command_buffer(struct amd_iommu *iommu)
416{
Joerg Roedel9a836de2008-07-11 17:14:26 +0200417 free_pages((unsigned long)iommu->cmd_buf, get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200418}
419
Joerg Roedel335503e2008-09-05 14:29:07 +0200420/* allocates the memory where the IOMMU will log its events to */
421static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
422{
423 u64 entry;
424 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
425 get_order(EVT_BUFFER_SIZE));
426
427 if (iommu->evt_buf == NULL)
428 return NULL;
429
430 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
431 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
432 &entry, sizeof(entry));
433
434 iommu->evt_buf_size = EVT_BUFFER_SIZE;
435
436 return iommu->evt_buf;
437}
438
439static void __init free_event_buffer(struct amd_iommu *iommu)
440{
441 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
442}
443
Joerg Roedelb65233a2008-07-11 17:14:21 +0200444/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200445static void set_dev_entry_bit(u16 devid, u8 bit)
446{
447 int i = (bit >> 5) & 0x07;
448 int _bit = bit & 0x1f;
449
450 amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
451}
452
Joerg Roedel5ff47892008-07-14 20:11:18 +0200453/* Writes the specific IOMMU for a device into the rlookup table */
454static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
455{
456 amd_iommu_rlookup_table[devid] = iommu;
457}
458
Joerg Roedelb65233a2008-07-11 17:14:21 +0200459/*
460 * This function takes the device specific flags read from the ACPI
461 * table and sets up the device table entry with that information
462 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200463static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
464 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200465{
466 if (flags & ACPI_DEVFLAG_INITPASS)
467 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
468 if (flags & ACPI_DEVFLAG_EXTINT)
469 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
470 if (flags & ACPI_DEVFLAG_NMI)
471 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
472 if (flags & ACPI_DEVFLAG_SYSMGT1)
473 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
474 if (flags & ACPI_DEVFLAG_SYSMGT2)
475 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
476 if (flags & ACPI_DEVFLAG_LINT0)
477 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
478 if (flags & ACPI_DEVFLAG_LINT1)
479 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200480
Joerg Roedel5ff47892008-07-14 20:11:18 +0200481 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200482}
483
Joerg Roedelb65233a2008-07-11 17:14:21 +0200484/*
485 * Reads the device exclusion range from ACPI and initialize IOMMU with
486 * it
487 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200488static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
489{
490 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
491
492 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
493 return;
494
495 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200496 /*
497 * We only can configure exclusion ranges per IOMMU, not
498 * per device. But we can enable the exclusion range per
499 * device. This is done here
500 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200501 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
502 iommu->exclusion_start = m->range_start;
503 iommu->exclusion_length = m->range_length;
504 }
505}
506
Joerg Roedelb65233a2008-07-11 17:14:21 +0200507/*
508 * This function reads some important data from the IOMMU PCI space and
509 * initializes the driver data structure with it. It reads the hardware
510 * capabilities and the first/last device entries
511 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200512static void __init init_iommu_from_pci(struct amd_iommu *iommu)
513{
514 int bus = PCI_BUS(iommu->devid);
515 int dev = PCI_SLOT(iommu->devid);
516 int fn = PCI_FUNC(iommu->devid);
517 int cap_ptr = iommu->cap_ptr;
518 u32 range;
519
520 iommu->cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_CAP_HDR_OFFSET);
521
522 range = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200523 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
524 MMIO_GET_FD(range));
525 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
526 MMIO_GET_LD(range));
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200527}
528
Joerg Roedelb65233a2008-07-11 17:14:21 +0200529/*
530 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
531 * initializes the hardware and our data structures with it.
532 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200533static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
534 struct ivhd_header *h)
535{
536 u8 *p = (u8 *)h;
537 u8 *end = p, flags = 0;
538 u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
539 u32 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200540 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200541 struct ivhd_entry *e;
542
543 /*
544 * First set the recommended feature enable bits from ACPI
545 * into the IOMMU control registers
546 */
547 h->flags & IVHD_FLAG_HT_TUN_EN ?
548 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
549 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
550
551 h->flags & IVHD_FLAG_PASSPW_EN ?
552 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
553 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
554
555 h->flags & IVHD_FLAG_RESPASSPW_EN ?
556 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
557 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
558
559 h->flags & IVHD_FLAG_ISOC_EN ?
560 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
561 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
562
563 /*
564 * make IOMMU memory accesses cache coherent
565 */
566 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
567
568 /*
569 * Done. Now parse the device entries
570 */
571 p += sizeof(struct ivhd_header);
572 end += h->length;
573
574 while (p < end) {
575 e = (struct ivhd_entry *)p;
576 switch (e->type) {
577 case IVHD_DEV_ALL:
578 for (dev_i = iommu->first_device;
579 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200580 set_dev_entry_from_acpi(iommu, dev_i,
581 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200582 break;
583 case IVHD_DEV_SELECT:
584 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200585 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200586 break;
587 case IVHD_DEV_SELECT_RANGE_START:
588 devid_start = e->devid;
589 flags = e->flags;
590 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200591 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200592 break;
593 case IVHD_DEV_ALIAS:
594 devid = e->devid;
595 devid_to = e->ext >> 8;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200596 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200597 amd_iommu_alias_table[devid] = devid_to;
598 break;
599 case IVHD_DEV_ALIAS_RANGE:
600 devid_start = e->devid;
601 flags = e->flags;
602 devid_to = e->ext >> 8;
603 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200604 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200605 break;
606 case IVHD_DEV_EXT_SELECT:
607 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200608 set_dev_entry_from_acpi(iommu, devid, e->flags,
609 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200610 break;
611 case IVHD_DEV_EXT_SELECT_RANGE:
612 devid_start = e->devid;
613 flags = e->flags;
614 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200615 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200616 break;
617 case IVHD_DEV_RANGE_END:
618 devid = e->devid;
619 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
620 if (alias)
621 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200622 set_dev_entry_from_acpi(iommu,
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200623 amd_iommu_alias_table[dev_i],
624 flags, ext_flags);
625 }
626 break;
627 default:
628 break;
629 }
630
631 p += 0x04 << (e->type >> 6);
632 }
633}
634
Joerg Roedelb65233a2008-07-11 17:14:21 +0200635/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200636static int __init init_iommu_devices(struct amd_iommu *iommu)
637{
638 u16 i;
639
640 for (i = iommu->first_device; i <= iommu->last_device; ++i)
641 set_iommu_for_device(iommu, i);
642
643 return 0;
644}
645
Joerg Roedele47d4022008-06-26 21:27:48 +0200646static void __init free_iommu_one(struct amd_iommu *iommu)
647{
648 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +0200649 free_event_buffer(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +0200650 iommu_unmap_mmio_space(iommu);
651}
652
653static void __init free_iommu_all(void)
654{
655 struct amd_iommu *iommu, *next;
656
657 list_for_each_entry_safe(iommu, next, &amd_iommu_list, list) {
658 list_del(&iommu->list);
659 free_iommu_one(iommu);
660 kfree(iommu);
661 }
662}
663
Joerg Roedelb65233a2008-07-11 17:14:21 +0200664/*
665 * This function clues the initialization function for one IOMMU
666 * together and also allocates the command buffer and programs the
667 * hardware. It does NOT enable the IOMMU. This is done afterwards.
668 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200669static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
670{
671 spin_lock_init(&iommu->lock);
672 list_add_tail(&iommu->list, &amd_iommu_list);
673
674 /*
675 * Copy data from ACPI table entry to the iommu struct
676 */
677 iommu->devid = h->devid;
678 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +0200679 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +0200680 iommu->mmio_phys = h->mmio_phys;
681 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
682 if (!iommu->mmio_base)
683 return -ENOMEM;
684
685 iommu_set_device_table(iommu);
686 iommu->cmd_buf = alloc_command_buffer(iommu);
687 if (!iommu->cmd_buf)
688 return -ENOMEM;
689
Joerg Roedel335503e2008-09-05 14:29:07 +0200690 iommu->evt_buf = alloc_event_buffer(iommu);
691 if (!iommu->evt_buf)
692 return -ENOMEM;
693
Joerg Roedele47d4022008-06-26 21:27:48 +0200694 init_iommu_from_pci(iommu);
695 init_iommu_from_acpi(iommu, h);
696 init_iommu_devices(iommu);
697
698 return 0;
699}
700
Joerg Roedelb65233a2008-07-11 17:14:21 +0200701/*
702 * Iterates over all IOMMU entries in the ACPI table, allocates the
703 * IOMMU structure and initializes it with init_iommu_one()
704 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200705static int __init init_iommu_all(struct acpi_table_header *table)
706{
707 u8 *p = (u8 *)table, *end = (u8 *)table;
708 struct ivhd_header *h;
709 struct amd_iommu *iommu;
710 int ret;
711
Joerg Roedele47d4022008-06-26 21:27:48 +0200712 end += table->length;
713 p += IVRS_HEADER_LENGTH;
714
715 while (p < end) {
716 h = (struct ivhd_header *)p;
717 switch (*p) {
718 case ACPI_IVHD_TYPE:
719 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
720 if (iommu == NULL)
721 return -ENOMEM;
722 ret = init_iommu_one(iommu, h);
723 if (ret)
724 return ret;
725 break;
726 default:
727 break;
728 }
729 p += h->length;
730
731 }
732 WARN_ON(p != end);
733
734 return 0;
735}
736
Joerg Roedelb65233a2008-07-11 17:14:21 +0200737/****************************************************************************
738 *
739 * The next functions belong to the third pass of parsing the ACPI
740 * table. In this last pass the memory mapping requirements are
741 * gathered (like exclusion and unity mapping reanges).
742 *
743 ****************************************************************************/
744
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200745static void __init free_unity_maps(void)
746{
747 struct unity_map_entry *entry, *next;
748
749 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
750 list_del(&entry->list);
751 kfree(entry);
752 }
753}
754
Joerg Roedelb65233a2008-07-11 17:14:21 +0200755/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200756static int __init init_exclusion_range(struct ivmd_header *m)
757{
758 int i;
759
760 switch (m->type) {
761 case ACPI_IVMD_TYPE:
762 set_device_exclusion_range(m->devid, m);
763 break;
764 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +0200765 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200766 set_device_exclusion_range(i, m);
767 break;
768 case ACPI_IVMD_TYPE_RANGE:
769 for (i = m->devid; i <= m->aux; ++i)
770 set_device_exclusion_range(i, m);
771 break;
772 default:
773 break;
774 }
775
776 return 0;
777}
778
Joerg Roedelb65233a2008-07-11 17:14:21 +0200779/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200780static int __init init_unity_map_range(struct ivmd_header *m)
781{
782 struct unity_map_entry *e = 0;
783
784 e = kzalloc(sizeof(*e), GFP_KERNEL);
785 if (e == NULL)
786 return -ENOMEM;
787
788 switch (m->type) {
789 default:
790 case ACPI_IVMD_TYPE:
791 e->devid_start = e->devid_end = m->devid;
792 break;
793 case ACPI_IVMD_TYPE_ALL:
794 e->devid_start = 0;
795 e->devid_end = amd_iommu_last_bdf;
796 break;
797 case ACPI_IVMD_TYPE_RANGE:
798 e->devid_start = m->devid;
799 e->devid_end = m->aux;
800 break;
801 }
802 e->address_start = PAGE_ALIGN(m->range_start);
803 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
804 e->prot = m->flags >> 1;
805
806 list_add_tail(&e->list, &amd_iommu_unity_map);
807
808 return 0;
809}
810
Joerg Roedelb65233a2008-07-11 17:14:21 +0200811/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200812static int __init init_memory_definitions(struct acpi_table_header *table)
813{
814 u8 *p = (u8 *)table, *end = (u8 *)table;
815 struct ivmd_header *m;
816
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200817 end += table->length;
818 p += IVRS_HEADER_LENGTH;
819
820 while (p < end) {
821 m = (struct ivmd_header *)p;
822 if (m->flags & IVMD_FLAG_EXCL_RANGE)
823 init_exclusion_range(m);
824 else if (m->flags & IVMD_FLAG_UNITY_MAP)
825 init_unity_map_range(m);
826
827 p += m->length;
828 }
829
830 return 0;
831}
832
Joerg Roedelb65233a2008-07-11 17:14:21 +0200833/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200834 * Init the device table to not allow DMA access for devices and
835 * suppress all page faults
836 */
837static void init_device_table(void)
838{
839 u16 devid;
840
841 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
842 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
843 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
844 set_dev_entry_bit(devid, DEV_ENTRY_NO_PAGE_FAULT);
845 }
846}
847
848/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200849 * This function finally enables all IOMMUs found in the system after
850 * they have been initialized
851 */
Joerg Roedel87361972008-06-26 21:28:07 +0200852static void __init enable_iommus(void)
853{
854 struct amd_iommu *iommu;
855
856 list_for_each_entry(iommu, &amd_iommu_list, list) {
857 iommu_set_exclusion_range(iommu);
858 iommu_enable(iommu);
859 }
860}
861
Joerg Roedel7441e9c2008-06-30 20:18:02 +0200862/*
863 * Suspend/Resume support
864 * disable suspend until real resume implemented
865 */
866
867static int amd_iommu_resume(struct sys_device *dev)
868{
869 return 0;
870}
871
872static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
873{
874 return -EINVAL;
875}
876
877static struct sysdev_class amd_iommu_sysdev_class = {
878 .name = "amd_iommu",
879 .suspend = amd_iommu_suspend,
880 .resume = amd_iommu_resume,
881};
882
883static struct sys_device device_amd_iommu = {
884 .id = 0,
885 .cls = &amd_iommu_sysdev_class,
886};
887
Joerg Roedelb65233a2008-07-11 17:14:21 +0200888/*
889 * This is the core init function for AMD IOMMU hardware in the system.
890 * This function is called from the generic x86 DMA layer initialization
891 * code.
892 *
893 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
894 * three times:
895 *
896 * 1 pass) Find the highest PCI device id the driver has to handle.
897 * Upon this information the size of the data structures is
898 * determined that needs to be allocated.
899 *
900 * 2 pass) Initialize the data structures just allocated with the
901 * information in the ACPI table about available AMD IOMMUs
902 * in the system. It also maps the PCI devices in the
903 * system to specific IOMMUs
904 *
905 * 3 pass) After the basic data structures are allocated and
906 * initialized we update them with information about memory
907 * remapping requirements parsed out of the ACPI table in
908 * this last pass.
909 *
910 * After that the hardware is initialized and ready to go. In the last
911 * step we do some Linux specific things like registering the driver in
912 * the dma_ops interface and initializing the suspend/resume support
913 * functions. Finally it prints some information about AMD IOMMUs and
914 * the driver state and enables the hardware.
915 */
Joerg Roedelfe74c9c2008-06-26 21:27:50 +0200916int __init amd_iommu_init(void)
917{
918 int i, ret = 0;
919
920
Joerg Roedel8b145182008-07-03 19:35:09 +0200921 if (no_iommu) {
Joerg Roedelfe74c9c2008-06-26 21:27:50 +0200922 printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
923 return 0;
924 }
925
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200926 if (!amd_iommu_detected)
927 return -ENODEV;
928
Joerg Roedelfe74c9c2008-06-26 21:27:50 +0200929 /*
930 * First parse ACPI tables to find the largest Bus/Dev/Func
931 * we need to handle. Upon this information the shared data
932 * structures for the IOMMUs in the system will be allocated
933 */
934 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
935 return -ENODEV;
936
Joerg Roedelc5714842008-07-11 17:14:25 +0200937 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
938 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
939 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +0200940
941 ret = -ENOMEM;
942
943 /* Device table - directly used by all IOMMUs */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +0200944 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +0200945 get_order(dev_table_size));
946 if (amd_iommu_dev_table == NULL)
947 goto out;
948
949 /*
950 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
951 * IOMMU see for that device
952 */
953 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
954 get_order(alias_table_size));
955 if (amd_iommu_alias_table == NULL)
956 goto free;
957
958 /* IOMMU rlookup table - find the IOMMU for a specific device */
959 amd_iommu_rlookup_table = (void *)__get_free_pages(GFP_KERNEL,
960 get_order(rlookup_table_size));
961 if (amd_iommu_rlookup_table == NULL)
962 goto free;
963
964 /*
965 * Protection Domain table - maps devices to protection domains
966 * This table has the same size as the rlookup_table
967 */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +0200968 amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +0200969 get_order(rlookup_table_size));
970 if (amd_iommu_pd_table == NULL)
971 goto free;
972
Joerg Roedel5dc8bff2008-07-11 17:14:32 +0200973 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
974 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +0200975 get_order(MAX_DOMAIN_ID/8));
976 if (amd_iommu_pd_alloc_bitmap == NULL)
977 goto free;
978
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200979 /* init the device table */
980 init_device_table();
981
Joerg Roedelfe74c9c2008-06-26 21:27:50 +0200982 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +0200983 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +0200984 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +0200985 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +0200986 amd_iommu_alias_table[i] = i;
987
Joerg Roedelfe74c9c2008-06-26 21:27:50 +0200988 /*
989 * never allocate domain 0 because its used as the non-allocated and
990 * error value placeholder
991 */
992 amd_iommu_pd_alloc_bitmap[0] = 1;
993
994 /*
995 * now the data structures are allocated and basically initialized
996 * start the real acpi table scan
997 */
998 ret = -ENODEV;
999 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1000 goto free;
1001
1002 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1003 goto free;
1004
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001005 ret = sysdev_class_register(&amd_iommu_sysdev_class);
1006 if (ret)
1007 goto free;
1008
1009 ret = sysdev_register(&device_amd_iommu);
1010 if (ret)
1011 goto free;
1012
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001013 ret = amd_iommu_init_dma_ops();
1014 if (ret)
1015 goto free;
1016
Joerg Roedel87361972008-06-26 21:28:07 +02001017 enable_iommus();
1018
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001019 printk(KERN_INFO "AMD IOMMU: aperture size is %d MB\n",
1020 (1 << (amd_iommu_aperture_order-20)));
1021
1022 printk(KERN_INFO "AMD IOMMU: device isolation ");
1023 if (amd_iommu_isolate)
1024 printk("enabled\n");
1025 else
1026 printk("disabled\n");
1027
Joerg Roedel1c655772008-09-04 18:40:05 +02001028 if (iommu_fullflush)
1029 printk(KERN_INFO "AMD IOMMU: IO/TLB flush on unmap enabled\n");
1030 else
1031 printk(KERN_INFO "AMD IOMMU: Lazy IO/TLB flushing enabled\n");
1032
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001033out:
1034 return ret;
1035
1036free:
Joerg Roedel9a836de2008-07-11 17:14:26 +02001037 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap, 1);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001038
Joerg Roedel9a836de2008-07-11 17:14:26 +02001039 free_pages((unsigned long)amd_iommu_pd_table,
1040 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001041
Joerg Roedel9a836de2008-07-11 17:14:26 +02001042 free_pages((unsigned long)amd_iommu_rlookup_table,
1043 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001044
Joerg Roedel9a836de2008-07-11 17:14:26 +02001045 free_pages((unsigned long)amd_iommu_alias_table,
1046 get_order(alias_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001047
Joerg Roedel9a836de2008-07-11 17:14:26 +02001048 free_pages((unsigned long)amd_iommu_dev_table,
1049 get_order(dev_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001050
1051 free_iommu_all();
1052
1053 free_unity_maps();
1054
1055 goto out;
1056}
1057
Joerg Roedelb65233a2008-07-11 17:14:21 +02001058/****************************************************************************
1059 *
1060 * Early detect code. This code runs at IOMMU detection time in the DMA
1061 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1062 * IOMMUs
1063 *
1064 ****************************************************************************/
Joerg Roedelae7877d2008-06-26 21:27:51 +02001065static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1066{
1067 return 0;
1068}
1069
1070void __init amd_iommu_detect(void)
1071{
Joerg Roedel299a1402008-07-08 14:47:16 +02001072 if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
Joerg Roedelae7877d2008-06-26 21:27:51 +02001073 return;
1074
Joerg Roedelae7877d2008-06-26 21:27:51 +02001075 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1076 iommu_detected = 1;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001077 amd_iommu_detected = 1;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001078#ifdef CONFIG_GART_IOMMU
Joerg Roedelae7877d2008-06-26 21:27:51 +02001079 gart_iommu_aperture_disabled = 1;
1080 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001081#endif
Joerg Roedelae7877d2008-06-26 21:27:51 +02001082 }
1083}
1084
Joerg Roedelb65233a2008-07-11 17:14:21 +02001085/****************************************************************************
1086 *
1087 * Parsing functions for the AMD IOMMU specific kernel command line
1088 * options.
1089 *
1090 ****************************************************************************/
1091
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001092static int __init parse_amd_iommu_options(char *str)
1093{
1094 for (; *str; ++str) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001095 if (strncmp(str, "isolate", 7) == 0)
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001096 amd_iommu_isolate = 1;
1097 }
1098
1099 return 1;
1100}
1101
1102static int __init parse_amd_iommu_size_options(char *str)
1103{
Joerg Roedel09063722008-07-11 17:14:33 +02001104 unsigned order = PAGE_SHIFT + get_order(memparse(str, &str));
1105
1106 if ((order > 24) && (order < 31))
1107 amd_iommu_aperture_order = order;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001108
1109 return 1;
1110}
1111
1112__setup("amd_iommu=", parse_amd_iommu_options);
1113__setup("amd_iommu_size=", parse_amd_iommu_size_options);