blob: edce38bf83c9d6481a8998ec7653051ff620b315 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamc7bb15a2013-03-06 20:05:05 +00002 * Copyright (C) 2005 - 2013 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070023#include <linux/delay.h>
24#include <net/tcp.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27#include <linux/if_vlan.h>
28#include <linux/workqueue.h>
29#include <linux/interrupt.h>
Ajit Khaparde84517482009-09-04 03:12:16 +000030#include <linux/firmware.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Sathya Perlaab1594e2011-07-25 19:10:15 +000032#include <linux/u64_stats_sync.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070033
34#include "be_hw.h"
Parav Pandit045508a2012-03-26 14:27:13 +000035#include "be_roce.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070036
Sathya Perla2b3c9a82013-02-03 20:30:12 +000037#define DRV_VER "4.6.62.0u"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070038#define DRV_NAME "be2net"
Sarveshwar Bandi00d3d512013-01-28 04:17:01 +000039#define BE_NAME "Emulex BladeEngine2"
40#define BE3_NAME "Emulex BladeEngine3"
41#define OC_NAME "Emulex OneConnect"
Sathya Perlafe6d2a32010-11-21 23:25:50 +000042#define OC_NAME_BE OC_NAME "(be3)"
43#define OC_NAME_LANCER OC_NAME "(Lancer)"
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000044#define OC_NAME_SH OC_NAME "(Skyhawk)"
Sarveshwar Bandi00d3d512013-01-28 04:17:01 +000045#define DRV_DESC "Emulex OneConnect 10Gbps NIC Driver"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070046
Ajit Khapardec4ca2372009-05-18 15:38:55 -070047#define BE_VENDOR_ID 0x19a2
Sathya Perlafe6d2a32010-11-21 23:25:50 +000048#define EMULEX_VENDOR_ID 0x10df
Ajit Khapardec4ca2372009-05-18 15:38:55 -070049#define BE_DEVICE_ID1 0x211
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070050#define BE_DEVICE_ID2 0x221
Sathya Perlafe6d2a32010-11-21 23:25:50 +000051#define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
52#define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
53#define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000054#define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000055#define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +000056#define OC_DEVICE_ID6 0x728 /* Device id for VF in SkyHawk */
Ajit Khaparde4762f6c2012-03-18 06:23:11 +000057#define OC_SUBSYS_DEVICE_ID1 0xE602
58#define OC_SUBSYS_DEVICE_ID2 0xE642
59#define OC_SUBSYS_DEVICE_ID3 0xE612
60#define OC_SUBSYS_DEVICE_ID4 0xE652
Ajit Khapardec4ca2372009-05-18 15:38:55 -070061
62static inline char *nic_name(struct pci_dev *pdev)
63{
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070064 switch (pdev->device) {
65 case OC_DEVICE_ID1:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070066 return OC_NAME;
Ajit Khapardee254f6e2010-02-09 01:28:35 +000067 case OC_DEVICE_ID2:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000068 return OC_NAME_BE;
69 case OC_DEVICE_ID3:
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000070 case OC_DEVICE_ID4:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000071 return OC_NAME_LANCER;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070072 case BE_DEVICE_ID2:
73 return BE3_NAME;
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000074 case OC_DEVICE_ID5:
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +000075 case OC_DEVICE_ID6:
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000076 return OC_NAME_SH;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070077 default:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070078 return BE_NAME;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070079 }
Ajit Khapardec4ca2372009-05-18 15:38:55 -070080}
81
Sathya Perla6b7c5b92009-03-11 23:32:03 -070082/* Number of bytes of an RX frame that are copied to skb->data */
Sathya Perla2e588f82011-03-11 02:49:26 +000083#define BE_HDR_LEN ((u16) 64)
Eric Dumazetbb349bb2012-01-25 03:56:30 +000084/* allocate extra space to allow tunneling decapsulation without head reallocation */
85#define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
86
Sathya Perla6b7c5b92009-03-11 23:32:03 -070087#define BE_MAX_JUMBO_FRAME_SIZE 9018
88#define BE_MIN_MTU 256
89
90#define BE_NUM_VLANS_SUPPORTED 64
Sathya Perla10ef9ab2012-02-09 18:05:27 +000091#define BE_MAX_EQD 96u
Sathya Perla6b7c5b92009-03-11 23:32:03 -070092#define BE_MAX_TX_FRAG_COUNT 30
93
94#define EVNT_Q_LEN 1024
95#define TX_Q_LEN 2048
96#define TX_CQ_LEN 1024
97#define RX_Q_LEN 1024 /* Does not support any other value */
98#define RX_CQ_LEN 1024
Sathya Perla5fb379e2009-06-18 00:02:59 +000099#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700100#define MCC_CQ_LEN 256
101
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000102#define BE3_MAX_RSS_QS 8
103#define BE2_MAX_RSS_QS 4
104#define MAX_RSS_QS BE3_MAX_RSS_QS
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000105#define MAX_RX_QS (MAX_RSS_QS + 1) /* RSS qs + 1 def Rx */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000106
Sathya Perla3c8def92011-06-12 20:01:58 +0000107#define MAX_TX_QS 8
Parav Pandit045508a2012-03-26 14:27:13 +0000108#define MAX_ROCE_EQS 5
109#define MAX_MSIX_VECTORS (MAX_RSS_QS + MAX_ROCE_EQS) /* RSS qs + RoCE */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000110#define BE_TX_BUDGET 256
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700111#define BE_NAPI_WEIGHT 64
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000112#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700113#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
114
Vasundhara Volam7c5a5242012-08-28 20:37:41 +0000115#define MAX_VFS 30 /* Max VFs supported by BE3 FW */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000116#define FW_VER_LEN 32
117
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700118struct be_dma_mem {
119 void *va;
120 dma_addr_t dma;
121 u32 size;
122};
123
124struct be_queue_info {
125 struct be_dma_mem dma_mem;
126 u16 len;
127 u16 entry_size; /* Size of an element in the queue */
128 u16 id;
129 u16 tail, head;
130 bool created;
131 atomic_t used; /* Number of valid elements in the queue */
132};
133
Sathya Perla5fb379e2009-06-18 00:02:59 +0000134static inline u32 MODULO(u16 val, u16 limit)
135{
136 BUG_ON(limit & (limit - 1));
137 return val & (limit - 1);
138}
139
140static inline void index_adv(u16 *index, u16 val, u16 limit)
141{
142 *index = MODULO((*index + val), limit);
143}
144
145static inline void index_inc(u16 *index, u16 limit)
146{
147 *index = MODULO((*index + 1), limit);
148}
149
150static inline void *queue_head_node(struct be_queue_info *q)
151{
152 return q->dma_mem.va + q->head * q->entry_size;
153}
154
155static inline void *queue_tail_node(struct be_queue_info *q)
156{
157 return q->dma_mem.va + q->tail * q->entry_size;
158}
159
Somnath Kotur3de09452011-09-30 07:25:05 +0000160static inline void *queue_index_node(struct be_queue_info *q, u16 index)
161{
162 return q->dma_mem.va + index * q->entry_size;
163}
164
Sathya Perla5fb379e2009-06-18 00:02:59 +0000165static inline void queue_head_inc(struct be_queue_info *q)
166{
167 index_inc(&q->head, q->len);
168}
169
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000170static inline void index_dec(u16 *index, u16 limit)
171{
172 *index = MODULO((*index - 1), limit);
173}
174
Sathya Perla5fb379e2009-06-18 00:02:59 +0000175static inline void queue_tail_inc(struct be_queue_info *q)
176{
177 index_inc(&q->tail, q->len);
178}
179
Sathya Perla5fb379e2009-06-18 00:02:59 +0000180struct be_eq_obj {
181 struct be_queue_info q;
182 char desc[32];
183
184 /* Adaptive interrupt coalescing (AIC) info */
185 bool enable_aic;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000186 u32 min_eqd; /* in usecs */
187 u32 max_eqd; /* in usecs */
188 u32 eqd; /* configured val when aic is off */
189 u32 cur_eqd; /* in usecs */
Sathya Perla5fb379e2009-06-18 00:02:59 +0000190
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000191 u8 idx; /* array index */
192 u16 tx_budget;
Sathya Perlad0b9cec2013-01-11 22:47:02 +0000193 u16 spurious_intr;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000194 struct napi_struct napi;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000195 struct be_adapter *adapter;
196} ____cacheline_aligned_in_smp;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000197
198struct be_mcc_obj {
199 struct be_queue_info q;
200 struct be_queue_info cq;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000201 bool rearm_cq;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000202};
203
Sathya Perla3abcded2010-10-03 22:12:27 -0700204struct be_tx_stats {
Sathya Perlaac124ff2011-07-25 19:10:14 +0000205 u64 tx_bytes;
206 u64 tx_pkts;
207 u64 tx_reqs;
208 u64 tx_wrbs;
209 u64 tx_compl;
210 ulong tx_jiffies;
211 u32 tx_stops;
Sathya Perlaab1594e2011-07-25 19:10:15 +0000212 struct u64_stats_sync sync;
213 struct u64_stats_sync sync_compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700214};
215
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700216struct be_tx_obj {
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000217 u32 db_offset;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700218 struct be_queue_info q;
219 struct be_queue_info cq;
220 /* Remember the skbs that were transmitted */
221 struct sk_buff *sent_skb_list[TX_Q_LEN];
Sathya Perla3c8def92011-06-12 20:01:58 +0000222 struct be_tx_stats stats;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000223} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700224
225/* Struct to remember the pages posted for rx frags */
226struct be_rx_page_info {
227 struct page *page;
FUJITA Tomonorifac6da52010-04-01 16:53:22 +0000228 DEFINE_DMA_UNMAP_ADDR(bus);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700229 u16 page_offset;
230 bool last_page_user;
231};
232
Sathya Perla3abcded2010-10-03 22:12:27 -0700233struct be_rx_stats {
Sathya Perla3abcded2010-10-03 22:12:27 -0700234 u64 rx_bytes;
Sathya Perla3abcded2010-10-03 22:12:27 -0700235 u64 rx_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000236 u64 rx_pkts_prev;
237 ulong rx_jiffies;
238 u32 rx_drops_no_skbs; /* skb allocation errors */
239 u32 rx_drops_no_frags; /* HW has no fetched frags */
240 u32 rx_post_fail; /* page post alloc failures */
Sathya Perlaac124ff2011-07-25 19:10:14 +0000241 u32 rx_compl;
Sathya Perla3abcded2010-10-03 22:12:27 -0700242 u32 rx_mcast_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000243 u32 rx_compl_err; /* completions with err set */
244 u32 rx_pps; /* pkts per second */
Sathya Perlaab1594e2011-07-25 19:10:15 +0000245 struct u64_stats_sync sync;
Sathya Perla3abcded2010-10-03 22:12:27 -0700246};
247
Sathya Perla2e588f82011-03-11 02:49:26 +0000248struct be_rx_compl_info {
249 u32 rss_hash;
Somnath Kotur6709d952011-05-04 22:40:46 +0000250 u16 vlan_tag;
Sathya Perla2e588f82011-03-11 02:49:26 +0000251 u16 pkt_size;
252 u16 rxq_idx;
Sathya Perla12004ae2011-08-02 19:57:46 +0000253 u16 port;
Sathya Perla2e588f82011-03-11 02:49:26 +0000254 u8 vlanf;
255 u8 num_rcvd;
256 u8 err;
257 u8 ipf;
258 u8 tcpf;
259 u8 udpf;
260 u8 ip_csum;
261 u8 l4_csum;
262 u8 ipv6;
263 u8 vtm;
264 u8 pkt_type;
265};
266
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700267struct be_rx_obj {
Sathya Perla3abcded2010-10-03 22:12:27 -0700268 struct be_adapter *adapter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700269 struct be_queue_info q;
270 struct be_queue_info cq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000271 struct be_rx_compl_info rxcp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700272 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
Sathya Perla3abcded2010-10-03 22:12:27 -0700273 struct be_rx_stats stats;
274 u8 rss_id;
275 bool rx_post_starved; /* Zero rx frags have been posted to BE */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000276} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700277
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000278struct be_drv_stats {
Somnath Kotur9ae081c2011-09-30 07:23:35 +0000279 u32 be_on_die_temperature;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000280 u32 eth_red_drops;
281 u32 rx_drops_no_pbuf;
282 u32 rx_drops_no_txpb;
283 u32 rx_drops_no_erx_descr;
284 u32 rx_drops_no_tpre_descr;
285 u32 rx_drops_too_many_frags;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000286 u32 forwarded_packets;
287 u32 rx_drops_mtu;
288 u32 rx_crc_errors;
289 u32 rx_alignment_symbol_errors;
290 u32 rx_pause_frames;
291 u32 rx_priority_pause_frames;
292 u32 rx_control_frames;
293 u32 rx_in_range_errors;
294 u32 rx_out_range_errors;
295 u32 rx_frame_too_long;
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000296 u32 rx_address_filtered;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000297 u32 rx_dropped_too_small;
298 u32 rx_dropped_too_short;
299 u32 rx_dropped_header_too_small;
300 u32 rx_dropped_tcp_length;
301 u32 rx_dropped_runt;
302 u32 rx_ip_checksum_errs;
303 u32 rx_tcp_checksum_errs;
304 u32 rx_udp_checksum_errs;
305 u32 tx_pauseframes;
306 u32 tx_priority_pauseframes;
307 u32 tx_controlframes;
308 u32 rxpp_fifo_overflow_drop;
309 u32 rx_input_fifo_overflow_drop;
310 u32 pmem_fifo_overflow_drop;
311 u32 jabber_events;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000312};
313
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000314struct be_vf_cfg {
Sathya Perla11ac75e2011-12-13 00:58:50 +0000315 unsigned char mac_addr[ETH_ALEN];
316 int if_handle;
317 int pmac_id;
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000318 u16 def_vid;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000319 u16 vlan_tag;
320 u32 tx_rate;
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000321};
322
Sathya Perla39f1d942012-05-08 19:41:24 +0000323enum vf_state {
324 ENABLED = 0,
325 ASSIGNED = 1
326};
327
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000328#define BE_FLAGS_LINK_STATUS_INIT 1
Sathya Perla191eb752012-02-23 18:50:13 +0000329#define BE_FLAGS_WORKER_SCHEDULED (1 << 3)
Somnath Kotur04d3d622013-05-02 03:36:55 +0000330#define BE_FLAGS_NAPI_ENABLED (1 << 9)
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000331#define BE_UC_PMAC_COUNT 30
332#define BE_VF_UC_PMAC_COUNT 2
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000333#define BE_FLAGS_QNQ_ASYNC_EVT_RCVD (1 << 11)
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000334
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000335struct phy_info {
336 u8 transceiver;
337 u8 autoneg;
338 u8 fc_autoneg;
339 u8 port_type;
340 u16 phy_type;
341 u16 interface_type;
342 u32 misc_params;
343 u16 auto_speeds_supported;
344 u16 fixed_speeds_supported;
345 int link_speed;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000346 u32 dac_cable_len;
347 u32 advertising;
348 u32 supported;
349};
350
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700351struct be_adapter {
352 struct pci_dev *pdev;
353 struct net_device *netdev;
354
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000355 u8 __iomem *csr; /* CSR BAR used only for BE2/3 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000356 u8 __iomem *db; /* Door Bell */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000357
Ivan Vecera29849612010-12-14 05:43:19 +0000358 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000359 struct be_dma_mem mbox_mem;
360 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
361 * is stored for freeing purpose */
362 struct be_dma_mem mbox_mem_alloced;
363
364 struct be_mcc_obj mcc_obj;
365 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
366 spinlock_t mcc_cq_lock;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700367
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000368 u32 num_msix_vec;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000369 u32 num_evt_qs;
370 struct be_eq_obj eq_obj[MAX_MSIX_VECTORS];
371 struct msix_entry msix_entries[MAX_MSIX_VECTORS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700372 bool isr_registered;
373
374 /* TX Rings */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000375 u32 num_tx_qs;
Sathya Perla3c8def92011-06-12 20:01:58 +0000376 struct be_tx_obj tx_obj[MAX_TX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700377
378 /* Rx rings */
Sathya Perla3abcded2010-10-03 22:12:27 -0700379 u32 num_rx_qs;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000380 struct be_rx_obj rx_obj[MAX_RX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700381 u32 big_page_size; /* Compounded page size shared by rx wrbs */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700382
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000383 struct be_drv_stats drv_stats;
Ajit Khaparde82903e42010-02-09 01:34:57 +0000384 u16 vlans_added;
Jesse Grossb7381272010-10-20 13:56:02 +0000385 u8 vlan_tag[VLAN_N_VID];
Somnath Koturcc4ce022010-10-21 07:11:14 -0700386 u8 vlan_prio_bmap; /* Available Priority BitMap */
387 u16 recommended_prio; /* Recommended Priority */
Sathya Perla5b8821b2011-08-02 19:57:44 +0000388 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700389
Sathya Perla3abcded2010-10-03 22:12:27 -0700390 struct be_dma_mem stats_cmd;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700391 /* Work queue used to perform periodic tasks like getting statistics */
392 struct delayed_work work;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000393 u16 work_counter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700394
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000395 struct delayed_work func_recovery_work;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000396 u32 flags;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000397 u32 cmd_privileges;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700398 /* Ethtool knobs and info */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700399 char fw_ver[FW_VER_LEN];
Somnath Kotureeb65ce2013-05-26 21:08:36 +0000400 char fw_on_flash[FW_VER_LEN];
Sathya Perla30128032011-11-10 19:17:57 +0000401 int if_handle; /* Used to configure filtering */
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000402 u32 *pmac_id; /* MAC addr handle used by BE card */
stephen hemminger1a642462011-04-04 11:06:40 +0000403 u32 beacon_state; /* for set_phys_id */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700404
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000405 bool eeh_error;
Sathya Perla6589ade2011-11-10 19:18:00 +0000406 bool fw_timeout;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000407 bool hw_error;
408
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700409 u32 port_num;
Sathya Perla24307ee2009-06-18 00:09:25 +0000410 bool promiscuous;
Ajit Khaparde3486be22010-07-23 02:04:54 +0000411 u32 function_mode;
Sathya Perla3abcded2010-10-03 22:12:27 -0700412 u32 function_caps;
Ajit Khaparde9e90c962009-11-06 02:06:59 +0000413 u32 rx_fc; /* Rx flow control */
414 u32 tx_fc; /* Tx flow control */
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000415 bool stats_cmd_sent;
Parav Pandit045508a2012-03-26 14:27:13 +0000416 u32 if_type;
417 struct {
Parav Pandit045508a2012-03-26 14:27:13 +0000418 u32 size;
419 u32 total_size;
420 u64 io_addr;
421 } roce_db;
422 u32 num_msix_roce_vec;
423 struct ocrdma_dev *ocrdma_dev;
424 struct list_head entry;
425
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700426 u32 flash_status;
427 struct completion flash_compl;
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000428
Sathya Perla39f1d942012-05-08 19:41:24 +0000429 u32 num_vfs; /* Number of VFs provisioned by PF driver */
430 u32 dev_num_vfs; /* Number of VFs supported by HW */
431 u8 virtfn;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000432 struct be_vf_cfg *vf_cfg;
433 bool be3_native;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000434 u32 sli_family;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000435 u8 hba_port_num;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000436 u16 pvid;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000437 struct phy_info phy;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000438 u8 wol_cap;
439 bool wol;
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000440 u32 uc_macs; /* Count of secondary UC MAC programmed */
Vasundhara Volam0ad31572013-04-21 23:28:16 +0000441 u16 asic_rev;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000442 u16 qnq_vid;
Somnath Kotur941a77d2012-05-17 22:59:03 +0000443 u32 msg_enable;
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000444 int be_get_temp_freq;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +0000445 u16 max_mcast_mac;
446 u16 max_tx_queues;
447 u16 max_rss_queues;
448 u16 max_rx_queues;
449 u16 max_pmac_cnt;
450 u16 max_vlans;
451 u16 max_event_queues;
452 u32 if_cap_flags;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000453 u8 pf_number;
Suresh Reddy594ad542013-04-25 23:03:20 +0000454 u64 rss_flags;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700455};
456
Sathya Perla39f1d942012-05-08 19:41:24 +0000457#define be_physfn(adapter) (!adapter->virtfn)
Sathya Perla11ac75e2011-12-13 00:58:50 +0000458#define sriov_enabled(adapter) (adapter->num_vfs > 0)
Sathya Perla39f1d942012-05-08 19:41:24 +0000459#define sriov_want(adapter) (adapter->dev_num_vfs && num_vfs && \
460 be_physfn(adapter))
Sathya Perla11ac75e2011-12-13 00:58:50 +0000461#define for_all_vfs(adapter, vf_cfg, i) \
462 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
463 i++, vf_cfg++)
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000464
Sathya Perla5b8821b2011-08-02 19:57:44 +0000465#define ON 1
466#define OFF 0
Sathya Perlaca34fe32012-11-06 17:48:56 +0000467
468#define lancer_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID3 || \
469 adapter->pdev->device == OC_DEVICE_ID4)
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000470
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +0000471#define skyhawk_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID5 || \
472 adapter->pdev->device == OC_DEVICE_ID6)
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000473
Sathya Perlaca34fe32012-11-06 17:48:56 +0000474#define BE3_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID2 || \
475 adapter->pdev->device == OC_DEVICE_ID2)
476
477#define BE2_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID1 || \
478 adapter->pdev->device == OC_DEVICE_ID1)
479
480#define BEx_chip(adapter) (BE3_chip(adapter) || BE2_chip(adapter))
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000481
Sathya Perladbf0f2a2012-11-06 17:49:00 +0000482#define be_roce_supported(adapter) (skyhawk_chip(adapter) && \
483 (adapter->function_mode & RDMA_ENABLED))
Parav Pandit045508a2012-03-26 14:27:13 +0000484
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700485extern const struct ethtool_ops be_ethtool_ops;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700486
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000487#define msix_enabled(adapter) (adapter->num_msix_vec > 0)
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000488#define num_irqs(adapter) (msix_enabled(adapter) ? \
489 adapter->num_msix_vec : 1)
490#define tx_stats(txo) (&(txo)->stats)
491#define rx_stats(rxo) (&(rxo)->stats)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700492
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000493/* The default RXQ is the last RXQ */
494#define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700495
Sathya Perla3abcded2010-10-03 22:12:27 -0700496#define for_all_rx_queues(adapter, rxo, i) \
497 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
498 i++, rxo++)
499
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000500/* Skip the default non-rss queue (last one)*/
Sathya Perla3abcded2010-10-03 22:12:27 -0700501#define for_all_rss_queues(adapter, rxo, i) \
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000502 for (i = 0, rxo = &adapter->rx_obj[i]; i < (adapter->num_rx_qs - 1);\
Sathya Perla3abcded2010-10-03 22:12:27 -0700503 i++, rxo++)
504
Sathya Perla3c8def92011-06-12 20:01:58 +0000505#define for_all_tx_queues(adapter, txo, i) \
506 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
507 i++, txo++)
508
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000509#define for_all_evt_queues(adapter, eqo, i) \
510 for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
511 i++, eqo++)
512
513#define is_mcc_eqo(eqo) (eqo->idx == 0)
514#define mcc_eqo(adapter) (&adapter->eq_obj[0])
515
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700516#define PAGE_SHIFT_4K 12
517#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
518
519/* Returns number of pages spanned by the data starting at the given addr */
520#define PAGES_4K_SPANNED(_address, size) \
521 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
522 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
523
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700524/* Returns bit offset within a DWORD of a bitfield */
525#define AMAP_BIT_OFFSET(_struct, field) \
526 (((size_t)&(((_struct *)0)->field))%32)
527
528/* Returns the bit mask of the field that is NOT shifted into location. */
529static inline u32 amap_mask(u32 bitsize)
530{
531 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
532}
533
534static inline void
535amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
536{
537 u32 *dw = (u32 *) ptr + dw_offset;
538 *dw &= ~(mask << offset);
539 *dw |= (mask & value) << offset;
540}
541
542#define AMAP_SET_BITS(_struct, field, ptr, val) \
543 amap_set(ptr, \
544 offsetof(_struct, field)/32, \
545 amap_mask(sizeof(((_struct *)0)->field)), \
546 AMAP_BIT_OFFSET(_struct, field), \
547 val)
548
549static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
550{
551 u32 *dw = (u32 *) ptr;
552 return mask & (*(dw + dw_offset) >> offset);
553}
554
555#define AMAP_GET_BITS(_struct, field, ptr) \
556 amap_get(ptr, \
557 offsetof(_struct, field)/32, \
558 amap_mask(sizeof(((_struct *)0)->field)), \
559 AMAP_BIT_OFFSET(_struct, field))
560
561#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
562#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
563static inline void swap_dws(void *wrb, int len)
564{
565#ifdef __BIG_ENDIAN
566 u32 *dw = wrb;
567 BUG_ON(len % 4);
568 do {
569 *dw = cpu_to_le32(*dw);
570 dw++;
571 len -= 4;
572 } while (len);
573#endif /* __BIG_ENDIAN */
574}
575
576static inline u8 is_tcp_pkt(struct sk_buff *skb)
577{
578 u8 val = 0;
579
580 if (ip_hdr(skb)->version == 4)
581 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
582 else if (ip_hdr(skb)->version == 6)
583 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
584
585 return val;
586}
587
588static inline u8 is_udp_pkt(struct sk_buff *skb)
589{
590 u8 val = 0;
591
592 if (ip_hdr(skb)->version == 4)
593 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
594 else if (ip_hdr(skb)->version == 6)
595 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
596
597 return val;
598}
599
Somnath Kotur93040ae2012-06-26 22:32:10 +0000600static inline bool is_ipv4_pkt(struct sk_buff *skb)
601{
Li RongQinge8efcec2012-07-04 16:05:42 +0000602 return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
Somnath Kotur93040ae2012-06-26 22:32:10 +0000603}
604
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000605static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac)
606{
607 u32 addr;
608
609 addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0);
610
611 mac[5] = (u8)(addr & 0xFF);
612 mac[4] = (u8)((addr >> 8) & 0xFF);
613 mac[3] = (u8)((addr >> 16) & 0xFF);
Ajit Khaparde7a2414a2011-02-11 13:36:18 +0000614 /* Use the OUI from the current MAC address */
615 memcpy(mac, adapter->netdev->dev_addr, 3);
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000616}
617
Ajit Khaparde4b972912011-04-06 18:07:43 +0000618static inline bool be_multi_rxq(const struct be_adapter *adapter)
619{
620 return adapter->num_rx_qs > 1;
621}
622
Sathya Perla6589ade2011-11-10 19:18:00 +0000623static inline bool be_error(struct be_adapter *adapter)
624{
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000625 return adapter->eeh_error || adapter->hw_error || adapter->fw_timeout;
626}
627
Sathya Perlad23e9462012-12-17 19:38:51 +0000628static inline bool be_hw_error(struct be_adapter *adapter)
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000629{
630 return adapter->eeh_error || adapter->hw_error;
631}
632
633static inline void be_clear_all_error(struct be_adapter *adapter)
634{
635 adapter->eeh_error = false;
636 adapter->hw_error = false;
637 adapter->fw_timeout = false;
Sathya Perla6589ade2011-11-10 19:18:00 +0000638}
639
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000640static inline bool be_is_wol_excluded(struct be_adapter *adapter)
641{
642 struct pci_dev *pdev = adapter->pdev;
643
644 if (!be_physfn(adapter))
645 return true;
646
647 switch (pdev->subsystem_device) {
648 case OC_SUBSYS_DEVICE_ID1:
649 case OC_SUBSYS_DEVICE_ID2:
650 case OC_SUBSYS_DEVICE_ID3:
651 case OC_SUBSYS_DEVICE_ID4:
652 return true;
653 default:
654 return false;
655 }
656}
657
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000658static inline int qnq_async_evt_rcvd(struct be_adapter *adapter)
659{
660 return adapter->flags & BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
661}
662
Sathya Perla8788fdc2009-07-27 22:52:03 +0000663extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000664 u16 num_popped);
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000665extern void be_link_status_update(struct be_adapter *adapter, u8 link_status);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000666extern void be_parse_stats(struct be_adapter *adapter);
Ajit Khaparde84517482009-09-04 03:12:16 +0000667extern int be_load_fw(struct be_adapter *adapter, u8 *func);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000668extern bool be_is_wol_supported(struct be_adapter *adapter);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000669extern bool be_pause_supported(struct be_adapter *adapter);
Somnath Kotur941a77d2012-05-17 22:59:03 +0000670extern u32 be_get_fw_log_level(struct be_adapter *adapter);
671
Parav Pandit045508a2012-03-26 14:27:13 +0000672/*
673 * internal function to initialize-cleanup roce device.
674 */
675extern void be_roce_dev_add(struct be_adapter *);
676extern void be_roce_dev_remove(struct be_adapter *);
677
678/*
679 * internal function to open-close roce device during ifup-ifdown.
680 */
681extern void be_roce_dev_open(struct be_adapter *);
682extern void be_roce_dev_close(struct be_adapter *);
683
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700684#endif /* BE_H */