blob: ca4de71050973184945297febfc7b2111103f76c [file] [log] [blame]
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +01001/*
2 * arch/arm/mach-ep93xx/clock.c
3 * Clock control for Cirrus EP93xx chips.
4 *
5 * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or (at
10 * your option) any later version.
11 */
12
Hartley Sweeten99acbb92010-01-11 18:30:41 +010013#define pr_fmt(fmt) "ep93xx " KBUILD_MODNAME ": " fmt
14
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010015#include <linux/kernel.h>
16#include <linux/clk.h>
17#include <linux/err.h>
Lennert Buytenhek51dd2492007-02-04 22:45:33 +010018#include <linux/module.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010019#include <linux/string.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Hartley Sweetenebd00c02009-10-08 23:44:41 +010021#include <linux/spinlock.h>
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +010022#include <linux/clkdev.h>
Hartley Sweetenebd00c02009-10-08 23:44:41 +010023
24#include <mach/hardware.h>
Russell Kingae696fd2008-11-30 17:11:49 +000025
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010026#include <asm/div64.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010027
Hartley Sweetenff05c032009-05-07 18:41:47 +010028
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010029struct clk {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010030 struct clk *parent;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010031 unsigned long rate;
32 int users;
Hartley Sweetenff05c032009-05-07 18:41:47 +010033 int sw_locked;
Hartley Sweetenc3e3bad2009-07-06 17:40:53 +010034 void __iomem *enable_reg;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010035 u32 enable_mask;
Hartley Sweetenff05c032009-05-07 18:41:47 +010036
37 unsigned long (*get_rate)(struct clk *clk);
Hartley Sweeten701fac82009-06-30 23:06:43 +010038 int (*set_rate)(struct clk *clk, unsigned long rate);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010039};
40
Hartley Sweetenff05c032009-05-07 18:41:47 +010041
42static unsigned long get_uart_rate(struct clk *clk);
43
Hartley Sweeten701fac82009-06-30 23:06:43 +010044static int set_keytchclk_rate(struct clk *clk, unsigned long rate);
Ryan Mallonc6012182009-09-22 16:47:09 -070045static int set_div_rate(struct clk *clk, unsigned long rate);
Ryan Malloned67ea82010-06-08 22:01:10 +120046static int set_i2s_sclk_rate(struct clk *clk, unsigned long rate);
47static int set_i2s_lrclk_rate(struct clk *clk, unsigned long rate);
Hartley Sweetenebd00c02009-10-08 23:44:41 +010048
49static struct clk clk_xtali = {
50 .rate = EP93XX_EXT_CLK_RATE,
51};
Hartley Sweetenff05c032009-05-07 18:41:47 +010052static struct clk clk_uart1 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010053 .parent = &clk_xtali,
Hartley Sweetenff05c032009-05-07 18:41:47 +010054 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010055 .enable_reg = EP93XX_SYSCON_DEVCFG,
56 .enable_mask = EP93XX_SYSCON_DEVCFG_U1EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010057 .get_rate = get_uart_rate,
58};
59static struct clk clk_uart2 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010060 .parent = &clk_xtali,
Hartley Sweetenff05c032009-05-07 18:41:47 +010061 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010062 .enable_reg = EP93XX_SYSCON_DEVCFG,
63 .enable_mask = EP93XX_SYSCON_DEVCFG_U2EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010064 .get_rate = get_uart_rate,
65};
66static struct clk clk_uart3 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010067 .parent = &clk_xtali,
Hartley Sweetenff05c032009-05-07 18:41:47 +010068 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010069 .enable_reg = EP93XX_SYSCON_DEVCFG,
70 .enable_mask = EP93XX_SYSCON_DEVCFG_U3EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010071 .get_rate = get_uart_rate,
Russell Kinged519de2007-04-22 12:30:41 +010072};
Hartley Sweetenebd00c02009-10-08 23:44:41 +010073static struct clk clk_pll1 = {
74 .parent = &clk_xtali,
75};
76static struct clk clk_f = {
77 .parent = &clk_pll1,
78};
79static struct clk clk_h = {
80 .parent = &clk_pll1,
81};
82static struct clk clk_p = {
83 .parent = &clk_pll1,
84};
85static struct clk clk_pll2 = {
86 .parent = &clk_xtali,
87};
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010088static struct clk clk_usb_host = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010089 .parent = &clk_pll2,
Hartley Sweeten40702432009-05-28 20:07:03 +010090 .enable_reg = EP93XX_SYSCON_PWRCNT,
91 .enable_mask = EP93XX_SYSCON_PWRCNT_USH_EN,
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010092};
Hartley Sweeten701fac82009-06-30 23:06:43 +010093static struct clk clk_keypad = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010094 .parent = &clk_xtali,
Hartley Sweeten701fac82009-06-30 23:06:43 +010095 .sw_locked = 1,
96 .enable_reg = EP93XX_SYSCON_KEYTCHCLKDIV,
97 .enable_mask = EP93XX_SYSCON_KEYTCHCLKDIV_KEN,
98 .set_rate = set_keytchclk_rate,
99};
Mika Westerberg4fec9972010-05-11 15:34:54 +0100100static struct clk clk_spi = {
101 .parent = &clk_xtali,
102 .rate = EP93XX_EXT_CLK_RATE,
103};
Hartley Sweetenef123792009-07-29 22:41:06 +0100104static struct clk clk_pwm = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100105 .parent = &clk_xtali,
Hartley Sweetenef123792009-07-29 22:41:06 +0100106 .rate = EP93XX_EXT_CLK_RATE,
107};
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100108
Ryan Mallonc6012182009-09-22 16:47:09 -0700109static struct clk clk_video = {
110 .sw_locked = 1,
111 .enable_reg = EP93XX_SYSCON_VIDCLKDIV,
112 .enable_mask = EP93XX_SYSCON_CLKDIV_ENABLE,
113 .set_rate = set_div_rate,
114};
115
Ryan Malloned67ea82010-06-08 22:01:10 +1200116static struct clk clk_i2s_mclk = {
117 .sw_locked = 1,
118 .enable_reg = EP93XX_SYSCON_I2SCLKDIV,
119 .enable_mask = EP93XX_SYSCON_CLKDIV_ENABLE,
120 .set_rate = set_div_rate,
121};
122
123static struct clk clk_i2s_sclk = {
124 .sw_locked = 1,
125 .parent = &clk_i2s_mclk,
126 .enable_reg = EP93XX_SYSCON_I2SCLKDIV,
127 .enable_mask = EP93XX_SYSCON_I2SCLKDIV_SENA,
128 .set_rate = set_i2s_sclk_rate,
129};
130
131static struct clk clk_i2s_lrclk = {
132 .sw_locked = 1,
133 .parent = &clk_i2s_sclk,
134 .enable_reg = EP93XX_SYSCON_I2SCLKDIV,
135 .enable_mask = EP93XX_SYSCON_I2SCLKDIV_SENA,
136 .set_rate = set_i2s_lrclk_rate,
137};
138
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100139/* DMA Clocks */
140static struct clk clk_m2p0 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100141 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100142 .enable_reg = EP93XX_SYSCON_PWRCNT,
143 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P0,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100144};
145static struct clk clk_m2p1 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100146 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100147 .enable_reg = EP93XX_SYSCON_PWRCNT,
148 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P1,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100149};
150static struct clk clk_m2p2 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100151 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100152 .enable_reg = EP93XX_SYSCON_PWRCNT,
153 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P2,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100154};
155static struct clk clk_m2p3 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100156 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100157 .enable_reg = EP93XX_SYSCON_PWRCNT,
158 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P3,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100159};
160static struct clk clk_m2p4 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100161 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100162 .enable_reg = EP93XX_SYSCON_PWRCNT,
163 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P4,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100164};
165static struct clk clk_m2p5 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100166 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100167 .enable_reg = EP93XX_SYSCON_PWRCNT,
168 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P5,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100169};
170static struct clk clk_m2p6 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100171 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100172 .enable_reg = EP93XX_SYSCON_PWRCNT,
173 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P6,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100174};
175static struct clk clk_m2p7 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100176 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100177 .enable_reg = EP93XX_SYSCON_PWRCNT,
178 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P7,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100179};
180static struct clk clk_m2p8 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100181 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100182 .enable_reg = EP93XX_SYSCON_PWRCNT,
183 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P8,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100184};
185static struct clk clk_m2p9 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100186 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100187 .enable_reg = EP93XX_SYSCON_PWRCNT,
188 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P9,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100189};
190static struct clk clk_m2m0 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100191 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100192 .enable_reg = EP93XX_SYSCON_PWRCNT,
193 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M0,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100194};
195static struct clk clk_m2m1 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100196 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100197 .enable_reg = EP93XX_SYSCON_PWRCNT,
198 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M1,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100199};
200
Russell Kingae696fd2008-11-30 17:11:49 +0000201#define INIT_CK(dev,con,ck) \
202 { .dev_id = dev, .con_id = con, .clk = ck }
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100203
Russell Kingae696fd2008-11-30 17:11:49 +0000204static struct clk_lookup clocks[] = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100205 INIT_CK(NULL, "xtali", &clk_xtali),
Hartley Sweeten701fac82009-06-30 23:06:43 +0100206 INIT_CK("apb:uart1", NULL, &clk_uart1),
207 INIT_CK("apb:uart2", NULL, &clk_uart2),
208 INIT_CK("apb:uart3", NULL, &clk_uart3),
209 INIT_CK(NULL, "pll1", &clk_pll1),
210 INIT_CK(NULL, "fclk", &clk_f),
211 INIT_CK(NULL, "hclk", &clk_h),
Russell King3126c7b2010-07-15 11:01:17 +0100212 INIT_CK(NULL, "apb_pclk", &clk_p),
Hartley Sweeten701fac82009-06-30 23:06:43 +0100213 INIT_CK(NULL, "pll2", &clk_pll2),
214 INIT_CK("ep93xx-ohci", NULL, &clk_usb_host),
215 INIT_CK("ep93xx-keypad", NULL, &clk_keypad),
Ryan Mallonc6012182009-09-22 16:47:09 -0700216 INIT_CK("ep93xx-fb", NULL, &clk_video),
Mika Westerberg4fec9972010-05-11 15:34:54 +0100217 INIT_CK("ep93xx-spi.0", NULL, &clk_spi),
Ryan Malloned67ea82010-06-08 22:01:10 +1200218 INIT_CK("ep93xx-i2s", "mclk", &clk_i2s_mclk),
219 INIT_CK("ep93xx-i2s", "sclk", &clk_i2s_sclk),
220 INIT_CK("ep93xx-i2s", "lrclk", &clk_i2s_lrclk),
Hartley Sweetenef123792009-07-29 22:41:06 +0100221 INIT_CK(NULL, "pwm_clk", &clk_pwm),
Hartley Sweeten701fac82009-06-30 23:06:43 +0100222 INIT_CK(NULL, "m2p0", &clk_m2p0),
223 INIT_CK(NULL, "m2p1", &clk_m2p1),
224 INIT_CK(NULL, "m2p2", &clk_m2p2),
225 INIT_CK(NULL, "m2p3", &clk_m2p3),
226 INIT_CK(NULL, "m2p4", &clk_m2p4),
227 INIT_CK(NULL, "m2p5", &clk_m2p5),
228 INIT_CK(NULL, "m2p6", &clk_m2p6),
229 INIT_CK(NULL, "m2p7", &clk_m2p7),
230 INIT_CK(NULL, "m2p8", &clk_m2p8),
231 INIT_CK(NULL, "m2p9", &clk_m2p9),
232 INIT_CK(NULL, "m2m0", &clk_m2m0),
233 INIT_CK(NULL, "m2m1", &clk_m2m1),
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100234};
235
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100236static DEFINE_SPINLOCK(clk_lock);
237
238static void __clk_enable(struct clk *clk)
239{
240 if (!clk->users++) {
241 if (clk->parent)
242 __clk_enable(clk->parent);
243
244 if (clk->enable_reg) {
245 u32 v;
246
247 v = __raw_readl(clk->enable_reg);
248 v |= clk->enable_mask;
249 if (clk->sw_locked)
250 ep93xx_syscon_swlocked_write(v, clk->enable_reg);
251 else
252 __raw_writel(v, clk->enable_reg);
253 }
254 }
255}
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100256
257int clk_enable(struct clk *clk)
258{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100259 unsigned long flags;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100260
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100261 if (!clk)
262 return -EINVAL;
263
264 spin_lock_irqsave(&clk_lock, flags);
265 __clk_enable(clk);
266 spin_unlock_irqrestore(&clk_lock, flags);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100267
268 return 0;
269}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100270EXPORT_SYMBOL(clk_enable);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100271
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100272static void __clk_disable(struct clk *clk)
273{
274 if (!--clk->users) {
275 if (clk->enable_reg) {
276 u32 v;
277
278 v = __raw_readl(clk->enable_reg);
279 v &= ~clk->enable_mask;
280 if (clk->sw_locked)
281 ep93xx_syscon_swlocked_write(v, clk->enable_reg);
282 else
283 __raw_writel(v, clk->enable_reg);
284 }
285
286 if (clk->parent)
287 __clk_disable(clk->parent);
288 }
289}
290
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100291void clk_disable(struct clk *clk)
292{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100293 unsigned long flags;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100294
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100295 if (!clk)
296 return;
297
298 spin_lock_irqsave(&clk_lock, flags);
299 __clk_disable(clk);
300 spin_unlock_irqrestore(&clk_lock, flags);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100301}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100302EXPORT_SYMBOL(clk_disable);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100303
Hartley Sweetenff05c032009-05-07 18:41:47 +0100304static unsigned long get_uart_rate(struct clk *clk)
305{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100306 unsigned long rate = clk_get_rate(clk->parent);
Hartley Sweetenff05c032009-05-07 18:41:47 +0100307 u32 value;
308
Matthias Kaehlckeca8cbc82009-06-11 19:57:34 +0100309 value = __raw_readl(EP93XX_SYSCON_PWRCNT);
310 if (value & EP93XX_SYSCON_PWRCNT_UARTBAUD)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100311 return rate;
Hartley Sweetenff05c032009-05-07 18:41:47 +0100312 else
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100313 return rate / 2;
Hartley Sweetenff05c032009-05-07 18:41:47 +0100314}
315
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100316unsigned long clk_get_rate(struct clk *clk)
317{
Hartley Sweetenff05c032009-05-07 18:41:47 +0100318 if (clk->get_rate)
319 return clk->get_rate(clk);
320
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100321 return clk->rate;
322}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100323EXPORT_SYMBOL(clk_get_rate);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100324
Hartley Sweeten701fac82009-06-30 23:06:43 +0100325static int set_keytchclk_rate(struct clk *clk, unsigned long rate)
326{
327 u32 val;
328 u32 div_bit;
329
330 val = __raw_readl(clk->enable_reg);
331
332 /*
333 * The Key Matrix and ADC clocks are configured using the same
334 * System Controller register. The clock used will be either
335 * 1/4 or 1/16 the external clock rate depending on the
336 * EP93XX_SYSCON_KEYTCHCLKDIV_KDIV/EP93XX_SYSCON_KEYTCHCLKDIV_ADIV
337 * bit being set or cleared.
338 */
339 div_bit = clk->enable_mask >> 15;
340
341 if (rate == EP93XX_KEYTCHCLK_DIV4)
342 val |= div_bit;
343 else if (rate == EP93XX_KEYTCHCLK_DIV16)
344 val &= ~div_bit;
345 else
346 return -EINVAL;
347
348 ep93xx_syscon_swlocked_write(val, clk->enable_reg);
349 clk->rate = rate;
350 return 0;
351}
352
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100353static int calc_clk_div(struct clk *clk, unsigned long rate,
354 int *psel, int *esel, int *pdiv, int *div)
Ryan Mallonc6012182009-09-22 16:47:09 -0700355{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100356 struct clk *mclk;
357 unsigned long max_rate, actual_rate, mclk_rate, rate_err = -1;
Ryan Mallonc6012182009-09-22 16:47:09 -0700358 int i, found = 0, __div = 0, __pdiv = 0;
359
360 /* Don't exceed the maximum rate */
Hagen Paul Pfeifer732eacc2010-10-26 14:22:23 -0700361 max_rate = max3(clk_pll1.rate / 4, clk_pll2.rate / 4, clk_xtali.rate / 4);
Ryan Mallonc6012182009-09-22 16:47:09 -0700362 rate = min(rate, max_rate);
363
364 /*
365 * Try the two pll's and the external clock
366 * Because the valid predividers are 2, 2.5 and 3, we multiply
367 * all the clocks by 2 to avoid floating point math.
368 *
369 * This is based on the algorithm in the ep93xx raster guide:
370 * http://be-a-maverick.com/en/pubs/appNote/AN269REV1.pdf
371 *
372 */
373 for (i = 0; i < 3; i++) {
374 if (i == 0)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100375 mclk = &clk_xtali;
Ryan Mallonc6012182009-09-22 16:47:09 -0700376 else if (i == 1)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100377 mclk = &clk_pll1;
378 else
379 mclk = &clk_pll2;
380 mclk_rate = mclk->rate * 2;
Ryan Mallonc6012182009-09-22 16:47:09 -0700381
382 /* Try each predivider value */
383 for (__pdiv = 4; __pdiv <= 6; __pdiv++) {
384 __div = mclk_rate / (rate * __pdiv);
385 if (__div < 2 || __div > 127)
386 continue;
387
388 actual_rate = mclk_rate / (__pdiv * __div);
389
390 if (!found || abs(actual_rate - rate) < rate_err) {
391 *pdiv = __pdiv - 3;
392 *div = __div;
393 *psel = (i == 2);
394 *esel = (i != 0);
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100395 clk->parent = mclk;
396 clk->rate = actual_rate;
Ryan Mallonc6012182009-09-22 16:47:09 -0700397 rate_err = abs(actual_rate - rate);
398 found = 1;
399 }
400 }
401 }
402
403 if (!found)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100404 return -EINVAL;
Ryan Mallonc6012182009-09-22 16:47:09 -0700405
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100406 return 0;
Ryan Mallonc6012182009-09-22 16:47:09 -0700407}
408
409static int set_div_rate(struct clk *clk, unsigned long rate)
410{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100411 int err, psel = 0, esel = 0, pdiv = 0, div = 0;
Ryan Mallonc6012182009-09-22 16:47:09 -0700412 u32 val;
413
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100414 err = calc_clk_div(clk, rate, &psel, &esel, &pdiv, &div);
415 if (err)
416 return err;
Ryan Mallonc6012182009-09-22 16:47:09 -0700417
418 /* Clear the esel, psel, pdiv and div bits */
419 val = __raw_readl(clk->enable_reg);
420 val &= ~0x7fff;
421
422 /* Set the new esel, psel, pdiv and div bits for the new clock rate */
423 val |= (esel ? EP93XX_SYSCON_CLKDIV_ESEL : 0) |
424 (psel ? EP93XX_SYSCON_CLKDIV_PSEL : 0) |
425 (pdiv << EP93XX_SYSCON_CLKDIV_PDIV_SHIFT) | div;
426 ep93xx_syscon_swlocked_write(val, clk->enable_reg);
427 return 0;
428}
429
Ryan Malloned67ea82010-06-08 22:01:10 +1200430static int set_i2s_sclk_rate(struct clk *clk, unsigned long rate)
431{
432 unsigned val = __raw_readl(clk->enable_reg);
433
434 if (rate == clk_i2s_mclk.rate / 2)
435 ep93xx_syscon_swlocked_write(val & ~EP93XX_I2SCLKDIV_SDIV,
436 clk->enable_reg);
437 else if (rate == clk_i2s_mclk.rate / 4)
438 ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_SDIV,
439 clk->enable_reg);
440 else
441 return -EINVAL;
442
443 clk_i2s_sclk.rate = rate;
444 return 0;
445}
446
447static int set_i2s_lrclk_rate(struct clk *clk, unsigned long rate)
448{
449 unsigned val = __raw_readl(clk->enable_reg) &
450 ~EP93XX_I2SCLKDIV_LRDIV_MASK;
451
452 if (rate == clk_i2s_sclk.rate / 32)
453 ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV32,
454 clk->enable_reg);
455 else if (rate == clk_i2s_sclk.rate / 64)
456 ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV64,
457 clk->enable_reg);
458 else if (rate == clk_i2s_sclk.rate / 128)
459 ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV128,
460 clk->enable_reg);
461 else
462 return -EINVAL;
463
464 clk_i2s_lrclk.rate = rate;
465 return 0;
466}
467
Hartley Sweeten701fac82009-06-30 23:06:43 +0100468int clk_set_rate(struct clk *clk, unsigned long rate)
469{
470 if (clk->set_rate)
471 return clk->set_rate(clk, rate);
472
473 return -EINVAL;
474}
475EXPORT_SYMBOL(clk_set_rate);
476
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100477
478static char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
479static char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
480static char pclk_divisors[] = { 1, 2, 4, 8 };
481
482/*
483 * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
484 */
485static unsigned long calc_pll_rate(u32 config_word)
486{
487 unsigned long long rate;
488 int i;
489
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100490 rate = clk_xtali.rate;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100491 rate *= ((config_word >> 11) & 0x1f) + 1; /* X1FBD */
492 rate *= ((config_word >> 5) & 0x3f) + 1; /* X2FBD */
493 do_div(rate, (config_word & 0x1f) + 1); /* X2IPD */
494 for (i = 0; i < ((config_word >> 16) & 3); i++) /* PS */
495 rate >>= 1;
496
497 return (unsigned long)rate;
498}
499
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100500static void __init ep93xx_dma_clock_init(void)
501{
502 clk_m2p0.rate = clk_h.rate;
503 clk_m2p1.rate = clk_h.rate;
504 clk_m2p2.rate = clk_h.rate;
505 clk_m2p3.rate = clk_h.rate;
506 clk_m2p4.rate = clk_h.rate;
507 clk_m2p5.rate = clk_h.rate;
508 clk_m2p6.rate = clk_h.rate;
509 clk_m2p7.rate = clk_h.rate;
510 clk_m2p8.rate = clk_h.rate;
511 clk_m2p9.rate = clk_h.rate;
512 clk_m2m0.rate = clk_h.rate;
513 clk_m2m1.rate = clk_h.rate;
514}
515
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100516static int __init ep93xx_clock_init(void)
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100517{
518 u32 value;
519
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100520 /* Determine the bootloader configured pll1 rate */
521 value = __raw_readl(EP93XX_SYSCON_CLKSET1);
522 if (!(value & EP93XX_SYSCON_CLKSET1_NBYP1))
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100523 clk_pll1.rate = clk_xtali.rate;
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100524 else
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100525 clk_pll1.rate = calc_pll_rate(value);
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100526
527 /* Initialize the pll1 derived clocks */
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100528 clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
529 clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
530 clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100531 ep93xx_dma_clock_init();
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100532
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100533 /* Determine the bootloader configured pll2 rate */
Hartley Sweetenba7c6a32010-02-23 21:20:31 +0100534 value = __raw_readl(EP93XX_SYSCON_CLKSET2);
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100535 if (!(value & EP93XX_SYSCON_CLKSET2_NBYP2))
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100536 clk_pll2.rate = clk_xtali.rate;
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100537 else if (value & EP93XX_SYSCON_CLKSET2_PLL2_EN)
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100538 clk_pll2.rate = calc_pll_rate(value);
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100539 else
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100540 clk_pll2.rate = 0;
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100541
542 /* Initialize the pll2 derived clocks */
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100543 clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
544
Mika Westerberg4fec9972010-05-11 15:34:54 +0100545 /*
546 * EP93xx SSP clock rate was doubled in version E2. For more information
547 * see:
548 * http://www.cirrus.com/en/pubs/appNote/AN273REV4.pdf
549 */
550 if (ep93xx_chip_revision() < EP93XX_CHIP_REV_E2)
551 clk_spi.rate /= 2;
552
Hartley Sweeten99acbb92010-01-11 18:30:41 +0100553 pr_info("PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100554 clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
Hartley Sweeten99acbb92010-01-11 18:30:41 +0100555 pr_info("FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100556 clk_f.rate / 1000000, clk_h.rate / 1000000,
557 clk_p.rate / 1000000);
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100558
Russell King0a0300d2010-01-12 12:28:00 +0000559 clkdev_add_table(clocks, ARRAY_SIZE(clocks));
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100560 return 0;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100561}
Mika Westerberga387f0f52010-09-03 17:14:54 +0100562postcore_initcall(ep93xx_clock_init);