blob: 1b39a2acaadf43f16df3a54f3a797b029a3e06ff [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PARISC TLB and cache flushing support
3 * Copyright (C) 2000-2001 Hewlett-Packard (John Marvin)
4 * Copyright (C) 2001 Matthew Wilcox (willy at parisc-linux.org)
5 * Copyright (C) 2002 Richard Hirst (rhirst with parisc-linux.org)
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2, or (at your option)
10 * any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21
22/*
23 * NOTE: fdc,fic, and pdc instructions that use base register modification
24 * should only use index and base registers that are not shadowed,
25 * so that the fast path emulation in the non access miss handler
26 * can be used.
27 */
28
Grant Grundler413059f2005-10-21 22:46:48 -040029#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 .level 2.0w
31#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 .level 2.0
33#endif
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/psw.h>
Grant Grundler896a3752005-10-21 22:40:07 -040036#include <asm/assembly.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/pgtable.h>
38#include <asm/cache.h>
Helge Deller8e9e9842007-01-24 22:36:32 +010039#include <linux/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Kyle McMartindfcf7532008-05-22 14:36:31 -040041 .text
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 .align 128
43
Helge Dellerf39cce62016-10-05 22:28:46 +020044ENTRY_CFI(flush_tlb_all_local)
Linus Torvalds1da177e2005-04-16 15:20:36 -070045 .proc
46 .callinfo NO_CALLS
47 .entry
48
49 /*
50 * The pitlbe and pdtlbe instructions should only be used to
51 * flush the entire tlb. Also, there needs to be no intervening
52 * tlb operations, e.g. tlb misses, so the operation needs
53 * to happen in real mode with all interruptions disabled.
54 */
55
Grant Grundler896a3752005-10-21 22:40:07 -040056 /* pcxt_ssm_bug - relied upon translation! PA 2.0 Arch. F-4 and F-5 */
Helge Deller2fd83032006-04-20 20:40:23 +000057 rsm PSW_SM_I, %r19 /* save I-bit state */
Grant Grundler896a3752005-10-21 22:40:07 -040058 load32 PA(1f), %r1
59 nop
60 nop
61 nop
62 nop
63 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Grant Grundler896a3752005-10-21 22:40:07 -040065 rsm PSW_SM_Q, %r0 /* prep to load iia queue */
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 mtctl %r0, %cr17 /* Clear IIASQ tail */
67 mtctl %r0, %cr17 /* Clear IIASQ head */
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 mtctl %r1, %cr18 /* IIAOQ head */
69 ldo 4(%r1), %r1
70 mtctl %r1, %cr18 /* IIAOQ tail */
Grant Grundler896a3752005-10-21 22:40:07 -040071 load32 REAL_MODE_PSW, %r1
72 mtctl %r1, %ipsw
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 rfi
74 nop
75
Helge Deller2fd83032006-04-20 20:40:23 +0000761: load32 PA(cache_info), %r1
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78 /* Flush Instruction Tlb */
79
80 LDREG ITLB_SID_BASE(%r1), %r20
81 LDREG ITLB_SID_STRIDE(%r1), %r21
82 LDREG ITLB_SID_COUNT(%r1), %r22
83 LDREG ITLB_OFF_BASE(%r1), %arg0
84 LDREG ITLB_OFF_STRIDE(%r1), %arg1
85 LDREG ITLB_OFF_COUNT(%r1), %arg2
86 LDREG ITLB_LOOP(%r1), %arg3
87
Kyle McMartin872f6de2008-05-15 10:53:57 -040088 addib,COND(=) -1, %arg3, fitoneloop /* Preadjust and test */
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 movb,<,n %arg3, %r31, fitdone /* If loop < 0, skip */
90 copy %arg0, %r28 /* Init base addr */
91
92fitmanyloop: /* Loop if LOOP >= 2 */
93 mtsp %r20, %sr1
94 add %r21, %r20, %r20 /* increment space */
95 copy %arg2, %r29 /* Init middle loop count */
96
97fitmanymiddle: /* Loop if LOOP >= 2 */
Kyle McMartin872f6de2008-05-15 10:53:57 -040098 addib,COND(>) -1, %r31, fitmanymiddle /* Adjusted inner loop decr */
John David Anglin5035b232016-11-24 20:18:14 -050099 pitlbe %r0(%sr1, %r28)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 pitlbe,m %arg1(%sr1, %r28) /* Last pitlbe and addr adjust */
Kyle McMartin872f6de2008-05-15 10:53:57 -0400101 addib,COND(>) -1, %r29, fitmanymiddle /* Middle loop decr */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 copy %arg3, %r31 /* Re-init inner loop count */
103
104 movb,tr %arg0, %r28, fitmanyloop /* Re-init base addr */
Kyle McMartin872f6de2008-05-15 10:53:57 -0400105 addib,COND(<=),n -1, %r22, fitdone /* Outer loop count decr */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107fitoneloop: /* Loop if LOOP = 1 */
108 mtsp %r20, %sr1
109 copy %arg0, %r28 /* init base addr */
110 copy %arg2, %r29 /* init middle loop count */
111
112fitonemiddle: /* Loop if LOOP = 1 */
Kyle McMartin872f6de2008-05-15 10:53:57 -0400113 addib,COND(>) -1, %r29, fitonemiddle /* Middle loop count decr */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 pitlbe,m %arg1(%sr1, %r28) /* pitlbe for one loop */
115
Kyle McMartin872f6de2008-05-15 10:53:57 -0400116 addib,COND(>) -1, %r22, fitoneloop /* Outer loop count decr */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 add %r21, %r20, %r20 /* increment space */
118
119fitdone:
120
121 /* Flush Data Tlb */
122
123 LDREG DTLB_SID_BASE(%r1), %r20
124 LDREG DTLB_SID_STRIDE(%r1), %r21
125 LDREG DTLB_SID_COUNT(%r1), %r22
126 LDREG DTLB_OFF_BASE(%r1), %arg0
127 LDREG DTLB_OFF_STRIDE(%r1), %arg1
128 LDREG DTLB_OFF_COUNT(%r1), %arg2
129 LDREG DTLB_LOOP(%r1), %arg3
130
Kyle McMartin872f6de2008-05-15 10:53:57 -0400131 addib,COND(=) -1, %arg3, fdtoneloop /* Preadjust and test */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 movb,<,n %arg3, %r31, fdtdone /* If loop < 0, skip */
133 copy %arg0, %r28 /* Init base addr */
134
135fdtmanyloop: /* Loop if LOOP >= 2 */
136 mtsp %r20, %sr1
137 add %r21, %r20, %r20 /* increment space */
138 copy %arg2, %r29 /* Init middle loop count */
139
140fdtmanymiddle: /* Loop if LOOP >= 2 */
Kyle McMartin872f6de2008-05-15 10:53:57 -0400141 addib,COND(>) -1, %r31, fdtmanymiddle /* Adjusted inner loop decr */
John David Anglin5035b232016-11-24 20:18:14 -0500142 pdtlbe %r0(%sr1, %r28)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 pdtlbe,m %arg1(%sr1, %r28) /* Last pdtlbe and addr adjust */
Kyle McMartin872f6de2008-05-15 10:53:57 -0400144 addib,COND(>) -1, %r29, fdtmanymiddle /* Middle loop decr */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 copy %arg3, %r31 /* Re-init inner loop count */
146
147 movb,tr %arg0, %r28, fdtmanyloop /* Re-init base addr */
Kyle McMartin872f6de2008-05-15 10:53:57 -0400148 addib,COND(<=),n -1, %r22,fdtdone /* Outer loop count decr */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
150fdtoneloop: /* Loop if LOOP = 1 */
151 mtsp %r20, %sr1
152 copy %arg0, %r28 /* init base addr */
153 copy %arg2, %r29 /* init middle loop count */
154
155fdtonemiddle: /* Loop if LOOP = 1 */
Kyle McMartin872f6de2008-05-15 10:53:57 -0400156 addib,COND(>) -1, %r29, fdtonemiddle /* Middle loop count decr */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 pdtlbe,m %arg1(%sr1, %r28) /* pdtlbe for one loop */
158
Kyle McMartin872f6de2008-05-15 10:53:57 -0400159 addib,COND(>) -1, %r22, fdtoneloop /* Outer loop count decr */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 add %r21, %r20, %r20 /* increment space */
161
Grant Grundler896a3752005-10-21 22:40:07 -0400162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163fdtdone:
Grant Grundler896a3752005-10-21 22:40:07 -0400164 /*
165 * Switch back to virtual mode
166 */
167 /* pcxt_ssm_bug */
168 rsm PSW_SM_I, %r0
169 load32 2f, %r1
170 nop
171 nop
172 nop
173 nop
174 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
Grant Grundler896a3752005-10-21 22:40:07 -0400176 rsm PSW_SM_Q, %r0 /* prep to load iia queue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 mtctl %r0, %cr17 /* Clear IIASQ tail */
178 mtctl %r0, %cr17 /* Clear IIASQ head */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 mtctl %r1, %cr18 /* IIAOQ head */
180 ldo 4(%r1), %r1
181 mtctl %r1, %cr18 /* IIAOQ tail */
Grant Grundler896a3752005-10-21 22:40:07 -0400182 load32 KERNEL_PSW, %r1
183 or %r1, %r19, %r1 /* I-bit to state on entry */
184 mtctl %r1, %ipsw /* restore I-bit (entire PSW) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 rfi
186 nop
187
1882: bv %r0(%r2)
189 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Grant Grundler896a3752005-10-21 22:40:07 -0400191 .exit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +0200193ENDPROC_CFI(flush_tlb_all_local)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 .import cache_info,data
196
Helge Dellerf39cce62016-10-05 22:28:46 +0200197ENTRY_CFI(flush_instruction_cache_local)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 .proc
199 .callinfo NO_CALLS
200 .entry
201
Helge Deller2fd83032006-04-20 20:40:23 +0000202 load32 cache_info, %r1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
204 /* Flush Instruction Cache */
205
206 LDREG ICACHE_BASE(%r1), %arg0
207 LDREG ICACHE_STRIDE(%r1), %arg1
208 LDREG ICACHE_COUNT(%r1), %arg2
209 LDREG ICACHE_LOOP(%r1), %arg3
John David Anglin6d2ddc22013-02-03 23:00:54 +0000210 rsm PSW_SM_I, %r22 /* No mmgt ops during loop*/
211 mtsp %r0, %sr1
Kyle McMartin872f6de2008-05-15 10:53:57 -0400212 addib,COND(=) -1, %arg3, fioneloop /* Preadjust and test */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 movb,<,n %arg3, %r31, fisync /* If loop < 0, do sync */
214
215fimanyloop: /* Loop if LOOP >= 2 */
Kyle McMartin872f6de2008-05-15 10:53:57 -0400216 addib,COND(>) -1, %r31, fimanyloop /* Adjusted inner loop decr */
Grant Grundler9b3b3312005-10-21 22:55:51 -0400217 fice %r0(%sr1, %arg0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 fice,m %arg1(%sr1, %arg0) /* Last fice and addr adjust */
219 movb,tr %arg3, %r31, fimanyloop /* Re-init inner loop count */
Kyle McMartin872f6de2008-05-15 10:53:57 -0400220 addib,COND(<=),n -1, %arg2, fisync /* Outer loop decr */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221
222fioneloop: /* Loop if LOOP = 1 */
John David Anglin6d2ddc22013-02-03 23:00:54 +0000223 /* Some implementations may flush with a single fice instruction */
224 cmpib,COND(>>=),n 15, %arg2, fioneloop2
225
226fioneloop1:
227 fice,m %arg1(%sr1, %arg0)
228 fice,m %arg1(%sr1, %arg0)
229 fice,m %arg1(%sr1, %arg0)
230 fice,m %arg1(%sr1, %arg0)
231 fice,m %arg1(%sr1, %arg0)
232 fice,m %arg1(%sr1, %arg0)
233 fice,m %arg1(%sr1, %arg0)
234 fice,m %arg1(%sr1, %arg0)
235 fice,m %arg1(%sr1, %arg0)
236 fice,m %arg1(%sr1, %arg0)
237 fice,m %arg1(%sr1, %arg0)
238 fice,m %arg1(%sr1, %arg0)
239 fice,m %arg1(%sr1, %arg0)
240 fice,m %arg1(%sr1, %arg0)
241 fice,m %arg1(%sr1, %arg0)
242 addib,COND(>) -16, %arg2, fioneloop1
243 fice,m %arg1(%sr1, %arg0)
244
245 /* Check if done */
246 cmpb,COND(=),n %arg2, %r0, fisync /* Predict branch taken */
247
248fioneloop2:
249 addib,COND(>) -1, %arg2, fioneloop2 /* Outer loop count decr */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 fice,m %arg1(%sr1, %arg0) /* Fice for one loop */
251
252fisync:
253 sync
Grant Grundler896a3752005-10-21 22:40:07 -0400254 mtsm %r22 /* restore I-bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 bv %r0(%r2)
256 nop
257 .exit
258
259 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +0200260ENDPROC_CFI(flush_instruction_cache_local)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
Helge Deller8e9e9842007-01-24 22:36:32 +0100262
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 .import cache_info, data
Helge Dellerf39cce62016-10-05 22:28:46 +0200264ENTRY_CFI(flush_data_cache_local)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 .proc
266 .callinfo NO_CALLS
267 .entry
268
John David Anglin6d2ddc22013-02-03 23:00:54 +0000269 load32 cache_info, %r1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
271 /* Flush Data Cache */
272
273 LDREG DCACHE_BASE(%r1), %arg0
274 LDREG DCACHE_STRIDE(%r1), %arg1
275 LDREG DCACHE_COUNT(%r1), %arg2
276 LDREG DCACHE_LOOP(%r1), %arg3
John David Anglin6d2ddc22013-02-03 23:00:54 +0000277 rsm PSW_SM_I, %r22 /* No mmgt ops during loop*/
278 mtsp %r0, %sr1
Kyle McMartin872f6de2008-05-15 10:53:57 -0400279 addib,COND(=) -1, %arg3, fdoneloop /* Preadjust and test */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 movb,<,n %arg3, %r31, fdsync /* If loop < 0, do sync */
281
282fdmanyloop: /* Loop if LOOP >= 2 */
Kyle McMartin872f6de2008-05-15 10:53:57 -0400283 addib,COND(>) -1, %r31, fdmanyloop /* Adjusted inner loop decr */
Grant Grundler9b3b3312005-10-21 22:55:51 -0400284 fdce %r0(%sr1, %arg0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 fdce,m %arg1(%sr1, %arg0) /* Last fdce and addr adjust */
286 movb,tr %arg3, %r31, fdmanyloop /* Re-init inner loop count */
Kyle McMartin872f6de2008-05-15 10:53:57 -0400287 addib,COND(<=),n -1, %arg2, fdsync /* Outer loop decr */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289fdoneloop: /* Loop if LOOP = 1 */
John David Anglin6d2ddc22013-02-03 23:00:54 +0000290 /* Some implementations may flush with a single fdce instruction */
291 cmpib,COND(>>=),n 15, %arg2, fdoneloop2
292
293fdoneloop1:
294 fdce,m %arg1(%sr1, %arg0)
295 fdce,m %arg1(%sr1, %arg0)
296 fdce,m %arg1(%sr1, %arg0)
297 fdce,m %arg1(%sr1, %arg0)
298 fdce,m %arg1(%sr1, %arg0)
299 fdce,m %arg1(%sr1, %arg0)
300 fdce,m %arg1(%sr1, %arg0)
301 fdce,m %arg1(%sr1, %arg0)
302 fdce,m %arg1(%sr1, %arg0)
303 fdce,m %arg1(%sr1, %arg0)
304 fdce,m %arg1(%sr1, %arg0)
305 fdce,m %arg1(%sr1, %arg0)
306 fdce,m %arg1(%sr1, %arg0)
307 fdce,m %arg1(%sr1, %arg0)
308 fdce,m %arg1(%sr1, %arg0)
309 addib,COND(>) -16, %arg2, fdoneloop1
310 fdce,m %arg1(%sr1, %arg0)
311
312 /* Check if done */
313 cmpb,COND(=),n %arg2, %r0, fdsync /* Predict branch taken */
314
315fdoneloop2:
316 addib,COND(>) -1, %arg2, fdoneloop2 /* Outer loop count decr */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 fdce,m %arg1(%sr1, %arg0) /* Fdce for one loop */
318
319fdsync:
320 syncdma
321 sync
Grant Grundler896a3752005-10-21 22:40:07 -0400322 mtsm %r22 /* restore I-bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 bv %r0(%r2)
324 nop
325 .exit
326
327 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +0200328ENDPROC_CFI(flush_data_cache_local)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 .align 16
331
John David Anglin6d2ddc22013-02-03 23:00:54 +0000332/* Macros to serialize TLB purge operations on SMP. */
333
334 .macro tlb_lock la,flags,tmp
335#ifdef CONFIG_SMP
336 ldil L%pa_tlb_lock,%r1
337 ldo R%pa_tlb_lock(%r1),\la
338 rsm PSW_SM_I,\flags
3391: LDCW 0(\la),\tmp
340 cmpib,<>,n 0,\tmp,3f
3412: ldw 0(\la),\tmp
342 cmpb,<> %r0,\tmp,1b
343 nop
344 b,n 2b
3453:
346#endif
347 .endm
348
349 .macro tlb_unlock la,flags,tmp
350#ifdef CONFIG_SMP
351 ldi 1,\tmp
352 stw \tmp,0(\la)
353 mtsm \flags
354#endif
355 .endm
356
357/* Clear page using kernel mapping. */
358
Helge Dellerf39cce62016-10-05 22:28:46 +0200359ENTRY_CFI(clear_page_asm)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000360 .proc
361 .callinfo NO_CALLS
362 .entry
363
364#ifdef CONFIG_64BIT
365
366 /* Unroll the loop. */
367 ldi (PAGE_SIZE / 128), %r1
368
3691:
370 std %r0, 0(%r26)
371 std %r0, 8(%r26)
372 std %r0, 16(%r26)
373 std %r0, 24(%r26)
374 std %r0, 32(%r26)
375 std %r0, 40(%r26)
376 std %r0, 48(%r26)
377 std %r0, 56(%r26)
378 std %r0, 64(%r26)
379 std %r0, 72(%r26)
380 std %r0, 80(%r26)
381 std %r0, 88(%r26)
382 std %r0, 96(%r26)
383 std %r0, 104(%r26)
384 std %r0, 112(%r26)
385 std %r0, 120(%r26)
386
387 /* Note reverse branch hint for addib is taken. */
388 addib,COND(>),n -1, %r1, 1b
389 ldo 128(%r26), %r26
390
391#else
392
393 /*
394 * Note that until (if) we start saving the full 64-bit register
395 * values on interrupt, we can't use std on a 32 bit kernel.
396 */
397 ldi (PAGE_SIZE / 64), %r1
398
3991:
400 stw %r0, 0(%r26)
401 stw %r0, 4(%r26)
402 stw %r0, 8(%r26)
403 stw %r0, 12(%r26)
404 stw %r0, 16(%r26)
405 stw %r0, 20(%r26)
406 stw %r0, 24(%r26)
407 stw %r0, 28(%r26)
408 stw %r0, 32(%r26)
409 stw %r0, 36(%r26)
410 stw %r0, 40(%r26)
411 stw %r0, 44(%r26)
412 stw %r0, 48(%r26)
413 stw %r0, 52(%r26)
414 stw %r0, 56(%r26)
415 stw %r0, 60(%r26)
416
417 addib,COND(>),n -1, %r1, 1b
418 ldo 64(%r26), %r26
419#endif
420 bv %r0(%r2)
421 nop
422 .exit
423
424 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +0200425ENDPROC_CFI(clear_page_asm)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000426
427/* Copy page using kernel mapping. */
428
Helge Dellerf39cce62016-10-05 22:28:46 +0200429ENTRY_CFI(copy_page_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 .proc
431 .callinfo NO_CALLS
432 .entry
433
Grant Grundler413059f2005-10-21 22:46:48 -0400434#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 /* PA8x00 CPUs can consume 2 loads or 1 store per cycle.
436 * Unroll the loop by hand and arrange insn appropriately.
John David Anglin6d2ddc22013-02-03 23:00:54 +0000437 * Prefetch doesn't improve performance on rp3440.
438 * GCC probably can do this just as well...
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 */
440
Kyle McMartin6ebeaff2007-10-18 00:04:50 -0700441 ldi (PAGE_SIZE / 128), %r1
Helge Deller2fd83032006-04-20 20:40:23 +0000442
John David Anglin6d2ddc22013-02-03 23:00:54 +00004431: ldd 0(%r25), %r19
444 ldd 8(%r25), %r20
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
446 ldd 16(%r25), %r21
447 ldd 24(%r25), %r22
448 std %r19, 0(%r26)
449 std %r20, 8(%r26)
450
451 ldd 32(%r25), %r19
452 ldd 40(%r25), %r20
453 std %r21, 16(%r26)
454 std %r22, 24(%r26)
455
456 ldd 48(%r25), %r21
457 ldd 56(%r25), %r22
458 std %r19, 32(%r26)
459 std %r20, 40(%r26)
460
461 ldd 64(%r25), %r19
462 ldd 72(%r25), %r20
463 std %r21, 48(%r26)
464 std %r22, 56(%r26)
465
466 ldd 80(%r25), %r21
467 ldd 88(%r25), %r22
468 std %r19, 64(%r26)
469 std %r20, 72(%r26)
470
471 ldd 96(%r25), %r19
472 ldd 104(%r25), %r20
473 std %r21, 80(%r26)
474 std %r22, 88(%r26)
475
476 ldd 112(%r25), %r21
477 ldd 120(%r25), %r22
John David Anglin6d2ddc22013-02-03 23:00:54 +0000478 ldo 128(%r25), %r25
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 std %r19, 96(%r26)
480 std %r20, 104(%r26)
481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 std %r21, 112(%r26)
483 std %r22, 120(%r26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
John David Anglin6d2ddc22013-02-03 23:00:54 +0000485 /* Note reverse branch hint for addib is taken. */
486 addib,COND(>),n -1, %r1, 1b
487 ldo 128(%r26), %r26
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489#else
490
491 /*
492 * This loop is optimized for PCXL/PCXL2 ldw/ldw and stw/stw
493 * bundles (very restricted rules for bundling).
494 * Note that until (if) we start saving
495 * the full 64 bit register values on interrupt, we can't
496 * use ldd/std on a 32 bit kernel.
497 */
Grant Grundler37318a32005-10-21 22:55:34 -0400498 ldw 0(%r25), %r19
Kyle McMartin6ebeaff2007-10-18 00:04:50 -0700499 ldi (PAGE_SIZE / 64), %r1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
5011:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 ldw 4(%r25), %r20
503 ldw 8(%r25), %r21
504 ldw 12(%r25), %r22
505 stw %r19, 0(%r26)
506 stw %r20, 4(%r26)
507 stw %r21, 8(%r26)
508 stw %r22, 12(%r26)
509 ldw 16(%r25), %r19
510 ldw 20(%r25), %r20
511 ldw 24(%r25), %r21
512 ldw 28(%r25), %r22
513 stw %r19, 16(%r26)
514 stw %r20, 20(%r26)
515 stw %r21, 24(%r26)
516 stw %r22, 28(%r26)
517 ldw 32(%r25), %r19
518 ldw 36(%r25), %r20
519 ldw 40(%r25), %r21
520 ldw 44(%r25), %r22
521 stw %r19, 32(%r26)
522 stw %r20, 36(%r26)
523 stw %r21, 40(%r26)
524 stw %r22, 44(%r26)
525 ldw 48(%r25), %r19
526 ldw 52(%r25), %r20
527 ldw 56(%r25), %r21
528 ldw 60(%r25), %r22
529 stw %r19, 48(%r26)
530 stw %r20, 52(%r26)
Grant Grundler37318a32005-10-21 22:55:34 -0400531 ldo 64(%r25), %r25
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 stw %r21, 56(%r26)
533 stw %r22, 60(%r26)
534 ldo 64(%r26), %r26
Kyle McMartin872f6de2008-05-15 10:53:57 -0400535 addib,COND(>),n -1, %r1, 1b
Grant Grundler37318a32005-10-21 22:55:34 -0400536 ldw 0(%r25), %r19
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537#endif
538 bv %r0(%r2)
539 nop
540 .exit
541
542 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +0200543ENDPROC_CFI(copy_page_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
545/*
546 * NOTE: Code in clear_user_page has a hard coded dependency on the
547 * maximum alias boundary being 4 Mb. We've been assured by the
548 * parisc chip designers that there will not ever be a parisc
549 * chip with a larger alias boundary (Never say never :-) ).
550 *
551 * Subtle: the dtlb miss handlers support the temp alias region by
552 * "knowing" that if a dtlb miss happens within the temp alias
553 * region it must have occurred while in clear_user_page. Since
554 * this routine makes use of processor local translations, we
555 * don't want to insert them into the kernel page table. Instead,
556 * we load up some general registers (they need to be registers
557 * which aren't shadowed) with the physical page numbers (preshifted
558 * for tlb insertion) needed to insert the translations. When we
559 * miss on the translation, the dtlb miss handler inserts the
560 * translation into the tlb using these values:
561 *
562 * %r26 physical page (shifted for tlb insert) of "to" translation
563 * %r23 physical page (shifted for tlb insert) of "from" translation
564 */
565
Helge Deller6a457162013-05-02 20:41:45 +0000566 /* Drop prot bits and convert to page addr for iitlbt and idtlbt */
567 #define PAGE_ADD_SHIFT (PAGE_SHIFT-12)
568 .macro convert_phys_for_tlb_insert20 phys
569 extrd,u \phys, 56-PAGE_ADD_SHIFT, 32-PAGE_ADD_SHIFT, \phys
570#if _PAGE_SIZE_ENCODING_DEFAULT
571 depdi _PAGE_SIZE_ENCODING_DEFAULT, 63, (63-58), \phys
572#endif
573 .endm
574
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 /*
John David Anglin910a8642016-09-20 12:59:39 -0400576 * copy_user_page_asm() performs a page copy using mappings
577 * equivalent to the user page mappings. It can be used to
578 * implement copy_user_page() but unfortunately both the `from'
579 * and `to' pages need to be flushed through mappings equivalent
580 * to the user mappings after the copy because the kernel accesses
581 * the `from' page through the kmap kernel mapping and the `to'
582 * page needs to be flushed since code can be copied. As a
583 * result, this implementation is less efficient than the simpler
584 * copy using the kernel mapping. It only needs the `from' page
585 * to flushed via the user mapping. The kunmap routines handle
586 * the flushes needed for the kernel mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 *
588 * I'm still keeping this around because it may be possible to
589 * use it if more information is passed into copy_user_page().
590 * Have to do some measurements to see if it is worthwhile to
591 * lobby for such a change.
John David Anglin6d2ddc22013-02-03 23:00:54 +0000592 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 */
594
Helge Dellerf39cce62016-10-05 22:28:46 +0200595ENTRY_CFI(copy_user_page_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 .proc
597 .callinfo NO_CALLS
598 .entry
599
John David Anglin6d2ddc22013-02-03 23:00:54 +0000600 /* Convert virtual `to' and `from' addresses to physical addresses.
601 Move `from' physical address to non shadowed register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 ldil L%(__PAGE_OFFSET), %r1
603 sub %r26, %r1, %r26
John David Anglin6d2ddc22013-02-03 23:00:54 +0000604 sub %r25, %r1, %r23
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605
606 ldil L%(TMPALIAS_MAP_START), %r28
Grant Grundler413059f2005-10-21 22:46:48 -0400607#ifdef CONFIG_64BIT
John David Anglin6d2ddc22013-02-03 23:00:54 +0000608#if (TMPALIAS_MAP_START >= 0x80000000)
609 depdi 0, 31,32, %r28 /* clear any sign extension */
610#endif
Helge Deller6a457162013-05-02 20:41:45 +0000611 convert_phys_for_tlb_insert20 %r26 /* convert phys addr to tlb insert format */
612 convert_phys_for_tlb_insert20 %r23 /* convert phys addr to tlb insert format */
John David Anglin6d2ddc22013-02-03 23:00:54 +0000613 depd %r24,63,22, %r28 /* Form aliased virtual address 'to' */
Helge Dellerd845b5f2013-05-16 20:51:41 +0000614 depdi 0, 63,PAGE_SHIFT, %r28 /* Clear any offset bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 copy %r28, %r29
616 depdi 1, 41,1, %r29 /* Form aliased virtual address 'from' */
617#else
618 extrw,u %r26, 24,25, %r26 /* convert phys addr to tlb insert format */
619 extrw,u %r23, 24,25, %r23 /* convert phys addr to tlb insert format */
620 depw %r24, 31,22, %r28 /* Form aliased virtual address 'to' */
Helge Dellerd845b5f2013-05-16 20:51:41 +0000621 depwi 0, 31,PAGE_SHIFT, %r28 /* Clear any offset bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 copy %r28, %r29
623 depwi 1, 9,1, %r29 /* Form aliased virtual address 'from' */
624#endif
625
626 /* Purge any old translations */
627
John David Anglin6d2ddc22013-02-03 23:00:54 +0000628#ifdef CONFIG_PA20
John David Anglin5035b232016-11-24 20:18:14 -0500629 pdtlb,l %r0(%r28)
630 pdtlb,l %r0(%r29)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000631#else
632 tlb_lock %r20,%r21,%r22
John David Anglin5035b232016-11-24 20:18:14 -0500633 pdtlb %r0(%r28)
634 pdtlb %r0(%r29)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000635 tlb_unlock %r20,%r21,%r22
636#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
John David Anglin6d2ddc22013-02-03 23:00:54 +0000638#ifdef CONFIG_64BIT
639 /* PA8x00 CPUs can consume 2 loads or 1 store per cycle.
640 * Unroll the loop by hand and arrange insn appropriately.
641 * GCC probably can do this just as well.
642 */
643
644 ldd 0(%r29), %r19
645 ldi (PAGE_SIZE / 128), %r1
646
6471: ldd 8(%r29), %r20
648
649 ldd 16(%r29), %r21
650 ldd 24(%r29), %r22
651 std %r19, 0(%r28)
652 std %r20, 8(%r28)
653
654 ldd 32(%r29), %r19
655 ldd 40(%r29), %r20
656 std %r21, 16(%r28)
657 std %r22, 24(%r28)
658
659 ldd 48(%r29), %r21
660 ldd 56(%r29), %r22
661 std %r19, 32(%r28)
662 std %r20, 40(%r28)
663
664 ldd 64(%r29), %r19
665 ldd 72(%r29), %r20
666 std %r21, 48(%r28)
667 std %r22, 56(%r28)
668
669 ldd 80(%r29), %r21
670 ldd 88(%r29), %r22
671 std %r19, 64(%r28)
672 std %r20, 72(%r28)
673
674 ldd 96(%r29), %r19
675 ldd 104(%r29), %r20
676 std %r21, 80(%r28)
677 std %r22, 88(%r28)
678
679 ldd 112(%r29), %r21
680 ldd 120(%r29), %r22
681 std %r19, 96(%r28)
682 std %r20, 104(%r28)
683
684 ldo 128(%r29), %r29
685 std %r21, 112(%r28)
686 std %r22, 120(%r28)
687 ldo 128(%r28), %r28
688
689 /* conditional branches nullify on forward taken branch, and on
690 * non-taken backward branch. Note that .+4 is a backwards branch.
691 * The ldd should only get executed if the branch is taken.
692 */
693 addib,COND(>),n -1, %r1, 1b /* bundle 10 */
694 ldd 0(%r29), %r19 /* start next loads */
695
696#else
697 ldi (PAGE_SIZE / 64), %r1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
699 /*
700 * This loop is optimized for PCXL/PCXL2 ldw/ldw and stw/stw
701 * bundles (very restricted rules for bundling). It probably
702 * does OK on PCXU and better, but we could do better with
703 * ldd/std instructions. Note that until (if) we start saving
704 * the full 64 bit register values on interrupt, we can't
705 * use ldd/std on a 32 bit kernel.
706 */
707
John David Anglin6d2ddc22013-02-03 23:00:54 +00007081: ldw 0(%r29), %r19
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 ldw 4(%r29), %r20
710 ldw 8(%r29), %r21
711 ldw 12(%r29), %r22
712 stw %r19, 0(%r28)
713 stw %r20, 4(%r28)
714 stw %r21, 8(%r28)
715 stw %r22, 12(%r28)
716 ldw 16(%r29), %r19
717 ldw 20(%r29), %r20
718 ldw 24(%r29), %r21
719 ldw 28(%r29), %r22
720 stw %r19, 16(%r28)
721 stw %r20, 20(%r28)
722 stw %r21, 24(%r28)
723 stw %r22, 28(%r28)
724 ldw 32(%r29), %r19
725 ldw 36(%r29), %r20
726 ldw 40(%r29), %r21
727 ldw 44(%r29), %r22
728 stw %r19, 32(%r28)
729 stw %r20, 36(%r28)
730 stw %r21, 40(%r28)
731 stw %r22, 44(%r28)
732 ldw 48(%r29), %r19
733 ldw 52(%r29), %r20
734 ldw 56(%r29), %r21
735 ldw 60(%r29), %r22
736 stw %r19, 48(%r28)
737 stw %r20, 52(%r28)
738 stw %r21, 56(%r28)
739 stw %r22, 60(%r28)
740 ldo 64(%r28), %r28
John David Anglin6d2ddc22013-02-03 23:00:54 +0000741
Kyle McMartin872f6de2008-05-15 10:53:57 -0400742 addib,COND(>) -1, %r1,1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 ldo 64(%r29), %r29
John David Anglin6d2ddc22013-02-03 23:00:54 +0000744#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
746 bv %r0(%r2)
747 nop
748 .exit
749
750 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +0200751ENDPROC_CFI(copy_user_page_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752
Helge Dellerf39cce62016-10-05 22:28:46 +0200753ENTRY_CFI(clear_user_page_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 .proc
755 .callinfo NO_CALLS
756 .entry
757
758 tophys_r1 %r26
759
760 ldil L%(TMPALIAS_MAP_START), %r28
Grant Grundler413059f2005-10-21 22:46:48 -0400761#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762#if (TMPALIAS_MAP_START >= 0x80000000)
763 depdi 0, 31,32, %r28 /* clear any sign extension */
764#endif
Helge Deller6a457162013-05-02 20:41:45 +0000765 convert_phys_for_tlb_insert20 %r26 /* convert phys addr to tlb insert format */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 depd %r25, 63,22, %r28 /* Form aliased virtual address 'to' */
Helge Deller6a457162013-05-02 20:41:45 +0000767 depdi 0, 63,PAGE_SHIFT, %r28 /* Clear any offset bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768#else
769 extrw,u %r26, 24,25, %r26 /* convert phys addr to tlb insert format */
770 depw %r25, 31,22, %r28 /* Form aliased virtual address 'to' */
Helge Dellerd845b5f2013-05-16 20:51:41 +0000771 depwi 0, 31,PAGE_SHIFT, %r28 /* Clear any offset bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772#endif
773
774 /* Purge any old translation */
775
John David Anglin6d2ddc22013-02-03 23:00:54 +0000776#ifdef CONFIG_PA20
John David Anglin5035b232016-11-24 20:18:14 -0500777 pdtlb,l %r0(%r28)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000778#else
779 tlb_lock %r20,%r21,%r22
John David Anglin5035b232016-11-24 20:18:14 -0500780 pdtlb %r0(%r28)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000781 tlb_unlock %r20,%r21,%r22
782#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
Grant Grundler413059f2005-10-21 22:46:48 -0400784#ifdef CONFIG_64BIT
Kyle McMartin6ebeaff2007-10-18 00:04:50 -0700785 ldi (PAGE_SIZE / 128), %r1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
787 /* PREFETCH (Write) has not (yet) been proven to help here */
Helge Deller2fd83032006-04-20 20:40:23 +0000788 /* #define PREFETCHW_OP ldd 256(%0), %r0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
7901: std %r0, 0(%r28)
791 std %r0, 8(%r28)
792 std %r0, 16(%r28)
793 std %r0, 24(%r28)
794 std %r0, 32(%r28)
795 std %r0, 40(%r28)
796 std %r0, 48(%r28)
797 std %r0, 56(%r28)
798 std %r0, 64(%r28)
799 std %r0, 72(%r28)
800 std %r0, 80(%r28)
801 std %r0, 88(%r28)
802 std %r0, 96(%r28)
803 std %r0, 104(%r28)
804 std %r0, 112(%r28)
805 std %r0, 120(%r28)
Kyle McMartin872f6de2008-05-15 10:53:57 -0400806 addib,COND(>) -1, %r1, 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 ldo 128(%r28), %r28
808
Grant Grundler413059f2005-10-21 22:46:48 -0400809#else /* ! CONFIG_64BIT */
Kyle McMartin6ebeaff2007-10-18 00:04:50 -0700810 ldi (PAGE_SIZE / 64), %r1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811
John David Anglin6d2ddc22013-02-03 23:00:54 +00008121: stw %r0, 0(%r28)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 stw %r0, 4(%r28)
814 stw %r0, 8(%r28)
815 stw %r0, 12(%r28)
816 stw %r0, 16(%r28)
817 stw %r0, 20(%r28)
818 stw %r0, 24(%r28)
819 stw %r0, 28(%r28)
820 stw %r0, 32(%r28)
821 stw %r0, 36(%r28)
822 stw %r0, 40(%r28)
823 stw %r0, 44(%r28)
824 stw %r0, 48(%r28)
825 stw %r0, 52(%r28)
826 stw %r0, 56(%r28)
827 stw %r0, 60(%r28)
Kyle McMartin872f6de2008-05-15 10:53:57 -0400828 addib,COND(>) -1, %r1, 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 ldo 64(%r28), %r28
Grant Grundler413059f2005-10-21 22:46:48 -0400830#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
832 bv %r0(%r2)
833 nop
834 .exit
835
836 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +0200837ENDPROC_CFI(clear_user_page_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
Helge Dellerf39cce62016-10-05 22:28:46 +0200839ENTRY_CFI(flush_dcache_page_asm)
James Bottomleyf3118472010-12-22 10:22:11 -0600840 .proc
841 .callinfo NO_CALLS
842 .entry
843
844 ldil L%(TMPALIAS_MAP_START), %r28
845#ifdef CONFIG_64BIT
846#if (TMPALIAS_MAP_START >= 0x80000000)
847 depdi 0, 31,32, %r28 /* clear any sign extension */
James Bottomleyf3118472010-12-22 10:22:11 -0600848#endif
Helge Deller6a457162013-05-02 20:41:45 +0000849 convert_phys_for_tlb_insert20 %r26 /* convert phys addr to tlb insert format */
James Bottomleyf3118472010-12-22 10:22:11 -0600850 depd %r25, 63,22, %r28 /* Form aliased virtual address 'to' */
Helge Deller6a457162013-05-02 20:41:45 +0000851 depdi 0, 63,PAGE_SHIFT, %r28 /* Clear any offset bits */
James Bottomleyf3118472010-12-22 10:22:11 -0600852#else
853 extrw,u %r26, 24,25, %r26 /* convert phys addr to tlb insert format */
854 depw %r25, 31,22, %r28 /* Form aliased virtual address 'to' */
Helge Dellerd845b5f2013-05-16 20:51:41 +0000855 depwi 0, 31,PAGE_SHIFT, %r28 /* Clear any offset bits */
James Bottomleyf3118472010-12-22 10:22:11 -0600856#endif
857
858 /* Purge any old translation */
859
John David Anglin6d2ddc22013-02-03 23:00:54 +0000860#ifdef CONFIG_PA20
John David Anglin5035b232016-11-24 20:18:14 -0500861 pdtlb,l %r0(%r28)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000862#else
863 tlb_lock %r20,%r21,%r22
John David Anglin5035b232016-11-24 20:18:14 -0500864 pdtlb %r0(%r28)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000865 tlb_unlock %r20,%r21,%r22
866#endif
James Bottomleyf3118472010-12-22 10:22:11 -0600867
868 ldil L%dcache_stride, %r1
John David Anglind65ea482013-06-02 12:21:48 -0400869 ldw R%dcache_stride(%r1), r31
James Bottomleyf3118472010-12-22 10:22:11 -0600870
871#ifdef CONFIG_64BIT
872 depdi,z 1, 63-PAGE_SHIFT,1, %r25
873#else
874 depwi,z 1, 31-PAGE_SHIFT,1, %r25
875#endif
876 add %r28, %r25, %r25
John David Anglind65ea482013-06-02 12:21:48 -0400877 sub %r25, r31, %r25
James Bottomleyf3118472010-12-22 10:22:11 -0600878
879
John David Anglind65ea482013-06-02 12:21:48 -04008801: fdc,m r31(%r28)
881 fdc,m r31(%r28)
882 fdc,m r31(%r28)
883 fdc,m r31(%r28)
884 fdc,m r31(%r28)
885 fdc,m r31(%r28)
886 fdc,m r31(%r28)
887 fdc,m r31(%r28)
888 fdc,m r31(%r28)
889 fdc,m r31(%r28)
890 fdc,m r31(%r28)
891 fdc,m r31(%r28)
892 fdc,m r31(%r28)
893 fdc,m r31(%r28)
894 fdc,m r31(%r28)
James Bottomleyf3118472010-12-22 10:22:11 -0600895 cmpb,COND(<<) %r28, %r25,1b
John David Anglind65ea482013-06-02 12:21:48 -0400896 fdc,m r31(%r28)
James Bottomleyf3118472010-12-22 10:22:11 -0600897
898 sync
John David Anglin6d2ddc22013-02-03 23:00:54 +0000899
900#ifdef CONFIG_PA20
John David Anglin5035b232016-11-24 20:18:14 -0500901 pdtlb,l %r0(%r25)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000902#else
903 tlb_lock %r20,%r21,%r22
John David Anglin5035b232016-11-24 20:18:14 -0500904 pdtlb %r0(%r25)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000905 tlb_unlock %r20,%r21,%r22
906#endif
907
James Bottomleyf3118472010-12-22 10:22:11 -0600908 bv %r0(%r2)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000909 nop
James Bottomleyf3118472010-12-22 10:22:11 -0600910 .exit
911
912 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +0200913ENDPROC_CFI(flush_dcache_page_asm)
James Bottomleyf3118472010-12-22 10:22:11 -0600914
Helge Dellerf39cce62016-10-05 22:28:46 +0200915ENTRY_CFI(flush_icache_page_asm)
James Bottomleyf3118472010-12-22 10:22:11 -0600916 .proc
917 .callinfo NO_CALLS
918 .entry
919
920 ldil L%(TMPALIAS_MAP_START), %r28
921#ifdef CONFIG_64BIT
922#if (TMPALIAS_MAP_START >= 0x80000000)
923 depdi 0, 31,32, %r28 /* clear any sign extension */
James Bottomleyf3118472010-12-22 10:22:11 -0600924#endif
Helge Deller6a457162013-05-02 20:41:45 +0000925 convert_phys_for_tlb_insert20 %r26 /* convert phys addr to tlb insert format */
James Bottomleyf3118472010-12-22 10:22:11 -0600926 depd %r25, 63,22, %r28 /* Form aliased virtual address 'to' */
Helge Dellerd845b5f2013-05-16 20:51:41 +0000927 depdi 0, 63,PAGE_SHIFT, %r28 /* Clear any offset bits */
James Bottomleyf3118472010-12-22 10:22:11 -0600928#else
929 extrw,u %r26, 24,25, %r26 /* convert phys addr to tlb insert format */
930 depw %r25, 31,22, %r28 /* Form aliased virtual address 'to' */
Helge Dellerd845b5f2013-05-16 20:51:41 +0000931 depwi 0, 31,PAGE_SHIFT, %r28 /* Clear any offset bits */
James Bottomleyf3118472010-12-22 10:22:11 -0600932#endif
933
John David Anglin5035b232016-11-24 20:18:14 -0500934 /* Purge any old translation. Note that the FIC instruction
935 * may use either the instruction or data TLB. Given that we
936 * have a flat address space, it's not clear which TLB will be
937 * used. So, we purge both entries. */
James Bottomleyf3118472010-12-22 10:22:11 -0600938
John David Anglin6d2ddc22013-02-03 23:00:54 +0000939#ifdef CONFIG_PA20
John David Anglin5035b232016-11-24 20:18:14 -0500940 pdtlb,l %r0(%r28)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000941 pitlb,l %r0(%sr4,%r28)
942#else
943 tlb_lock %r20,%r21,%r22
John David Anglin5035b232016-11-24 20:18:14 -0500944 pdtlb %r0(%r28)
945 pitlb %r0(%sr4,%r28)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000946 tlb_unlock %r20,%r21,%r22
947#endif
James Bottomleyf3118472010-12-22 10:22:11 -0600948
949 ldil L%icache_stride, %r1
John David Anglind65ea482013-06-02 12:21:48 -0400950 ldw R%icache_stride(%r1), %r31
James Bottomleyf3118472010-12-22 10:22:11 -0600951
952#ifdef CONFIG_64BIT
953 depdi,z 1, 63-PAGE_SHIFT,1, %r25
954#else
955 depwi,z 1, 31-PAGE_SHIFT,1, %r25
956#endif
957 add %r28, %r25, %r25
John David Anglind65ea482013-06-02 12:21:48 -0400958 sub %r25, %r31, %r25
James Bottomleyf3118472010-12-22 10:22:11 -0600959
960
John David Anglin207f5832012-05-16 10:14:52 +0100961 /* fic only has the type 26 form on PA1.1, requiring an
962 * explicit space specification, so use %sr4 */
John David Anglind65ea482013-06-02 12:21:48 -04009631: fic,m %r31(%sr4,%r28)
964 fic,m %r31(%sr4,%r28)
965 fic,m %r31(%sr4,%r28)
966 fic,m %r31(%sr4,%r28)
967 fic,m %r31(%sr4,%r28)
968 fic,m %r31(%sr4,%r28)
969 fic,m %r31(%sr4,%r28)
970 fic,m %r31(%sr4,%r28)
971 fic,m %r31(%sr4,%r28)
972 fic,m %r31(%sr4,%r28)
973 fic,m %r31(%sr4,%r28)
974 fic,m %r31(%sr4,%r28)
975 fic,m %r31(%sr4,%r28)
976 fic,m %r31(%sr4,%r28)
977 fic,m %r31(%sr4,%r28)
Helge Deller6a457162013-05-02 20:41:45 +0000978 cmpb,COND(<<) %r28, %r25,1b
John David Anglind65ea482013-06-02 12:21:48 -0400979 fic,m %r31(%sr4,%r28)
James Bottomleyf3118472010-12-22 10:22:11 -0600980
981 sync
John David Anglin6d2ddc22013-02-03 23:00:54 +0000982
983#ifdef CONFIG_PA20
John David Anglin5035b232016-11-24 20:18:14 -0500984 pdtlb,l %r0(%r28)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000985 pitlb,l %r0(%sr4,%r25)
986#else
987 tlb_lock %r20,%r21,%r22
John David Anglin5035b232016-11-24 20:18:14 -0500988 pdtlb %r0(%r28)
989 pitlb %r0(%sr4,%r25)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000990 tlb_unlock %r20,%r21,%r22
991#endif
992
James Bottomleyf3118472010-12-22 10:22:11 -0600993 bv %r0(%r2)
John David Anglin6d2ddc22013-02-03 23:00:54 +0000994 nop
James Bottomleyf3118472010-12-22 10:22:11 -0600995 .exit
996
997 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +0200998ENDPROC_CFI(flush_icache_page_asm)
James Bottomleyf3118472010-12-22 10:22:11 -0600999
Helge Dellerf39cce62016-10-05 22:28:46 +02001000ENTRY_CFI(flush_kernel_dcache_page_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 .proc
1002 .callinfo NO_CALLS
1003 .entry
1004
1005 ldil L%dcache_stride, %r1
1006 ldw R%dcache_stride(%r1), %r23
1007
Grant Grundler413059f2005-10-21 22:46:48 -04001008#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 depdi,z 1, 63-PAGE_SHIFT,1, %r25
1010#else
1011 depwi,z 1, 31-PAGE_SHIFT,1, %r25
1012#endif
1013 add %r26, %r25, %r25
1014 sub %r25, %r23, %r25
1015
1016
10171: fdc,m %r23(%r26)
1018 fdc,m %r23(%r26)
1019 fdc,m %r23(%r26)
1020 fdc,m %r23(%r26)
1021 fdc,m %r23(%r26)
1022 fdc,m %r23(%r26)
1023 fdc,m %r23(%r26)
1024 fdc,m %r23(%r26)
1025 fdc,m %r23(%r26)
1026 fdc,m %r23(%r26)
1027 fdc,m %r23(%r26)
1028 fdc,m %r23(%r26)
1029 fdc,m %r23(%r26)
1030 fdc,m %r23(%r26)
1031 fdc,m %r23(%r26)
Kyle McMartin872f6de2008-05-15 10:53:57 -04001032 cmpb,COND(<<) %r26, %r25,1b
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 fdc,m %r23(%r26)
1034
1035 sync
1036 bv %r0(%r2)
1037 nop
1038 .exit
1039
1040 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +02001041ENDPROC_CFI(flush_kernel_dcache_page_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
Helge Dellerf39cce62016-10-05 22:28:46 +02001043ENTRY_CFI(purge_kernel_dcache_page_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 .proc
1045 .callinfo NO_CALLS
1046 .entry
1047
1048 ldil L%dcache_stride, %r1
1049 ldw R%dcache_stride(%r1), %r23
1050
Grant Grundler413059f2005-10-21 22:46:48 -04001051#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 depdi,z 1, 63-PAGE_SHIFT,1, %r25
1053#else
1054 depwi,z 1, 31-PAGE_SHIFT,1, %r25
1055#endif
1056 add %r26, %r25, %r25
1057 sub %r25, %r23, %r25
1058
10591: pdc,m %r23(%r26)
1060 pdc,m %r23(%r26)
1061 pdc,m %r23(%r26)
1062 pdc,m %r23(%r26)
1063 pdc,m %r23(%r26)
1064 pdc,m %r23(%r26)
1065 pdc,m %r23(%r26)
1066 pdc,m %r23(%r26)
1067 pdc,m %r23(%r26)
1068 pdc,m %r23(%r26)
1069 pdc,m %r23(%r26)
1070 pdc,m %r23(%r26)
1071 pdc,m %r23(%r26)
1072 pdc,m %r23(%r26)
1073 pdc,m %r23(%r26)
Kyle McMartin872f6de2008-05-15 10:53:57 -04001074 cmpb,COND(<<) %r26, %r25, 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 pdc,m %r23(%r26)
1076
1077 sync
1078 bv %r0(%r2)
1079 nop
1080 .exit
1081
1082 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +02001083ENDPROC_CFI(purge_kernel_dcache_page_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084
Helge Dellerf39cce62016-10-05 22:28:46 +02001085ENTRY_CFI(flush_user_dcache_range_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 .proc
1087 .callinfo NO_CALLS
1088 .entry
1089
1090 ldil L%dcache_stride, %r1
1091 ldw R%dcache_stride(%r1), %r23
1092 ldo -1(%r23), %r21
1093 ANDCM %r26, %r21, %r26
1094
Kyle McMartin872f6de2008-05-15 10:53:57 -040010951: cmpb,COND(<<),n %r26, %r25, 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 fdc,m %r23(%sr3, %r26)
1097
1098 sync
1099 bv %r0(%r2)
1100 nop
1101 .exit
1102
1103 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +02001104ENDPROC_CFI(flush_user_dcache_range_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
Helge Dellerf39cce62016-10-05 22:28:46 +02001106ENTRY_CFI(flush_kernel_dcache_range_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 .proc
1108 .callinfo NO_CALLS
1109 .entry
1110
1111 ldil L%dcache_stride, %r1
1112 ldw R%dcache_stride(%r1), %r23
1113 ldo -1(%r23), %r21
1114 ANDCM %r26, %r21, %r26
1115
Kyle McMartin872f6de2008-05-15 10:53:57 -040011161: cmpb,COND(<<),n %r26, %r25,1b
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 fdc,m %r23(%r26)
1118
1119 sync
1120 syncdma
1121 bv %r0(%r2)
1122 nop
1123 .exit
1124
1125 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +02001126ENDPROC_CFI(flush_kernel_dcache_range_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127
Helge Dellerf39cce62016-10-05 22:28:46 +02001128ENTRY_CFI(flush_user_icache_range_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 .proc
1130 .callinfo NO_CALLS
1131 .entry
1132
1133 ldil L%icache_stride, %r1
1134 ldw R%icache_stride(%r1), %r23
1135 ldo -1(%r23), %r21
1136 ANDCM %r26, %r21, %r26
1137
Kyle McMartin872f6de2008-05-15 10:53:57 -040011381: cmpb,COND(<<),n %r26, %r25,1b
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 fic,m %r23(%sr3, %r26)
1140
1141 sync
1142 bv %r0(%r2)
1143 nop
1144 .exit
1145
1146 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +02001147ENDPROC_CFI(flush_user_icache_range_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
Helge Dellerf39cce62016-10-05 22:28:46 +02001149ENTRY_CFI(flush_kernel_icache_page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 .proc
1151 .callinfo NO_CALLS
1152 .entry
1153
1154 ldil L%icache_stride, %r1
1155 ldw R%icache_stride(%r1), %r23
1156
Grant Grundler413059f2005-10-21 22:46:48 -04001157#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 depdi,z 1, 63-PAGE_SHIFT,1, %r25
1159#else
1160 depwi,z 1, 31-PAGE_SHIFT,1, %r25
1161#endif
1162 add %r26, %r25, %r25
1163 sub %r25, %r23, %r25
1164
1165
Matthew Wilcoxe635c962005-10-21 22:56:14 -040011661: fic,m %r23(%sr4, %r26)
1167 fic,m %r23(%sr4, %r26)
1168 fic,m %r23(%sr4, %r26)
1169 fic,m %r23(%sr4, %r26)
1170 fic,m %r23(%sr4, %r26)
1171 fic,m %r23(%sr4, %r26)
1172 fic,m %r23(%sr4, %r26)
1173 fic,m %r23(%sr4, %r26)
1174 fic,m %r23(%sr4, %r26)
1175 fic,m %r23(%sr4, %r26)
1176 fic,m %r23(%sr4, %r26)
1177 fic,m %r23(%sr4, %r26)
1178 fic,m %r23(%sr4, %r26)
1179 fic,m %r23(%sr4, %r26)
1180 fic,m %r23(%sr4, %r26)
Kyle McMartin872f6de2008-05-15 10:53:57 -04001181 cmpb,COND(<<) %r26, %r25, 1b
Matthew Wilcoxe635c962005-10-21 22:56:14 -04001182 fic,m %r23(%sr4, %r26)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183
1184 sync
1185 bv %r0(%r2)
1186 nop
1187 .exit
1188
1189 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +02001190ENDPROC_CFI(flush_kernel_icache_page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
Helge Dellerf39cce62016-10-05 22:28:46 +02001192ENTRY_CFI(flush_kernel_icache_range_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 .proc
1194 .callinfo NO_CALLS
1195 .entry
1196
1197 ldil L%icache_stride, %r1
1198 ldw R%icache_stride(%r1), %r23
1199 ldo -1(%r23), %r21
1200 ANDCM %r26, %r21, %r26
1201
Kyle McMartin872f6de2008-05-15 10:53:57 -040012021: cmpb,COND(<<),n %r26, %r25, 1b
Matthew Wilcoxe635c962005-10-21 22:56:14 -04001203 fic,m %r23(%sr4, %r26)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
1205 sync
1206 bv %r0(%r2)
1207 nop
1208 .exit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +02001210ENDPROC_CFI(flush_kernel_icache_range_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
Grant Grundler896a3752005-10-21 22:40:07 -04001212 /* align should cover use of rfi in disable_sr_hashing_asm and
1213 * srdis_done.
1214 */
1215 .align 256
Helge Dellerf39cce62016-10-05 22:28:46 +02001216ENTRY_CFI(disable_sr_hashing_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 .proc
1218 .callinfo NO_CALLS
1219 .entry
1220
Grant Grundler896a3752005-10-21 22:40:07 -04001221 /*
1222 * Switch to real mode
1223 */
1224 /* pcxt_ssm_bug */
1225 rsm PSW_SM_I, %r0
1226 load32 PA(1f), %r1
1227 nop
1228 nop
1229 nop
1230 nop
1231 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232
Grant Grundler896a3752005-10-21 22:40:07 -04001233 rsm PSW_SM_Q, %r0 /* prep to load iia queue */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 mtctl %r0, %cr17 /* Clear IIASQ tail */
1235 mtctl %r0, %cr17 /* Clear IIASQ head */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 mtctl %r1, %cr18 /* IIAOQ head */
1237 ldo 4(%r1), %r1
1238 mtctl %r1, %cr18 /* IIAOQ tail */
Grant Grundler896a3752005-10-21 22:40:07 -04001239 load32 REAL_MODE_PSW, %r1
1240 mtctl %r1, %ipsw
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 rfi
1242 nop
1243
12441: cmpib,=,n SRHASH_PCXST, %r26,srdis_pcxs
1245 cmpib,=,n SRHASH_PCXL, %r26,srdis_pcxl
1246 cmpib,=,n SRHASH_PA20, %r26,srdis_pa20
1247 b,n srdis_done
1248
1249srdis_pcxs:
1250
1251 /* Disable Space Register Hashing for PCXS,PCXT,PCXT' */
1252
1253 .word 0x141c1a00 /* mfdiag %dr0, %r28 */
1254 .word 0x141c1a00 /* must issue twice */
1255 depwi 0,18,1, %r28 /* Clear DHE (dcache hash enable) */
1256 depwi 0,20,1, %r28 /* Clear IHE (icache hash enable) */
1257 .word 0x141c1600 /* mtdiag %r28, %dr0 */
1258 .word 0x141c1600 /* must issue twice */
1259 b,n srdis_done
1260
1261srdis_pcxl:
1262
1263 /* Disable Space Register Hashing for PCXL */
1264
1265 .word 0x141c0600 /* mfdiag %dr0, %r28 */
1266 depwi 0,28,2, %r28 /* Clear DHASH_EN & IHASH_EN */
1267 .word 0x141c0240 /* mtdiag %r28, %dr0 */
1268 b,n srdis_done
1269
1270srdis_pa20:
1271
Grant Grundler896a3752005-10-21 22:40:07 -04001272 /* Disable Space Register Hashing for PCXU,PCXU+,PCXW,PCXW+,PCXW2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
1274 .word 0x144008bc /* mfdiag %dr2, %r28 */
1275 depdi 0, 54,1, %r28 /* clear DIAG_SPHASH_ENAB (bit 54) */
1276 .word 0x145c1840 /* mtdiag %r28, %dr2 */
1277
Grant Grundler896a3752005-10-21 22:40:07 -04001278
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279srdis_done:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 /* Switch back to virtual mode */
Grant Grundler896a3752005-10-21 22:40:07 -04001281 rsm PSW_SM_I, %r0 /* prep to load iia queue */
1282 load32 2f, %r1
1283 nop
1284 nop
1285 nop
1286 nop
1287 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288
Grant Grundler896a3752005-10-21 22:40:07 -04001289 rsm PSW_SM_Q, %r0 /* prep to load iia queue */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 mtctl %r0, %cr17 /* Clear IIASQ tail */
1291 mtctl %r0, %cr17 /* Clear IIASQ head */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 mtctl %r1, %cr18 /* IIAOQ head */
1293 ldo 4(%r1), %r1
1294 mtctl %r1, %cr18 /* IIAOQ tail */
Grant Grundler896a3752005-10-21 22:40:07 -04001295 load32 KERNEL_PSW, %r1
1296 mtctl %r1, %ipsw
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 rfi
1298 nop
1299
13002: bv %r0(%r2)
1301 nop
1302 .exit
1303
1304 .procend
Helge Dellerf39cce62016-10-05 22:28:46 +02001305ENDPROC_CFI(disable_sr_hashing_asm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306
1307 .end