blob: f3f288a9546d2a89f4f6d940c6387062ef8ff143 [file] [log] [blame]
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +01001/*
2 * linux/arch/arm/mm/tlb-v7.S
3 *
4 * Copyright (C) 1997-2002 Russell King
5 * Modified for ARMv7 by Catalin Marinas
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * ARM architecture version 6 TLB handling functions.
12 * These assume a split I/D TLB.
13 */
Tim Abbott991da172009-04-27 14:02:22 -040014#include <linux/init.h>
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010015#include <linux/linkage.h>
16#include <asm/asm-offsets.h>
17#include <asm/page.h>
18#include <asm/tlbflush.h>
19#include "proc-macros.S"
20
21/*
22 * v7wbi_flush_user_tlb_range(start, end, vma)
23 *
24 * Invalidate a range of TLB entries in the specified address space.
25 *
26 * - start - start address (may not be aligned)
27 * - end - end address (exclusive, may not be aligned)
28 * - vma - vma_struct describing address range
29 *
30 * It is assumed that:
31 * - the "Invalidate single entry" instruction will invalidate
32 * both the I and the D TLBs on Harvard-style TLBs
33 */
34ENTRY(v7wbi_flush_user_tlb_range)
35 vma_vm_mm r3, r2 @ get vma->vm_mm
36 mmid r3, r3 @ get vm_mm->context.id
37 dsb
38 mov r0, r0, lsr #PAGE_SHIFT @ align address
39 mov r1, r1, lsr #PAGE_SHIFT
40 asid r3, r3 @ mask ASID
41 orr r0, r3, r0, lsl #PAGE_SHIFT @ Create initial MVA
42 mov r1, r1, lsl #PAGE_SHIFT
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100431:
Catalin Marinasfaa7bc52009-05-30 14:00:14 +010044#ifdef CONFIG_SMP
45 mcr p15, 0, r0, c8, c3, 1 @ TLB invalidate U MVA (shareable)
46#else
47 mcr p15, 0, r0, c8, c7, 1 @ TLB invalidate U MVA
48#endif
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010049 add r0, r0, #PAGE_SZ
50 cmp r0, r1
51 blo 1b
52 mov ip, #0
Catalin Marinasb8349b52010-05-07 18:03:05 +010053#ifdef CONFIG_SMP
54 mcr p15, 0, ip, c7, c1, 6 @ flush BTAC/BTB Inner Shareable
55#else
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010056 mcr p15, 0, ip, c7, c5, 6 @ flush BTAC/BTB
Catalin Marinasb8349b52010-05-07 18:03:05 +010057#endif
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010058 dsb
59 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010060ENDPROC(v7wbi_flush_user_tlb_range)
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010061
62/*
63 * v7wbi_flush_kern_tlb_range(start,end)
64 *
65 * Invalidate a range of kernel TLB entries
66 *
67 * - start - start address (may not be aligned)
68 * - end - end address (exclusive, may not be aligned)
69 */
70ENTRY(v7wbi_flush_kern_tlb_range)
71 dsb
72 mov r0, r0, lsr #PAGE_SHIFT @ align address
73 mov r1, r1, lsr #PAGE_SHIFT
74 mov r0, r0, lsl #PAGE_SHIFT
75 mov r1, r1, lsl #PAGE_SHIFT
761:
Catalin Marinasfaa7bc52009-05-30 14:00:14 +010077#ifdef CONFIG_SMP
78 mcr p15, 0, r0, c8, c3, 1 @ TLB invalidate U MVA (shareable)
79#else
80 mcr p15, 0, r0, c8, c7, 1 @ TLB invalidate U MVA
81#endif
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010082 add r0, r0, #PAGE_SZ
83 cmp r0, r1
84 blo 1b
85 mov r2, #0
Catalin Marinasb8349b52010-05-07 18:03:05 +010086#ifdef CONFIG_SMP
87 mcr p15, 0, r2, c7, c1, 6 @ flush BTAC/BTB Inner Shareable
88#else
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010089 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
Catalin Marinasb8349b52010-05-07 18:03:05 +010090#endif
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010091 dsb
92 isb
93 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010094ENDPROC(v7wbi_flush_kern_tlb_range)
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010095
Tim Abbott991da172009-04-27 14:02:22 -040096 __INIT
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010097
98 .type v7wbi_tlb_fns, #object
99ENTRY(v7wbi_tlb_fns)
100 .long v7wbi_flush_user_tlb_range
101 .long v7wbi_flush_kern_tlb_range
Catalin Marinasfaa7bc52009-05-30 14:00:14 +0100102 .long v7wbi_tlb_flags
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100103 .size v7wbi_tlb_fns, . - v7wbi_tlb_fns