blob: bff9f6c18db1358dd7d70aa9b9de0e40c054da20 [file] [log] [blame]
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +02001/*
2 * Device Tree Include file for Marvell Armada XP family SoC
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Lior Amsalem <alior@marvell.com>
7 * Gregory CLEMENT <gregory.clement@free-electrons.com>
8 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9 * Ben Dooks <ben.dooks@codethink.co.uk>
10 *
11 * This file is licensed under the terms of the GNU General Public
12 * License version 2. This program is licensed "as is" without any
13 * warranty of any kind, whether express or implied.
14 *
Thomas Petazzoni10b683c2012-08-02 17:13:47 +020015 * Contains definitions specific to the Armada XP SoC that are not
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020016 * common to all Armada SoCs.
17 */
18
Ezequiel Garcia38149882013-07-26 10:17:56 -030019#include "armada-370-xp.dtsi"
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020020
21/ {
22 model = "Marvell Armada XP family SoC";
23 compatible = "marvell,armadaxp", "marvell,armada-370-xp";
24
Willy Tarreaube5a9382013-06-03 18:47:36 +020025 aliases {
26 eth2 = &eth2;
27 };
28
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020029 soc {
Ezequiel Garcia5e12a612013-07-26 10:17:57 -030030 compatible = "marvell,armadaxp-mbus", "simple-bus";
31
Ezequiel Garcia0cd37542013-07-26 10:17:58 -030032 bootrom {
33 compatible = "marvell,bootrom";
34 reg = <MBUS_ID(0x01, 0x1d) 0 0x100000>;
35 };
36
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020037 internal-regs {
38 L2: l2-cache {
39 compatible = "marvell,aurora-system-cache";
40 reg = <0x08000 0x1000>;
41 cache-id-part = <0x100>;
42 wt-override;
43 };
Thomas Petazzonib18ea4d2013-04-12 16:29:07 +020044
Jason Coopera095b1c2013-12-12 13:59:17 +000045 i2c0: i2c@11000 {
46 compatible = "marvell,mv78230-i2c", "marvell,mv64xxx-i2c";
47 reg = <0x11000 0x100>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020048 };
Thomas Petazzonib18ea4d2013-04-12 16:29:07 +020049
Jason Coopera095b1c2013-12-12 13:59:17 +000050 i2c1: i2c@11100 {
51 compatible = "marvell,mv78230-i2c", "marvell,mv64xxx-i2c";
52 reg = <0x11100 0x100>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020053 };
Thomas Petazzonib18ea4d2013-04-12 16:29:07 +020054
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020055 serial@12200 {
Gregory CLEMENTb24212f2012-12-04 18:04:59 +010056 compatible = "snps,dw-apb-uart";
Gregory CLEMENT82a68262013-04-12 16:29:08 +020057 reg = <0x12200 0x100>;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020058 reg-shift = <2>;
59 interrupts = <43>;
Heikki Krogeruse3661542013-03-06 11:23:33 +010060 reg-io-width = <1>;
Thomas Petazzoni64939dc2014-04-18 09:41:46 +020061 clocks = <&coreclk 0>;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020062 status = "disabled";
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020063 };
64 serial@12300 {
Gregory CLEMENTb24212f2012-12-04 18:04:59 +010065 compatible = "snps,dw-apb-uart";
Gregory CLEMENT82a68262013-04-12 16:29:08 +020066 reg = <0x12300 0x100>;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020067 reg-shift = <2>;
68 interrupts = <44>;
Heikki Krogeruse3661542013-03-06 11:23:33 +010069 reg-io-width = <1>;
Thomas Petazzoni64939dc2014-04-18 09:41:46 +020070 clocks = <&coreclk 0>;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020071 status = "disabled";
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020072 };
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020073
Jason Coopera095b1c2013-12-12 13:59:17 +000074 system-controller@18200 {
75 compatible = "marvell,armada-370-xp-system-controller";
76 reg = <0x18200 0x500>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020077 };
Gregory CLEMENT9d202782012-11-17 15:22:24 +010078
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020079 gateclk: clock-gating-control@18220 {
80 compatible = "marvell,armada-xp-gating-clock";
81 reg = <0x18220 0x4>;
82 clocks = <&coreclk 0>;
83 #clock-cells = <1>;
84 };
Gregory CLEMENT9d202782012-11-17 15:22:24 +010085
Jason Coopera095b1c2013-12-12 13:59:17 +000086 coreclk: mvebu-sar@18230 {
87 compatible = "marvell,armada-xp-core-clock";
88 reg = <0x18230 0x08>;
89 #clock-cells = <1>;
90 };
91
92 thermal@182b0 {
93 compatible = "marvell,armadaxp-thermal";
94 reg = <0x182b0 0x4
95 0x184d0 0x4>;
96 status = "okay";
97 };
98
99 cpuclk: clock-complex@18700 {
100 #clock-cells = <1>;
101 compatible = "marvell,armada-xp-cpu-clock";
Thomas Petazzoni38436072014-07-09 17:45:12 +0200102 reg = <0x18700 0xA0>, <0x1c054 0x10>;
Jason Coopera095b1c2013-12-12 13:59:17 +0000103 clocks = <&coreclk 1>;
104 };
105
106 interrupt-controller@20000 {
107 reg = <0x20a00 0x2d0>, <0x21070 0x58>;
108 };
109
110 timer@20300 {
111 compatible = "marvell,armada-xp-timer";
112 clocks = <&coreclk 2>, <&refclk>;
113 clock-names = "nbclk", "fixed";
114 };
115
Ezequiel Garcia05afeeb2014-02-10 20:00:32 -0300116 watchdog@20300 {
117 compatible = "marvell,armada-xp-wdt";
118 clocks = <&coreclk 2>, <&refclk>;
119 clock-names = "nbclk", "fixed";
120 };
121
Gregory CLEMENTb6249d42014-04-14 15:50:32 +0200122 cpurst@20800 {
123 compatible = "marvell,armada-370-cpu-reset";
124 reg = <0x20800 0x20>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200125 };
Thomas Petazzoni323c1012012-09-04 15:06:43 +0200126
Willy Tarreaube5a9382013-06-03 18:47:36 +0200127 eth2: ethernet@30000 {
Thomas Petazzoni323c1012012-09-04 15:06:43 +0200128 compatible = "marvell,armada-370-neta";
Thomas Petazzonicf8088c2013-05-21 12:33:27 +0200129 reg = <0x30000 0x4000>;
Thomas Petazzoni323c1012012-09-04 15:06:43 +0200130 interrupts = <12>;
Thomas Petazzoni4aa935a2012-11-19 14:18:09 +0100131 clocks = <&gateclk 2>;
Thomas Petazzoni323c1012012-09-04 15:06:43 +0200132 status = "disabled";
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100133 };
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200134
Jason Coopera095b1c2013-12-12 13:59:17 +0000135 usb@50000 {
136 clocks = <&gateclk 18>;
137 };
138
139 usb@51000 {
140 clocks = <&gateclk 19>;
141 };
142
143 usb@52000 {
144 compatible = "marvell,orion-ehci";
145 reg = <0x52000 0x500>;
146 interrupts = <47>;
147 clocks = <&gateclk 20>;
148 status = "disabled";
149 };
150
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200151 xor@60900 {
152 compatible = "marvell,orion-xor";
153 reg = <0x60900 0x100
154 0x60b00 0x100>;
155 clocks = <&gateclk 22>;
156 status = "okay";
157
158 xor10 {
159 interrupts = <51>;
160 dmacap,memcpy;
161 dmacap,xor;
162 };
163 xor11 {
164 interrupts = <52>;
165 dmacap,memcpy;
166 dmacap,xor;
167 dmacap,memset;
168 };
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100169 };
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100170
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200171 xor@f0900 {
172 compatible = "marvell,orion-xor";
173 reg = <0xF0900 0x100
174 0xF0B00 0x100>;
175 clocks = <&gateclk 28>;
176 status = "okay";
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100177
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200178 xor00 {
179 interrupts = <94>;
180 dmacap,memcpy;
181 dmacap,xor;
182 };
183 xor01 {
184 interrupts = <95>;
185 dmacap,memcpy;
186 dmacap,xor;
187 dmacap,memset;
188 };
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100189 };
Ezequiel Garcia693a56e2013-03-26 07:16:26 -0300190 };
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200191 };
Ezequiel Garciac1bbd432013-08-20 12:45:50 -0300192
193 clocks {
194 /* 25 MHz reference crystal */
195 refclk: oscillator {
196 compatible = "fixed-clock";
197 #clock-cells = <0>;
198 clock-frequency = <25000000>;
199 };
200 };
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200201};